Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Dynamic NFC/RFID tag IC with 64-Kbit EEPROM with I<sup>2</sup>C bus and ISO 15693 RF interface Datasheet - production data #### **Features** #### I<sup>2</sup>C interface - Two-wire I<sup>2</sup>C serial interface supports 400 kHz protocol - Single supply voltage: - 1.8 V to 5.5 V - Byte and Page Write (up to 4 bytes) - Random and Sequential Read modes - · Self-timed programming cycle - · Automatic address incrementing - Enhanced ESD/latch-up protection #### **Contactless interface** - ISO 15693 and ISO 18000-3 mode 1 compatible - 13.56 MHz ± 7 kHz carrier frequency - To tag: - 10% or 100% ASK modulation using 1/4 (26 kbit/s) or 1/256 (1.6 kbit/s) pulse position coding - From tag: - load modulation using Manchester coding with 423 kHz and 484 kHz subcarriers in low (6.6 kbit/s) or high (26 kbit/s) data rate mode. - Supports the 53 kbit/s data rate with Fast commands - Internal tuning capacitance: - 27.5 pF - 64-bit unique identifier (UID) - Read Block & Write (32-bit Blocks) #### Memory - 64-Kbit EEPROM organized into: - 8192 bytes in I<sup>2</sup>C mode - 2048 blocks of 32 bits in RF mode - Write time: - $I^2C: 5 ms (Max.)$ - RF: 5.75 ms including the internal Verify time - More than 1 Million write cycles - Multiple password protection in RF mode - Single password protection in I<sup>2</sup>C mode - More than 40-year data retention - Package: - ECOPACK2<sup>®</sup> (RoHS compliant and Halogen-free) M24LR64-R **Contents** # **Contents** 2/121 | 1 | Desc | cription | | 12 | | | |-------|--------------------|-----------------------|-------------------------------------------------------|-----|--|--| | 2 | Sign | al desc | ription | 14 | | | | | 2.1 | Serial | Clock (SCL) | 14 | | | | | 2.2 | Serial | Data (SDA) | 14 | | | | | 2.3 | Chip E | nable (E0, E1) | 14 | | | | | 2.4 | Antenr | na coil (AC0, AC1) | 14 | | | | | 2.5 | V <sub>SS</sub> gr | ound | 15 | | | | | 2.6 | Supply | v voltage (V <sub>CC</sub> ) | 15 | | | | | | 2.6.1 | Operating supply voltage V <sub>CC</sub> | | | | | | | 2.6.2 | Power-up conditions | 15 | | | | | | 2.6.3 | Device reset | 15 | | | | | | 2.6.4 | Power-down conditions | 15 | | | | 3 | User | memoi | ry organization | 18 | | | | 4 | Syst | em mer | mory area | 23 | | | | | 4.1 | M24LF | R64-R RF block security | 23 | | | | | 4.2 | Examp | ole of the M24LR64-R security protection | 25 | | | | | 4.3 | I2C_W | /rite_Lock bit area | 26 | | | | | 4.4 | Systen | n parameters | 26 | | | | | 4.5 | M24LF | R64-R I <sup>2</sup> C password security | 27 | | | | | | 4.5.1 | I <sup>2</sup> C Present Password command description | 27 | | | | | | 4.5.2 | I <sup>2</sup> C Write Password command description | 28 | | | | 5 | I <sup>2</sup> C c | levice o | peration | 30 | | | | | 5.1 | Start c | ondition | 30 | | | | | 5.2 | Stop condition | | | | | | | 5.3 | Acknowledge bit (ACK) | | | | | | | 5.4 | Data Input | | | | | | | 5.5 | Memory addressing | | | | | | | 5.6 | Write o | pperations | 31 | | | | | 5.7 | Byte W | Vrite | 32 | | | | 2/121 | | | DocID15170 Rev 16 | Ay/ | | | M24LR64-R Contents | | 5.8 | Page Write 32 | |----|--------|--------------------------------------------| | | 5.9 | Minimizing system delays by polling on ACK | | | 5.10 | Read operations | | | 5.11 | Random Address Read | | | 5.12 | Current Address Read | | | 5.13 | Sequential Read | | | 5.14 | Acknowledge in Read mode | | 6 | User | memory initial state | | 7 | RF d | evice operation | | | 7.1 | Commands | | | 7.2 | Initial dialog for vicinity cards | | | | 7.2.1 Power transfer | | | | 7.2.2 Frequency | | | | 7.2.3 Operating field | | 8 | Com | munication signal from VCD to M24LR64-R 40 | | 9 | Data | rate and data coding | | | 9.1 | Data coding mode: 1 out of 256 | | | 9.2 | Data coding mode: 1 out of 4 | | | 9.3 | VCD to M24LR64-R frames | | | 9.4 | Start of frame (SOF) | | 10 | Com | munications signal from M24LR64-R to VCD | | | 10.1 | Load modulation | | | 10.2 | Subcarrier | | | 10.3 | Data rates | | 11 | Bit re | epresentation and coding48 | | | 11.1 | Bit coding using one subcarrier | | | | 11.1.1 High data rate | | | | 11.1.2 Low data rate | | | 11.2 | Bit coding using two subcarriers | | | 11.3 | High data rate | | | | | | | 11.4 | Low data rate | 50 | |----|-------|-----------------------------------|----------| | 12 | M24L | R64-R to VCD frames | 51 | | | 12.1 | SOF when using one subcarrier | 51 | | | 12.2 | High data rate | 51 | | | 12.3 | Low data rate | 51 | | | 12.4 | SOF when using two subcarriers | 52 | | | 12.5 | High data rate | 52 | | | 12.6 | Low data rate | 52 | | | 12.7 | EOF when using one subcarrier | 53 | | | 12.8 | High data rate | 53 | | | 12.9 | Low data rate | 53 | | | 12.10 | EOF when using two subcarriers | 54 | | | 12.11 | High data rate | 54 | | | 12.12 | Low data rate | 54 | | 13 | Uniqu | ue identifier (UID) | 55 | | 14 | Appli | cation family identifier (AFI) | 56 | | 15 | Data | storage format identifier (DSFID) | 57 | | | 15.1 | CRC | 57 | | 16 | M24L | R64-R protocol description | 58 | | 17 | M24L | R64-R states 6 | 30 | | | 17.1 | Power-off state | 60 | | | 17.2 | Ready state | 60 | | | 17.3 | Quiet state | 60 | | | 17.4 | Selected state | 60 | | | Modo | es | 62 | | 18 | Mode | .9 | _ | | 18 | 18.1 | Addressed mode | | | 18 | | | 62 | | 18 | 18.1 | Addressed mode | 62<br>62 | M24LR64-R Contents | 19 | <b>Requ</b><br>19.1 | est format | | |----|---------------------|----------------------------------------------------------------------------------------|-----------| | 20 | | onse format | <b>65</b> | | 21 | Antic | ollision | 67 | | | 21.1 | Request parameters | 67 | | 22 | Requ | est processing by the M24LR64-R | 69 | | 23 | Expla | nnation of the possible cases | 70 | | 24 | Inven | tory Initiated command | 72 | | 25 | Timin | ng definition | 73 | | | 25.1 | t1: M24LR64-R response delay | 73 | | | 25.2 | t2: VCD new request delay | 73 | | | 25.3 | t <sub>3</sub> : VCD new request delay in the absence of a response from the M24LR64-R | 73 | | 26 | Comr | mands codes | 74 | | | 26.1 | Inventory | 74 | | | 26.2 | Stay Quiet | 75 | | | 26.3 | Read Single Block | 76 | | | 26.4 | Write Single Block | 77 | | | 26.5 | Read Multiple Block | 78 | | | 26.6 | Select | 80 | | | 26.7 | Reset to Ready | 81 | | | 26.8 | Write AFI | 82 | | | 26.9 | Lock AFI | 83 | | | 26.10 | Write DSFID | 85 | | | 26.11 | Lock DSFID | 87 | | | 26.12 | Get System Info | 88 | | | 26.13 | Get Multiple Block Security Status | 89 | | | | | | | | 26.14 | Write-sector Password | |----------|--------------------|------------------------------------------------------| | | 26.15 | Lock-sector Password | | | 26.16 | Present-sector Password | | | 26.17 | Fast Read Single Block | | | 26.18 | Fast Inventory Initiated | | | 26.19 | Fast Initiate | | | 26.20 | Fast Read Multiple Block | | | 26.21 | Inventory Initiated | | | 26.22 | Initiate | | 27 | Maxir | num rating | | 28 | I <sup>2</sup> C D | C and AC parameters105 | | 29 | RF ele | ectrical parameters | | 30 | Packa | age mechanical data | | 31 | Part r | numbering 114 | | Appendix | <b>A A</b> | nticollision algorithm (informative)116 | | | A.1 | Algorithm for pulsed slots | | Appendix | ВС | RC (informative) 117 | | | B.1 | CRC error detection method | | | B.2 | CRC calculation example | | Appendix | C A | pplication family identifier (AFI) (informative) 119 | | Revision | histor | y 120 | M24LR64-R List of tables # List of tables | Table 1. | Signal names | 13 | |-----------|-------------------------------------------------------------------------------|----| | Table 2. | Device select code | 17 | | Table 3. | Address most significant byte | 17 | | Table 4. | Address least significant byte | 17 | | Table 5. | Sector details | 20 | | Table 6. | Sector Security Status Byte area | 23 | | Table 7. | Sector security status byte organization | 23 | | Table 8. | Read / Write protection bit setting | | | Table 9. | Password Control bits | 24 | | Table 10. | Password system area | 24 | | Table 11. | M24LR64-R sector security protection after power-up | 25 | | Table 12. | M24LR64-R sector security protection after a valid presentation of password 1 | 26 | | Table 13. | I2C_Write_Lock bit | | | Table 14. | System parameter sector | 27 | | Table 15. | Operating modes | 31 | | Table 16. | 10% modulation parameters | 40 | | Table 17. | Response data rates | 47 | | Table 18. | UID format | 55 | | Table 19. | CRC transmission rules | 57 | | Table 20. | VCD request frame format | 58 | | Table 21. | M24LR64-R Response frame format | 58 | | Table 22. | M24LR64-R response depending on Request_flags | 61 | | Table 23. | General request format | 63 | | Table 24. | Definition of request flags 1 to 4 | 63 | | Table 25. | Request flags 5 to 8 when Bit 3 = 0 | 64 | | Table 26. | Request flags 5 to 8 when Bit 3 = 1 | 64 | | Table 27. | General response format | 65 | | Table 28. | Definitions of response flags 1 to 8 | 65 | | Table 29. | Response error code definition | 66 | | Table 30. | Inventory request format | 67 | | Table 31. | Example of the addition of 0 bits to an 11-bit mask value | 67 | | Table 32. | Timing values | 73 | | Table 33. | Command codes | 74 | | Table 34. | Inventory request format | 74 | | Table 35. | Inventory response format | 75 | | Table 36. | Stay Quiet request format | 75 | | Table 37. | Read Single Block request format | 76 | | Table 38. | Read Single Block response format when Error_flag is NOT set | 76 | | Table 39. | Sector security status | | | Table 40. | Read Single Block response format when Error_flag is set | 77 | | Table 41. | Write Single Block request format | | | Table 42. | Write Single Block response format when Error_flag is NOT set | 78 | | Table 43. | Write Single Block response format when Error_flag is set | 78 | | Table 44. | Read Multiple Block request format | | | Table 45. | Read Multiple Block response format when Error_flag is NOT set | 79 | | Table 46. | Sector security status | | | Table 47. | Read Multiple Block response format when Error_flag is set | 79 | | Table 48. | Select request format | 80 | List of tables M24LR64-R | Table 49. | Select Block response format when Error_flag is NOT set | . 80 | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | Table 50. | Select response format when Error_flag is set | . 80 | | Table 51. | Reset to Ready request format | . 81 | | Table 52. | Reset to Ready response format when Error_flag is NOT set | . 81 | | Table 53. | Reset to ready response format when Error_flag is set | . 81 | | Table 54. | Write AFI request format | . 82 | | Table 55. | Write AFI response format when Error_flag is NOT set | . 82 | | Table 56. | Write AFI response format when Error_flag is set | . 83 | | Table 57. | Lock AFI request format | | | Table 58. | Lock AFI response format when Error_flag is NOT set | . 84 | | Table 59. | Lock AFI response format when Error_flag is set | | | Table 60. | Write DSFID request format | | | Table 61. | Write DSFID response format when Error_flag is NOT set | | | Table 62. | Write DSFID response format when Error_flag is set | . 85 | | Table 63. | Lock DSFID request format | | | Table 64. | Lock DSFID response format when Error_flag is NOT set | | | Table 65. | Lock DSFID response format when Error_flag is set | | | Table 66. | Get System Info request format | | | Table 67. | Get System Info response format when Error_flag is NOT set | | | Table 68. | Get System Info response format when Error_flag is set | | | Table 69. | Get Multiple Block Security Status request format | | | Table 70. | Get Multiple Block Security Status response format when Error_flag is NOT set | | | Table 71. | Sector security status | | | Table 72. | Get Multiple Block Security Status response format when Error_flag is set | | | Table 73. | Write-sector Password request format | | | Table 74. | Write-sector Password response format when Error_flag is NOT set | | | Table 75. | Write-sector Password response format when Error_flag is set | | | Table 76. | Lock-sector Password request format | | | Table 77. | Sector security status | | | Table 78. | Lock-sector Password response format when Error_flag is NOT set | | | Table 79. | Lock-sector Password response format when Error_flag is set | | | Table 80. | Present-sector Password request format | | | Table 81. | Present-sector Password response format when Error_flag is NOT set | | | Table 82. | Present-sector Password response format when Error_flag is set | | | Table 83. | Fast Read Single Block request format | | | Table 84. | Fast Read Single Block response format when Error_flag is NOT set | | | Table 85. | Sector security status | . 96 | | Table 86. | Fast Read Single Block response format when Error_flag is set | | | Table 87. | Fast Inventory Initiated request format | | | Table 88. | Fast Inventory Initiated response format | | | Table 89. | Fast Initiate request format | | | Table 90. | Fast Initiate response format | | | Table 91. | Fast Read Multiple Block request format float Read Multiple Block request format float Read Multiple Block responses format when Fire the Read Multiple Block responses format when Fire the Read Multiple Block responses format when Fire the Read Multiple Block responses format when Fire the Read Multiple Block responses format to for response | | | Table 92. | Fast Read Multiple Block response format when Error_flag is NOT set | | | Table 93. | Sector security status if Option_flag is set | | | Table 94. | Fast Read Multiple Block response format when Error_flag is set | | | Table 95. | Inventory Initiated request format | | | Table 96. | Inventory Initiated response format | | | Table 97. | Initiate request format | | | Table 98.<br>Table 99. | Absolute maximum ratings | | | Table 99. | ^ | 104 | | | | 1 (1:1 | M24LR64-R List of tables | Table 101. | AC test measurement conditions | 105 | |------------|----------------------------------------------------------------------------|-----| | Table 102. | Input parameters | 105 | | Table 103. | I <sup>2</sup> C DC characteristics | 106 | | Table 104. | I <sup>2</sup> C AC characteristics | 107 | | Table 105. | RF characteristics | | | Table 106. | Operating conditions | 110 | | Table 107. | SO8N – 8-lead plastic small outline, 150 mils body width, package data | 111 | | Table 108. | UFDFPN8 (MLP8) – Ultra thin fine pitch dual flat package no lead 2 x 3 mm, | | | | package mechanical data | 112 | | Table 109. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data | 113 | | Table 110. | Ordering information scheme for packaged devices | 114 | | Table 111. | Ordering information scheme for bare die devices | 115 | | Table 112. | CRC definition. | 117 | | | AFI coding | | | | Document revision history | | List of figures M24LR64-R # **List of figures** | Figure 1. | Logic diagram | 12 | |------------|---------------------------------------------------------------------------------------------------|----| | Figure 2. | 8-pin package connections | 13 | | Figure 3. | Device select code | | | Figure 4. | $I^2C$ Fast mode ( $f_C = 400 \text{ kHz}$ ): maximum $R_{\text{bus}}$ value versus bus parasitic | | | · · | capacitance (C <sub>bus</sub> ) | 16 | | Figure 5. | I <sup>2</sup> C bus protocol | | | Figure 6. | Block diagram | | | Figure 7. | Memory sector organization | 19 | | Figure 8. | I <sup>2</sup> C Present Password command | | | Figure 9. | I <sup>2</sup> C Write Password command | | | Figure 10. | Write mode sequences with I2C_Write_Lock bit = 1 (data write inhibited) | 31 | | Figure 11. | Write mode sequences with I2C_Write_Lock bit = 0 (data write enabled) | | | Figure 12. | Write cycle polling flowchart using ACK | | | Figure 13. | Read mode sequences | | | Figure 14. | 100% modulation waveform | | | Figure 15. | 10% modulation waveform | | | Figure 16. | 1 out of 256 coding mode | | | Figure 17. | Detail of a time period | | | Figure 18. | 1 out of 4 coding mode | | | Figure 19. | 1 out of 4 coding example | | | Figure 20. | SOF to select 1 out of 256 data coding mode | | | Figure 21. | SOF to select 1 out of 4 data coding mode | | | Figure 22. | EOF for either data coding mode | | | Figure 23. | Logic 0, high data rate | | | Figure 24. | Logic 0, high data rate x2 | | | Figure 25. | Logic 1, high data rate | | | Figure 26. | Logic 1, high data rate x2 | | | Figure 27. | Logic 0, low data rate | | | Figure 28. | Logic 0, low data rate x2 | | | Figure 29. | Logic 1, low data rate | | | Figure 30. | Logic 1, low data rate x2 | | | Figure 31. | Logic 0, high data rate | | | Figure 32. | Logic 1, high data rate | | | Figure 33. | Logic 0, low data rate | | | Figure 34. | Logic 1, low data rate | | | Figure 35. | Start of frame, high data rate, one subcarrier | | | Figure 36. | Start of frame, high data rate, one subcarrier x2 | | | Figure 37. | Start of frame, low data rate, one subcarrier | | | Figure 38. | Start of frame, low data rate, one subcarrier x2 | | | Figure 39. | Start of frame, high data rate, two subcarriers | | | Figure 40. | Start of frame, low data rate, two subcarriers | | | Figure 41. | End of frame, high data rate, one subcarriers | | | Figure 42. | End of frame, high data rate, one subcarriers x2 | | | Figure 43. | End of frame, low data rate, one subcarriers | | | Figure 44. | End of frame, low data rate, one subcarriers x2 | | | Figure 45. | End of frame, high data rate, two subcarriers | | | Figure 46. | End of frame, low data rate, two subcarriers | | | Figure 47 | M24LR64-R decision tree for AFI | 56 | Ly/ M24LR64-R List of figures | Figure 48. | M24LR64-R protocol timing | 59 | |------------|-----------------------------------------------------------------------------|-----| | Figure 49. | M24LR64-R state transition diagram | 61 | | Figure 50. | Principle of comparison between the mask, the slot number and the UID | 68 | | Figure 51. | Description of a possible anticollision sequence | 71 | | Figure 52. | Stay Quiet frame exchange between VCD and M24LR64-R | 76 | | Figure 53. | Read Single Block frame exchange between VCD and M24LR64-R | | | Figure 54. | Write Single Block frame exchange between VCD and M24LR64-R | | | Figure 55. | Read Multiple Block frame exchange between VCD and M24LR64-R | 80 | | Figure 56. | Select frame exchange between VCD and M24LR64-R | | | Figure 57. | Reset to Ready frame exchange between VCD and M24LR64-R | 82 | | Figure 58. | Write AFI frame exchange between VCD and M24LR64-R | | | Figure 59. | Lock AFI frame exchange between VCD and M24LR64-R | 84 | | Figure 60. | Write DSFID frame exchange between VCD and M24LR64-R | 86 | | Figure 61. | Lock DSFID frame exchange between VCD and M24LR64-R | 88 | | Figure 62. | Get System Info frame exchange between VCD and M24LR64-R | 89 | | Figure 63. | Get Multiple Block Security Status frame exchange between VCD and M24LR64-R | 90 | | Figure 64. | Write-sector Password frame exchange between VCD and M24LR64-R | 92 | | Figure 65. | Lock-sector Password frame exchange between VCD and M24LR64-R | 93 | | Figure 66. | Present-sector Password frame exchange between VCD and M24LR64-R | 95 | | Figure 67. | Fast Read Single Block frame exchange between VCD and M24LR64-R | 96 | | Figure 68. | Fast Initiate frame exchange between VCD and M24LR64-R | | | Figure 69. | Fast Read Multiple Block frame exchange between VCD and M24LR64-R | 100 | | Figure 70. | Initiate frame exchange between VCD and M24LR64-R | 103 | | Figure 71. | AC test measurement I/O waveform | 105 | | Figure 72. | I <sup>2</sup> C AC waveforms | | | Figure 73. | M24LR64-R synchronous timing, transmit and receive | 110 | | Figure 74. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline | 111 | | Figure 75. | UFDFPN8 (MLP8) – Ultra thin fine pitch dual flat package no lead 2 x 3 mm, | | | | package outline | | | Figure 76. | TSSOP8 – 8-lead thin shrink small outline, package outline | 113 | Description M24LR64-R # 1 Description The M24LR64-R device is a Dynamic NFC/RFID tag IC with a dual-interface, electrically erasable programmable memory (EEPROM). It features an I $^2$ C interface and can be operated from a V $_{CC}$ power supply. It is also a contactless memory powered by the received carrier electromagnetic wave. The M24LR64-R is organized as 8192 × 8 bits in the I $^2$ C mode and as 2048 × 32 bits in the ISO 15693 and ISO 18000-3 mode 1 RF mode. $I^2C$ uses a two-wire serial interface, comprising a bidirectional data line and a clock line. The devices carry a built-in 4-bit device type identifier code (1010) in accordance with the $I^2C$ bus definition. The device behaves as a slave in the I<sup>2</sup>C protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a Start condition, gene<u>rated</u> by the bus master. The Start condition is followed by a device select code and Read/Write bit (RW) (as described in *Table 2*), terminated by an acknowledge bit. When writing data to the memory, the device inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a Stop condition after an Ack for Write, and after a NoAck for Read. In the ISO15693/ISO18000-3 mode 1 RF mode, the M24LR64-R is accessed via the 13.56 MHz carrier electromagnetic wave on which incoming data are demodulated from the received signal amplitude modulation (ASK: amplitude shift keying). The received ASK wave is 10% or 100% modulated with a data rate of 1.6 kbits/s using the 1/256 pulse coding mode or a data rate of 26 kbit/s using the 1/4 pulse coding mode. Outgoing data are generated by the M24LR64-R load variation using Manchester coding with one or two subcarrier frequencies at 423 kHz and 484 kHz. Data are transferred from the M24LR64-R at 6.6 kbit/s in low data rate mode and 26 kbit/s high data rate mode. The M24LR64-R supports the 53 kbit/s in high data rate mode in one subcarrier frequency at 423 kHz. The M24LR64-R follows the ISO 15693 and ISO 18000-3 mode 1 recommendation for radio-frequency power and signal interface. M24LR64-R Description Table 1. Signal names | Signal name | Function | Direction | | |-----------------|----------------|-----------|--| | E0, E1 | Chip Enable | Input | | | SDA | Serial Data | I/O | | | SCL | Serial Clock | Input | | | AC0, AC1 | Antenna coils | I/O | | | V <sub>CC</sub> | Supply voltage | - | | | V <sub>SS</sub> | Ground | - | | Figure 2. 8-pin package connections 1. See Package mechanical data section for package dimensions, and how to identify pin-1. Signal description M24LR64-R # 2 Signal description # 2.1 Serial Clock (SCL) This input signal is used to strobe all data in and out of the device. In applications where this signal is used by slave devices to synchronize the bus to a slower clock, the bus master must have an open drain output, and a pull-up resistor must be connected from Serial Clock (SCL) to $V_{CC}$ . (*Figure 4* indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the bus master has a push-pull (rather than open drain) output. ### 2.2 Serial Data (SDA) This bidirectional signal is used to transfer data in or out of the device. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from Serial Data (SDA) to $V_{CC}$ . (*Figure 4* indicates how the value of the pull-up resistor can be calculated). ### 2.3 **Chip Enable (E0, E1)** These input signals are used to set the value that is to be looked for on the two least significant bits (b2, b1) of the 7-bit device select code. These inputs must be tied to $V_{CC}$ or $V_{SS}$ , to establish the device select code as shown in *Figure 3*. When not connected (left floating), these inputs are read as low (0,0). M24xxx Ei VCC M24xxx Ei VSS Ai12806 Figure 3. Device select code # 2.4 Antenna coil (AC0, AC1) These inputs are used to connect the device to an external coil exclusively. It is advised to not connect any other DC or AC path to AC0 and AC1 pads. When correctly tuned, the coil is used to power and access the device using the ISO 15693 and ISO 18000-3 mode 1 protocols. M24LR64-R Signal description ### 2.5 V<sub>SS</sub> ground V<sub>SS</sub> is the reference for the V<sub>CC</sub> supply voltage. # 2.6 Supply voltage (V<sub>CC</sub>) This pin can be connected to an external DC supply voltage. Note: An internal voltage regulator allows the external voltage applied on $V_{CC}$ to supply the M24LR64-R, while preventing the internal power supply (rectified RF waveforms) to output a DC voltage on the $V_{CC}$ pin. ## 2.6.1 Operating supply voltage V<sub>CC</sub> Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see *Table 100*). To maintain a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF) close to the $V_{CC}/V_{SS}$ package pins. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal I<sup>2</sup>C write cycle (t<sub>W</sub>). #### 2.6.2 Power-up conditions When the power supply is turned on, $V_{CC}$ rises from $V_{SS}$ to $V_{CC}$ . The $V_{CC}$ rise time must not vary faster than $1V/\mu s$ . #### 2.6.3 Device reset In order to prevent inadvertent write operations during power-up, a power-on reset (POR) circuit is included. At power-up (continuous rise of $V_{CC}$ ), the device does not respond to any instruction until $V_{CC}$ has reached the power-on reset threshold voltage (this threshold is lower than the minimum $V_{CC}$ operating voltage defined in *Table 100*). When $V_{CC}$ passes over the POR threshold, the device is reset and enters the Standby Power mode, however, the device must not be accessed until $V_{CC}$ has reached a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range. In a similar way, during power-down (continuous decrease in $V_{CC}$ ), as soon as $V_{CC}$ drops below the power-on reset threshold voltage, the device stops responding to any instruction sent to it. #### 2.6.4 Power-down conditions During power-down (continuous decay of $V_{CC}$ ), the device must be in Standby Power mode (mode reached after decoding a Stop condition, assuming that there is no internal write cycle in progress). Signal description M24LR64-R Figure 4. I<sup>2</sup>C Fast mode (f<sub>C</sub> = 400 kHz): maximum R<sub>bus</sub> value versus bus parasitic capacitance (C<sub>bus</sub>) Figure 5. I<sup>2</sup>C bus protocol 16/121 DocID15170 Rev 16 M24LR64-R Signal description #### Table 2. Device select code | | De | Device type identifier <sup>(1)</sup> Chip Enable address <sup>(2)</sup> | | | | RW | | | |--------------------|----|--------------------------------------------------------------------------|----|----|-------------------|----|----|-----------------| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Device select code | 1 | 0 | 1 | 0 | E2 <sup>(3)</sup> | E1 | E0 | $R\overline{W}$ | - 1. The most significant bit, b7, is sent first. - 2. E0 and E1 are compared against the respective external pins on the memory device. - 3. E2 is not connected to any external pin. It is however used to address the M24LR64-R as described in *Section 3* and *Section 4*. #### Table 3. Address most significant byte | b15 b14 b13 b12 b11 b10 b9 b8 | | |-------------------------------|--| |-------------------------------|--| #### Table 4. Address least significant byte | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |----|----|----|----|----|----|----|----| # 3 User memory organization The M24LR64-R is divided into 64 sectors of 32 blocks of 32 bits as shown in *Table 5*. *Figure 7* shows the memory sector organization. Each sector can be individually readand/or write-protected using a specific password command. Read and write operations are possible if the addressed data are not in a protected sector. The M24LR64-R also has a 64-bit block that is used to store the 64-bit unique identifier (UID). The UID is compliant with the ISO 15963 description, and its value is used during the anticollision sequence (Inventory). This block is not accessible by the user and its value is written by ST on the production line. The M24LR64-R includes an AFI register that stores the application family identifier, and a DSFID register that stores the data storage family identifier used in the anticollision algorithm. The M24LR64-R has four additional 32-bit blocks that store an I<sup>2</sup>C password plus three RF password codes. Figure 6. Block diagram Sector Area Sector security status 0 1 Kbit EEPROM sector 5 bits 1 Kbit EEPROM sector 5 bits 1 2 1 Kbit EEPROM sector 5 bits 3 1 Kbit EEPROM sector 5 bits 60 1 Kbit EEPROM sector 5 bits 61 1 Kbit EEPROM sector 5 bits 62 1 Kbit EEPROM sector 5 bits 63 1 Kbit EEPROM sector 5 bits I2C Password System RF Password 1 System RF Password 2 System RF Password 3 System 8 bit DSFID System 8 bit AFI System 64 bit UID System ai15124 Figure 7. Memory sector organization #### Sector details The M24LR64-R user memory is divided into 64 sectors. Each sector contains 1024 bits. The protection scheme is described in *Section 4: System memory area*. In RF mode, a sector provides 32 blocks of 32 bits. Each read and write access are done by block. Read and write block accesses are controlled by a Sector Security Status byte that defines the access rights to all the 32 blocks contained in the sector. If the sector is not protected, a Write command updates the complete 32 bits of the selected block. In $I^2C$ mode, a sector provides 128 bytes that can be individually accessed in read and write modes. When protected by the corresponding $I2C\_Write\_Lock$ bit, the entire sector is write-protected. To access the user memory, the device select code used for any $I^2C$ command must have the E2 Chip Enable address at 0. Table 5. Sector details | Sector<br>number | RF block address | I <sup>2</sup> C byte<br>address | Bits [31:24] | Bits [23:16] | Bits [15:8] | Bits [7:0] | |------------------|------------------|----------------------------------|--------------|--------------|-------------|------------| | | 0 | 0 | user | user | user | user | | | 1 | 4 | user | user | user | user | | | 2 | 8 | user | user | user | user | | | 3 | 12 | user | user | user | user | | | 4 | 16 | user | user | user | user | | | 5 | 20 | user | user | user | user | | | 6 | 24 | user | user | user | user | | | 7 | 28 | user | user | user | user | | | 8 | 32 | user | user | user | user | | | 9 | 36 | user | user | user | user | | | 10 | 40 | user | user | user | user | | | 11 | 44 | user | user | user | user | | | 12 | 48 | user | user | user | user | | | 13 | 52 | user | user | user | user | | | 14 | 56 | user | user | user | user | | 0 | 15 | 60 | user | user | user | user | | 0 | 16 | 64 | user | user | user | user | | | 17 | 68 | user | user | user | user | | | 18 | 72 | user | user | user | user | | | 19 | 76 | user | user | user | user | | | 20 | 80 | user | user | user | user | | | 21 | 84 | user | user | user | user | | | 22 | 88 | user | user | user | user | | | 23 | 92 | user | user | user | user | | | 24 | 96 | user | user | user | user | | | 25 | 100 | user | user | user | user | | | 26 | 104 | user | user | user | user | | | 27 | 108 | user | user | user | user | | | 28 | 112 | user | user | user | user | | | 29 | 116 | user | user | user | user | | | 30 | 120 | user | user | user | user | | | 31 | 124 | user | user | user | user | Table 5. Sector details (continued) | Sector<br>number | RF block address | I <sup>2</sup> C byte<br>address | Bits [31:24] | Bits [23:16] | Bits [15:8] | Bits [7:0] | |------------------|------------------|----------------------------------|--------------|--------------|-------------|------------| | | 32 | 128 | user | user | user | user | | | 33 | 132 | user | user | user | user | | | 34 | 136 | user | user | user | user | | | 35 | 140 | user | user | user | user | | 1 | 36 | 144 | user | user | user | user | | | 37 | 148 | user | user | user | user | | | 38 | 152 | user | user | user | user | | | 39 | 156 | user | user | user | user | | | | | | | | | | | | | | | | | Table 5. Sector details (continued) | Sector<br>number | RF block address | I <sup>2</sup> C byte address | Bits [31:24] | Bits [23:16] | Bits [15:8] | Bits [7:0] | |------------------|------------------|-------------------------------|--------------|--------------|-------------|------------| | | 2016 | 8064 | user | user | user | user | | | 2017 | 8068 | user | user | user | user | | | 2018 | 8072 | user | user | user | user | | | 2019 | 8076 | user | user | user | user | | | 2020 | 8080 | user | user | user | user | | | 2021 | 8084 | user | user | user | user | | | 2022 | 8088 | user | user | user | user | | | 2023 | 8092 | user | user | user | user | | | 2024 | 8096 | user | user | user | user | | | 2025 | 8100 | user | user | user | user | | | 2026 | 8104 | user | user | user | user | | | 2027 | 8108 | user | user | user | user | | | 2028 | 8112 | user | user | user | user | | | 2029 | 8116 | user | user | user | user | | | 2030 | 8120 | user | user | user | user | | | 2031 | 8124 | user | user | user | user | | 63 | 2032 | 8128 | user | user | user | user | | | 2033 | 8132 | user | user | user | user | | | 2034 | 8136 | user | user | user | user | | | 2035 | 8140 | user | user | user | user | | | 2036 | 8144 | user | user | user | user | | | 2037 | 8148 | user | user | user | user | | | 2038 | 8152 | user | user | user | user | | | 2039 | 8156 | user | user | user | user | | | 2040 | 8160 | user | user | user | user | | | 2041 | 8164 | user | user | user | user | | | 2042 | 8168 | user | user | user | user | | | 2043 | 8172 | user | user | user | user | | | 2044 | 8176 | user | user | user | user | | | 2045 | 8180 | user | user | user | user | | | 2046 | 8184 | user | user | user | user | | | 2047 | 8188 | user | user | user | user | # 4 System memory area ### 4.1 M24LR64-R RF block security The M24LR64-R provides a special protection mechanism based on passwords. Each memory sector of the M24LR64-R can be individually protected by one out of three available passwords, and each sector can also have Read/Write access conditions set. Each memory sector of the M24LR64-R is assigned with a Sector security status byte including a Sector Lock bit, two Password Control bits and two Read/Write protection bits as shown in *Table 7. Table 6* describes the organization of the Sector security status byte which can be read using the Read Single Block and Read Multiple Block commands with the Option flag set to '1'. On delivery, the default value of the SSS bytes is reset to 00h. I<sup>2</sup>C byte address Bits [31:24] Bits [23:16] Bits [15:8] Bits [7:0] E2 = 10 SSS 3 SSS<sub>2</sub> SSS 1 SSS 0 4 E2 = 1SSS 7 SSS 6 SSS 5 SSS 4 E2 = 18 **SSS 11 SSS 10** SSS 9 SSS 8 E2 = 112 **SSS 15 SSS 14 SSS 13** SSS 12 E2 = 116 SSS 19 **SSS 18 SSS 17** SSS 16 E2 = 120 SSS 23 SSS 22 **SSS 21** SSS 20 E2 = 124 **SSS 27** SSS 26 **SSS 25 SSS 24** E2 = 128 **SSS 31** SSS 30 SSS 29 SSS 28 E2 = 132 **SSS 35 SSS 34 SSS 33** SSS 32 E2 = 136 SSS 39 SSS 38 SSS 37 SSS 36 E2 = 140 **SSS 43** SSS 42 **SSS 41** SSS 40 44 SSS 47 SSS 46 SSS 44 E2 = 1**SSS 45** E2 = 148 SSS 51 SSS 50 SSS 49 SSS 48 E2 = 152 SSS 55 SSS 54 SSS 52 SSS 53 E2 = 156 SSS 59 SSS 58 SSS 57 SSS 56 E2 = 1SSS 63 SSS 62 SSS 60 60 SSS 61 Table 6. Sector Security Status Byte area Table 7. Sector security status byte organization | b <sub>7</sub> | b <sub>6</sub> | b <sub>5</sub> | b <sub>4</sub> | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> | |----------------|----------------|----------------|----------------|----------------|--------------------|----------------|----------------| | 0 | 0 | 0 | Password | Control bits | Read / Write<br>bi | • | Sector<br>Lock | When the Sector Lock bit is set to '1', for instance by issuing a Lock-sector Password command, the 2 Read/Write protection bits $(b_1, b_2)$ are used to set the Read/Write access of the sector as described in *Table 8*. System memory area M24LR64-R Sector Sector access when password not Sector access when password $b_2, b_1$ Lock presented presented 0 XX Read Write Read Write 1 00 Read Write Read No Write 1 01 Read Write Read Write 1 10 Read Write No Read No Write 1 11 Read No Write No Read No Write Table 8. Read / Write protection bit setting The next 2 bits of the Sector security status byte $(b_3, b_4)$ are the Password Control bits. The value these two bits is used to link a password to the sector as defined in *Table 9*. | b <sub>4</sub> , b <sub>3</sub> | Password | | | | | |---------------------------------|-------------------------------------------|--|--|--|--| | 00 | The sector is not protected by a Password | | | | | | 01 | The sector is protected by the Password 1 | | | | | | 10 | The sector is protected by the Password 2 | | | | | | 11 | The sector is protected by the Password 3 | | | | | **Table 9. Password Control bits** The M24LR64-R password protection is organized around a dedicated set of commands plus a system area of three password blocks where the password values are stored. This system area is described in *Table 10*. | Block number | 32-bit password number | |--------------|------------------------| | 1 | Password 1 | | 2 | Password 2 | | 3 | Password 3 | Table 10. Password system area The dedicated password commands are: #### Write-sector Password: The Write-sector Password command is used to write a 32-bit block into the password system area. This command must be used to update password values. After the write cycle, the new password value is automatically activated. It is possible to modify a password value after issuing a valid Present-sector Password command. On delivery, the three default password values are set to 0000 0000h and are activated. #### Lock-sector Password: The Lock-sector Password command is used to set the Sector security status byte of the selected sector. Bits $b_4$ to $b_1$ of the Sector security status byte are affected by the Lock-sector Password command. The Sector Lock bit, $b_0$ , is set to '1' automatically. After issuing a Lock-sector Password command, the protection settings of the selected sector are activated. The protection of a locked block cannot be changed in RF mode. A Lock-sector Password command sent to a locked sector returns an error code. #### Present-sector Password: The Present-sector Password command is used to present one of the three passwords to the M24LR64-R in order to modify the access rights of all the memory sectors linked to that password (*Table 8*) including the password itself. If the presented password is correct, the access rights remain activated until the tag is powered off or until a new Present-sector Password command is issued. If the presented password value is not correct, all the access rights of all the memory sectors are deactivated. #### • Sector security status byte area access conditions in I<sup>2</sup>C mode: In I<sup>2</sup>C mode, read access to the Sector security status byte area is always allowed. Write access depends on the correct presentation of the I<sup>2</sup>C password (see I<sup>2</sup>C Present Password command description on page 27). To access the Sector security status byte area, the device select code used for any I<sup>2</sup>C command must have the E2 Chip Enable address at 1. An I<sup>2</sup>C write access to a Sector security status byte re-initializes the RF access condition to the given memory sector. # 4.2 Example of the M24LR64-R security protection Table 11 and Table 12 show the sector security protections before and after a valid Present-sector Password command. Table 11 shows the sector access rights of an M24LR64-R after power-up. After a valid Present-sector Password command with password 1, the memory sector access is changed as shown in Table 12. Sector security status byte Sector address $b_1$ $b_7b_6b_5$ $b_4$ $b_3$ $b_2$ $b_0$ No Write 0 Protection: Standard Read XXX 0 0 0 0 1 Protection: Pswd 1 Read No Write 0 0 0 1 XXX 2 Protection: Pswd 1 Read Write XXX 0 1 0 1 1 3 Protection: Pswd 1 No Read No Write 0 1 0 1 XXX 4 Protection: Pswd 1 No Read No Write XXX 0 1 1 Table 11. M24LR64-R sector security protection after power-up