# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## M25PX16 NOR Serial Flash Embedded Memory

16Mb, Dual I/O, 4KB Subsector Erase, 3V Serial Flash Memory with 75 MHz SPI Bus Interface

## Features

- SPI bus compatible serial interface
- 75 MHz (maximum) clock frequency
- 2.3V to 3.6V single supply voltage
- Dual input/output commands resulting in an equivalent clock frequency of 150 MHz
  - DUAL OUTPUT FAST READ command
  - DUAL INPUT FAST PROGRAM command
- 16Mb Flash memory
  - Uniform 4KB subsectors
  - Uniform 64KB sectors
- Additional 64-byte user-lockable, one-time programmable (OTP) area
- Erase capability
  - Subsector (4KB granularity)
  - Sector (64KB granularity)
  - Bulk erase (16Mb) in 15 s typical

- Write protections
  - Software write protection: applicable to every 64KB sector (volatile lock bit)
  - Hardware write protection: non-volatile bits BP0, BP1, BP2 define protected area size
- Deep power down:  $5\mu A$  typical
- Electronic signature
  - JEDEC standard 2-byte signature (7115h)
  - Unique ID code (UID) with 16-byte read-only space, available upon request
- More than 100,000 write cycles per sector
- More than 20 years data retention
- Packages (RoHS compliant)
  - VFQFPN8 (MP) 6mm x 5mm
  - SO8W (MW) 208 mils
  - SO8N (MN) 150 mils
  - TBGA24 (ZM) 6mm x 8mm
- Automotive certified parts available



## Contents

| Functional Description                           |      |
|--------------------------------------------------|------|
| Signal Descriptions                              | 8    |
| Serial Peripheral Interface Modes                | 9    |
| Operating Features                               |      |
| Page Programming                                 |      |
| Dual Input Fast Program                          | . 11 |
| Subsector Erase, Sector Erase, Bulk Erase        | . 11 |
| Polling during a Write, Program, or Erase Cycle  | . 11 |
| Active Power, Standby Power, and Deep Power-Down | . 11 |
| Status Register                                  | . 12 |
| Data Protection by Protocol                      | . 12 |
| Software Data Protection                         | . 12 |
| Hardware Data Protection                         | . 13 |
| Hold Condition                                   | . 14 |
| Memory Configuration and Block Diagram           | . 15 |
| Memory Map – 16Mb Density                        |      |
| Command Set Overview                             | . 17 |
| WRITE ENABLE                                     | . 19 |
| WRITE DISABLE                                    | . 20 |
| READ IDENTIFICATION                              | . 21 |
| READ STATUS REGISTER                             | . 22 |
| WIP Bit                                          | . 23 |
| WEL Bit                                          | . 23 |
| Block Protect Bits                               | . 23 |
| Top/Bottom Bit                                   | . 23 |
| SRWD Bit                                         |      |
| WRITE STATUS REGISTER                            | . 24 |
| READ DATA BYTES                                  | . 26 |
| READ DATA BYTES at HIGHER SPEED                  | . 27 |
| DUAL OUTPUT FAST READ                            | . 28 |
| READ LOCK REGISTER                               | . 29 |
| READ OTP                                         | . 30 |
| PAGE PROGRAM                                     | . 31 |
| DUAL INPUT FAST PROGRAM                          | . 32 |
| PROGRAM OTP                                      | . 33 |
| WRITE to LOCK REGISTER                           | . 35 |
| SUBSECTOR ERASE                                  | . 36 |
| SECTOR ERASE                                     | . 37 |
| BULK ERASE                                       | . 38 |
| DEEP POWER-DOWN                                  |      |
| RELEASE from DEEP POWER-DOWN                     |      |
| Power-Up/Down and Supply Line Decoupling         |      |
| Maximum Ratings and Operating Conditions         |      |
| Electrical Characteristics                       |      |
| AC Characteristics                               |      |
| Package Information                              |      |
| Device Ordering Information                      |      |
| Revision History                                 |      |
| Rev. B – $3/2013$                                |      |
| Rev. A – 11/2012                                 |      |
|                                                  |      |



## **List of Figures**

| Figure 1: 1 | Logic Diagram                                                 | . 5 |
|-------------|---------------------------------------------------------------|-----|
|             | Pin Connections: VFQFPN, SO8N                                 |     |
| Figure 3:   | Pinout: 24-Ball BGA, 6x8mm                                    | . 7 |
| Figure 4:   | Bus Master and Memory Devices on the SPI Bus                  | 10  |
|             | SPI Modes                                                     |     |
|             | Hold Condition Activation                                     |     |
|             | Block Diagram                                                 |     |
| Figure 8: V | WRITE ENABLE Command Sequence                                 | 19  |
|             | WRITE DISABLE Command Sequence                                |     |
| Figure 10:  | READ IDENTIFICATION Command Sequence                          | 21  |
| Figure 11:  | READ STATUS REGISTER Command Sequence                         | 22  |
| Figure 12:  | Status Register Format                                        | 22  |
| Figure 13:  | WRITE STATUS REGISTER Command Sequence                        | 24  |
|             | READ DATA BYTES Command Sequence                              |     |
|             | READ DATA BYTES at HIGHER SPEED Command Sequence              |     |
| Figure 16:  | DUAL OUTPUT FAST READ Command Sequence                        | 28  |
| Figure 17:  | READ LOCK REGISTER Command Sequence                           | 29  |
| Figure 18:  | READ OTP Command Sequence                                     | 30  |
| Figure 19:  | PAGE PROGRAM Command Sequence                                 | 31  |
| Figure 20:  | DUAL INPUT FAST PROGRAM Command Sequence                      | 32  |
| Figure 21:  | PROGRAM OTP Command Sequence                                  | 33  |
| Figure 22:  | How to Permanently Lock the OTP Bytes                         | 34  |
|             | WRITE to LOCK REGISTER Instruction Sequence                   |     |
| Figure 24:  | SUBSECTOR ERASE Command Sequence                              | 36  |
| Figure 25:  | SECTOR ERASE Command Sequence                                 | 37  |
| Figure 26:  | BULK ERASE Command Sequence                                   | 38  |
| Figure 27:  | DEEP POWER-DOWN Command Sequence                              | 39  |
| Figure 28:  | RELEASE from DEEP POWER-DOWN Command Sequence                 | 40  |
| Figure 29:  | Power-Up Timing                                               | 42  |
| Figure 30:  | AC Measurement I/O Waveform                                   | 45  |
| Figure 31:  | Serial Input Timing                                           | 48  |
| Figure 32:  | Write Protect Setup and Hold During WRSR when SRWD = 1 Timing | 48  |
| Figure 33:  | Hold Timing                                                   | 49  |
| Figure 34:  | Output Timing                                                 | 49  |
| Figure 35:  | V <sub>PPH</sub> Timing                                       | 50  |
| Figure 36:  | VFQFPN8 (MLP8) 6mm x 5mm                                      | 51  |
| Figure 37:  | SO8W 208 mils Body Width                                      | 52  |
|             | SO8N 150 mils Body Width                                      |     |
|             | TBGA 24-Ball, 6mm x 8mm                                       |     |
|             |                                                               |     |



## **List of Tables**

| Table 1:  | Signal Descriptions                                           | . 8 |
|-----------|---------------------------------------------------------------|-----|
|           | Signal Descriptions<br>SPI Modes                              |     |
| Table 3:  | Software Protection Truth Table                               | 13  |
| Table 4:  | Sectors 0 to 32, Protected Area Sizes – Upper Area Protection | 13  |
| Table 5:  | Sectors 0 to 32, Protected Area Sizes – Lower Area Protection | 13  |
| Table 6:  | Sectors 31:0                                                  | 16  |
| Table 7:  | Command Set Codes                                             | 18  |
| Table 8:  | READ IDENTIFICATION Data Out Sequence                         | 21  |
| Table 9:  | Status Register Protection Modes                              | 25  |
| Table 10: | Lock Register Out                                             | 29  |
| Table 11: | Lock Register In                                              | 35  |
| Table 12: | Absolute Maximum Ratings                                      | 43  |
|           | Operating Conditions                                          |     |
|           | Data Retention and Endurance                                  |     |
| Table 15: | Power Up Timing Specifications                                | 44  |
| Table 16: | DC Current Specifications                                     | 44  |
| Table 17: | DC Voltage Specifications                                     | 44  |
|           | AC Measurement Conditions                                     |     |
| Table 19: | Capacitance                                                   | 45  |
| Table 20: | AC Specifications (75MHz)                                     | 46  |
|           | Part Number Information Scheme                                |     |
|           |                                                               |     |



## **Functional Description**

The M25PX16 is a 16Mb (2Mb x 8) serial Flash memory, with advanced write protection mechanisms, accessed by a high speed SPI-compatible bus. The device supports two high-performance dual input/output instructions that double the transfer bandwidth for read and program operations:

- DUAL OUTPUT FAST READ (DOFR) instruction reads data at up to 75MHz by using both pin DQ1 and pin DQ0 as outputs.
- DUAL INPUT FAST PROGRAM (DIFP) instruction programs data at up to 75MHz by using both pin DQ1 and pin DQ0 as inputs.

Note: 75MHz operation is available only in VCC range 2.7V-3.6V.

The memory can be programmed 1 to 256 bytes at a time, using the PAGE PROGRAM instruction. It is organized as 32 sectors that are further divided into 16 subsectors each (512 total subsectors).

The memory can be erased a 4KB subsector at a time, a 64KB sector at a time, or as a whole. It can be write protected by software using a mix of volatile and non-volatile protection features, depending on the application needs. The protection granularity is of 64KB (sector granularity).

The M25PX16 has 64 one-time-programmable bytes (OTP bytes) that can be read and programmed using two dedicated instructions, READ OTP and PROGRAM OTP, respectively. These 64 bytes can be locked permanently by a particular PROGRAM OTP sequence. Once they have been locked, they become read-only and this state cannot be reverted.

Further features are available as additional security options. More information on these security features is available, upon completion of an NDA (nondisclosure agreement), and are, therefore, not described in this datasheet. For more details of this option contact your nearest Micron sales office.

#### Figure 1: Logic Diagram





#### M25PX16 Serial Flash Embedded Memory Functional Description

| Signal Name        | Function                                                                         | Direction |
|--------------------|----------------------------------------------------------------------------------|-----------|
| С                  | Serial clock                                                                     | Input     |
| DQ0                | Serial data input<br>(Serves as output during DUAL OUTPUT FAST READ operation)   | I/O       |
| DQ1                | Serial data output<br>(Serves as input during DUAL INPUT FAST PROGRAM operation) | I/O       |
| S#                 | Chip select                                                                      | Input     |
| W#/V <sub>PP</sub> | Write protect or enhanced program supply voltage                                 | Input     |
| HOLD#              | Hold                                                                             | Input     |
| V <sub>cc</sub>    | Supply voltage                                                                   |           |
| V <sub>SS</sub>    | Ground                                                                           |           |

#### Figure 2: Pin Connections: VFQFPN, SO8N



There is an exposed central pad on the underside of the VFQFPN package. This is pulled internally to  $V_{SS}$ , and must not be connected to any other voltage or signal line on the PCB. The Package Mechanical section provides information on package dimensions and how to identify pin 1.



#### Figure 3: Pinout: 24-Ball BGA, 6x8mm



Note: 1. DNU = do not use. NC = no connect.



## **Signal Descriptions**

#### **Table 1: Signal Descriptions**

| Signal             | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DQ1                | Output | <b>Serial data:</b> The DQ1 output signal is used to transfer data serially out of the device.<br>Data is shifted out on the falling edge of the serial clock (C). During the DUAL INPUT<br>FAST PROGRAM command, pin DQ1 is used as an input. It is latched on the rising edge<br>of C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DQ0                | Input  | <b>Serial data:</b> The DQ0 input signal is used to transfer data serially into the device. It receives commands, addresses, and the data to be programmed. Values are latched on the rising edge of the serial clock (C). During the DUAL OUTPUT FAST READ command, pin DQ0 is used as an output. Data is shifted out on the falling edge of C.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C                  | Input  | <b>Clock:</b> The C input signal provides the timing of the serial interface. Commands, ad-<br>dresses, or data present at serial data input (DQ0) is latched on the rising edge of the<br>serial clock (C). Data on DQ1 changes after the falling edge of C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| S#                 | Input  | <b>Chip select:</b> When the S# input signal is HIGH, the device is deselected and DQ1 is at HIGH impedance. Unless an internal PROGRAM, ERASE, or WRITE STATUS REGISTER cycle is in progress, the device will be in the standby power mode (not the DEEP POWER-DOWN mode). Driving S# LOW enables the device, placing it in the active power mode. After power-up, a falling edge on S# is required prior to the start of any command.                                                                                                                                                                                                                                                                                                                                                       |
| HOLD#              | Input  | <b>Hold:</b> The HOLD# signal is used to pause any serial communications with the device without deselecting the device. During the hold condition, DQ1 is High-Z. DQ0 and C are "Don't Care." To start the hold condition, the device must be selected, with S# driven LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| W#/V <sub>PP</sub> | Input  | <b>Write protect/enhanced program supply voltage:</b> The W#/V <sub>PP</sub> signal is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. If the W#/V <sub>PP</sub> input is kept in a low voltage range (0 V to V <sub>CC</sub> ) the pin is seen as a control input. The W# input signal is used to freeze the size of the area of memory that is protected against program or erase commands as specified by the values in BP2, BP1, and BP0 bits of the Status Register. V <sub>PP</sub> acts as an additional power supply if it is in the range of V <sub>PPH</sub> , as defined in the AC Measurement Conditions table. Avoid applying V <sub>PPH</sub> to the W#/V <sub>PP</sub> pin during a Bulk Erase operation. |
| V <sub>cc</sub>    | Input  | Device core power supply: Source voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>SS</sub>    | Input  | Ground: Reference for the V <sub>CC</sub> supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



## **Serial Peripheral Interface Modes**

The device can be driven by a microcontroller while its serial peripheral interface (SPI) is in either of the two modes shown here. The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring data. Input data is latched in on the rising edge of the clock, and output data is available from the falling edge of the clock.

#### Table 2: SPI Modes

| SPI Modes          | Clock Polarity                          |
|--------------------|-----------------------------------------|
| CPOL = 0, CPHA = 0 | C remains at 0 for (CPOL = 0, CPHA = 0) |
| CPOL = 1, CPHA = 1 | C remains at 1 for (CPOL = 1, CPHA = 1) |

The following figure is an example of three memory devices in a simple connection to an MCU on an SPI bus. Because only one device is selected at a time, that one device drives DQ1, while the other devices are HIGH-Z.

Resistors ensure the device is not selected if the bus master leaves S# HIGH-Z. The bus master might enter a state in which all input/output is HIGH-Z simultaneously, such as when the bus master is reset. Therefore, the serial clock must be connected to an external pull-down resistor so that S# is pulled HIGH while the serial clock is pulled LOW. This ensures that S# and the serial clock are not HIGH simultaneously and that 'SHCH is met. The typical resistor value of  $100k\Omega$ , assuming that the time constant R × Cp (Cp = parasitic capacitance of the bus line), is shorter than the time the bus master leaves the SPI bus in HIGH-Z.

**Example:** Cp = 50 pF, that is  $R \times Cp = 5\mu s$ . The application must ensure that the bus master never leaves the SPI bus HIGH-Z for a time period shorter than 5 $\mu$ s. W# and HOLD# should be driven either HIGH or LOW, as appropriate.







#### **Figure 5: SPI Modes**





## **Operating Features**

#### **Page Programming**

To program one data byte, two commands are required: WRITE ENABLE, which is one byte, and a PAGE PROGRAM sequence, which is four bytes plus data. This is followed by the internal PROGRAM cycle of duration  $t_{PP}$ . To spread this overhead, the PAGE PRO-GRAM command allows up to 256 bytes to be programmed at a time (changing bits from 1 to 0), provided they lie in consecutive addresses on the same page of memory. To optimize timings, it is recommended to use the PAGE PROGRAM command to program all consecutive targeted bytes in a single sequence than to use several PAGE PROGRAM sequences with each containing only a few bytes.

#### **Dual Input Fast Program**

The DUAL INPUT FAST PROGRAM command makes it possible to program up to 256 bytes using two input pins at the same time (by changing bits from 1 to 0). For optimized timings, it is recommended to use the DUAL INPUT FAST PROGRAM command to program all consecutive targeted bytes in a single sequence than to use several DUAL INPUT FAST PROGRAM sequences each containing only a few bytes.

#### Subsector Erase, Sector Erase, Bulk Erase

The PAGE PROGRAM command allows bits to be reset from 1 to 0. Before this can be applied, the bytes of memory need to have been erased to all 1s (FFh). This can be achieved a subsector at a time using the SUBSECTOR ERASE command, a sector at a time using the SECTOR ERASE command, or throughout the entire memory using the BULK ERASE command. This starts an internal ERASE cycle of duration  $t_{SSE}$ ,  $t_{SE}$  or  $t_{BE}$ . The ERASE command must be preceded by a WRITE ENABLE command.

#### Polling during a Write, Program, or Erase Cycle

An improvement in the time to complete the following commands can be achieved by not waiting for the worst case delay ( $t_W$ ,  $t_{PP}$ ,  $t_{SSE}$ ,  $t_{SE}$ , or  $t_{BE}$ ).

- WRITE STATUS REGISTER
- PROGRAM OTP
- PROGRAM
- DUAL INPUT FAST PROGRAM
- ERASE (SUBSECTOR ERASE, SECTOR ERASE, BULK ERASE)

The write in progress (WIP) bit is provided in the status register so that the application program can monitor this bit in the status register, polling it to establish when the previous WRITE cycle, PROGRAM cycle, or ERASE cycle is complete.

#### Active Power, Standby Power, and Deep Power-Down

When chip select (S#) is LOW, the device is selected, and in the ACTIVE POWER mode. When S# is HIGH, the device is deselected, but could remain in the ACTIVE POWER mode until all internal cycles have completed (PROGRAM, ERASE, WRITE STATUS REGISTER). The device then goes in to the STANDBY POWER mode. The device consumption drops to  $I_{CC1}$ .



#### M25PX16 Serial Flash Embedded Memory Operating Features

The DEEP POWER-DOWN mode is entered when the DEEP POWER-DOWN command is executed. The device consumption drops further to  $I_{CC2}$ . The device remains in this mode until the RELEASE FROM DEEP POWER-DOWN command is executed. While in the DEEP POWER-DOWN mode, the device ignores all WRITE, PROGRAM, and ERASE commands. This provides an extra software protection mechanism when the device is not in active use, by protecting the device from inadvertent WRITE, PROGRAM, or ERASE operations. For further information, see DEEP POWER-DOWN (page 39).

#### **Status Register**

The status register contains a number of status and control bits that can be read or set (as appropriate) by specific commands. For a detailed description of the status register bits, see READ STATUS REGISTER (page 22).

#### **Data Protection by Protocol**

Non-volatile memory is used in environments that can include excessive noise. The following capabilities help protect data in these noisy environments.

Power on reset and an internal timer  $(t_{PUW})$  can provide protection against inadvertent changes while the power supply is outside the operating specification.

PROGRAM, ERASE, and WRITE STATUS REGISTER commands are checked before they are accepted for execution to ensure they consist of a number of clock pulses that is a multiple of eight.

All commands that modify data must be preceded by a WRITE ENABLE command to set the write enable latch (WEL) bit.

In addition to the low power consumption feature, the DEEP POWER-DOWN mode offers extra software protection since all WRITE, PROGRAM, and ERASE commands are ignored when the device is in this mode.

#### **Software Data Protection**

Memory can be configured as read-only using the top/bottom bit and the block protect bits (BP2, BP1, BP0) as shown in the Protected Area Sizes table.

Memory sectors can be protected by specific lock registers assigned to each 64KB sector. These lock registers can be read and written using the READ LOCK REGISTER and WRITE to LOCK REGISTER commands. In each lock register the following two bits control the protection of each sector:

- Write lock bit: This bit determines whether the contents of the sector can be modified using the WRITE, PROGRAM, and ERASE commands. When the bit is set to '1', the sector is write protected, and any operations that attempt to change the data in the sector will fail. When the bit is reset to '0', the sector is not write protected by the lock register, and may be modified.
- Lock down bit: This bit provides a mechanism for protecting software data from simple hacking and malicious attack. When the bit is set to '1', further modification to the write lock bit and lock down bit cannot be performed. A power-up, is required before changes to these bits can be made. When the bit is reset to '0', the write lock bit and lock down bit can be changed.

The software protection truth table shows the lock down bit and write lock bit settings and the sector protection status.



#### **Table 3: Software Protection Truth Table**

| Sector Lock Register<br>Bits |   |                                                                                                                       |
|------------------------------|---|-----------------------------------------------------------------------------------------------------------------------|
| Lock Down Write Lock         |   | Protection Status                                                                                                     |
| 0                            | 0 | Sector unprotected from PROGRAM / ERASE / WRITE operations; protection status reversible                              |
| 0                            | 1 | Sector protected from PROGRAM / ERASE / WRITE operations; protection status reversible                                |
| 1                            | 0 | Sector unprotected from PROGRAM / ERASE / WRITE operations; protection status cannot be changed except by a power-up. |
| 1                            | 1 | Sector protected from PROGRAM / ERASE / WRITE operations; protection status cannot be changed except by a power-up.   |

#### **Hardware Data Protection**

Hardware data protection is implemented using the write protect signal applied on the  $W\#/V_{PP}$  pin. This freezes the status register in a read-only mode, protecting the block protect (BP) bits and the status register write disable bit (SRWD). The device is ready to accept a BULK ERASE command only if all block protect bits are 0.

| Status Register Content |      |      |      | Memory Content                |                                  |
|-------------------------|------|------|------|-------------------------------|----------------------------------|
| Top/Bottom Bit          | BP 2 | BP 1 | BP 0 | Protected Area                | Unprotected Area                 |
| 0                       | 0    | 0    | 0    | none                          | All sectors <sup>1</sup>         |
| 0                       | 0    | 0    | 1    | Upper 32nd (sector 31)        | Lower 31/32nds (sectors 0 to 30) |
| 0                       | 0    | 1    | 0    | Upper 16th (sectors 30 to 31) | Lower 15/16ths (sectors 0 to 29) |
| 0                       | 0    | 1    | 1    | Upper 8th (sectors 28 to 31)  | Lower 7/8ths (sectors 0 to 27)   |
| 0                       | 1    | 0    | 0    | Upper 4th (sectors 24 to 31)  | Lower 3/4ths (sectors 0 to 23)   |
| 0                       | 1    | 0    | 1    | Upper half (sectors 16 to 31) | Lower half (sectors 0 to 15)     |
| 0                       | 1    | 1    | 0    | All sectors                   | none                             |
| 0                       | 1    | 1    | 1    | All sectors                   | none                             |

#### Table 4: Sectors 0 to 32, Protected Area Sizes – Upper Area Protection

Note: 1. The device is ready to accept a BULK ERASE command only if all block protect bits are 0.

#### Table 5: Sectors 0 to 32, Protected Area Sizes – Lower Area Protection

| Status Register Content |      |      |      | Memory Content               |                                  |
|-------------------------|------|------|------|------------------------------|----------------------------------|
| Top/Bottom Bit          | BP 2 | BP 1 | BP 0 | Protected Area               | Unprotected Area                 |
| 1                       | 0    | 0    | 0    | none                         | All sectors <sup>1</sup>         |
| 1                       | 0    | 0    | 1    | Lower 32nd (sector 0)        | Upper 31/32nds (sectors 1 to 31) |
| 1                       | 0    | 1    | 0    | Lower 16th (sectors 0 to 1)  | Upper 15/16ths (sectors 2 to 31) |
| 1                       | 0    | 1    | 1    | Lower 8th (sectors 0 to 3)   | Upper 7/8ths (sectors 4 to 31)   |
| 1                       | 1    | 0    | 0    | Lower 4th (sectors 0 to 7)   | Upper 3/4ths (sectors 8 to 31)   |
| 1                       | 1    | 0    | 1    | Lower half (sectors 0 to 15) | Upper half (sectors 16 to 31)    |
| 1                       | 1    | 1    | 0    | All sectors                  | none                             |



| Table 5: Sectors 0 to 32, | Protected Area Sizes      | - Lower Area | Protection | (Continued) |
|---------------------------|---------------------------|--------------|------------|-------------|
|                           | I I OLCELEA / II CA DIECS |              |            | (continued) |

| Status Register Content     |   |      |                | Memory           | Content |
|-----------------------------|---|------|----------------|------------------|---------|
| Top/Bottom Bit BP 2 BP 1 BP |   | BP 0 | Protected Area | Unprotected Area |         |
| 1                           | 1 | 1    | 1              | All sectors      | none    |

Note: 1. The device is ready to accept a BULK ERASE command only if all block protect bits are 0.

#### **Hold Condition**

The HOLD# signal is used to pause any serial communications with the device without resetting the clocking sequence. However, taking this signal LOW does not terminate any WRITE STATUS REGISTER, PROGRAM, or ERASE cycle that is currently in progress.

To enter the hold condition, the device must be selected, with S# LOW. The hold condition starts on the falling edge of the HOLD# signal, if this coincides with serial clock (C) being LOW. The hold condition ends on the rising edge of the HOLD# signal, if this coincides with C being LOW. If the falling edge does not coincide with C being LOW, the hold condition starts after C next goes LOW. Similarly, if the rising edge does not coincide with C being LOW, the hold condition ends after C next goes LOW.

During the hold condition, DQ1 is HIGH impedance while DQ0 and C are Don't Care. Typically, the device remains selected with S# driven LOW for the duration of the hold condition. This ensures that the state of the internal logic remains unchanged from the moment of entering the hold condition. If S# goes HIGH while the device is in the hold condition, the internal logic of the device is reset. To restart communication with the device, it is necessary to drive HOLD# HIGH, and then to drive S# LOW. This prevents the device from going back to the hold condition.

#### **Figure 6: Hold Condition Activation**





## **Memory Configuration and Block Diagram**

Each page of memory can be individually programmed; bits are programmed from 1 to 0. The device is sector or bulk-erasable, but not page-erasable; bits are erased from 0 to 1. The memory is configured as follows:

- 2,097,152 bytes (8 bits each)
- 512 subsectors (4KB each)
- 32 sectors (64KB each)
- 8,192 pages (256 bytes each)
- 64 OTP bytes located outside main memory

#### Figure 7: Block Diagram





## Memory Map – 16Mb Density

#### Table 6: Sectors 31:0

|        |           | Address Range |           |  |
|--------|-----------|---------------|-----------|--|
| Sector | Subsector | Start         | End       |  |
| 31     | 511       | 001F F000     | 001F FFFF |  |
|        | 510       | 001F E000     | 001F EFFF |  |
|        | 509       | 001F D000     | 001F DFFF |  |
|        | ÷         | E             | :         |  |
|        | 498       | 001F 2000     | 001F 2FFF |  |
|        | 497       | 001F 1000     | 001F 1FFF |  |
|        | 496       | 001F 0000     | 001F 0FFF |  |
| 30     | 495       | 001E F000     | 001E FFFF |  |
|        | 494       | 001E E000     | 001E EFFF |  |
|        | 493       | 001E D000     | 001E DFFF |  |
|        | ÷         | ÷             | :         |  |
|        | 482       | 001E 2000     | 001E 2FFF |  |
|        | 481       | 001E 1000     | 001E 1FFF |  |
|        | 480       | 001E 0000     | 001E 0FFF |  |
| E      | ÷         | ÷             | :         |  |
| 1      | 31        | 0001 F000     | 0001 FFFF |  |
|        | 30        | 0001 E000     | 0001 EFFF |  |
|        | 29        | 0001 D000     | 0001 DFFF |  |
|        | :         | :             | :         |  |
|        | 18        | 0001 2000     | 0001 2FFF |  |
|        | 17        | 0001 1000     | 0001 1FFF |  |
|        | 16        | 0001 0000     | 0001 0FFF |  |
| 0      | 15        | 0000 F000     | 0000 FFFF |  |
|        | 14        | 0000 E000     | 0000 EFFF |  |
|        | 13        | 0000 D000     | 0000 DFFF |  |
|        | ÷         | :             | :         |  |
|        | 2         | 0000 2000     | 0000 2FFF |  |
|        | 1         | 0000 1000     | 0000 1FFF |  |
|        | 0         | 0000 0000     | 0000 0FFF |  |



### **Command Set Overview**

All commands, addresses, and data are shifted in and out of the device, most significant bit first.

Serial data inputs DQ0 and DQ1 are sampled on the first rising edge of serial clock (C) after chip select (S#) is driven LOW. Then, the one-byte command code must be shifted in to the device, most significant bit first, on DQ0 and DQ1, each bit being latched on the rising edges of C.

Every command sequence starts with a one-byte command code. Depending on the command, this command code might be followed by address or data bytes, by address and data bytes, or by neither address or data bytes. For the following commands, the shifted-in command sequence is followed by a data-out sequence. S# can be driven HIGH after any bit of the data-out sequence is being shifted out.

- READ DATA BYTES (READ)
- READ DATA BYTES at HIGHER SPEED
- DUAL OUTPUT FAST READ
- READ OTP
- READ LOCK REGISTERS
- READ STATUS REGISTER
- READ IDENTIFICATION
- RELEASE from DEEP POWER-DOWN

For the following commands, S# must be driven HIGH exactly at a byte boundary. That is, after an exact multiple of eight clock pulses following S# being driven LOW, S# must be driven HIGH. Otherwise, the command is rejected and not executed.

- PAGE PROGRAM
- PROGRAM OTP
- DUAL INPUT FAST PROGRAM
- SUBSECTOR ERASE
- SECTOR ERASE
- BULK ERASE
- WRITE STATUS REGISTER
- WRITE to LOCK REGISTER
- WRITE ENABLE
- WRITE DISABLE
- DEEP POWER-DOWN

All attempts to access the memory array are ignored during a WRITE STATUS REGISTER command cycle, a PROGRAM command cycle, or an ERASE command cycle. In addition, the internal cycle for each of these commands continues unaffected.



#### **Table 7: Command Set Codes**

|                                            | One-Byte     |              | Bytes |       |          |  |
|--------------------------------------------|--------------|--------------|-------|-------|----------|--|
| Command Name                               |              | Command Code |       | Dummy | Data     |  |
| WRITE ENABLE                               | 0000<br>0110 | 06h          | 0     | 0     | 0        |  |
| WRITE DISABLE                              | 0000<br>0100 | 04h          | 0     | 0     | 0        |  |
| READ IDENTIFICATION                        | 1001<br>1111 | 9Fh          | 0     | 0     | 1 to 20  |  |
|                                            | 1001<br>1110 | 9Eh          |       |       | 1 to 20  |  |
| READ STATUS REGISTER                       | 0000<br>0101 | 05h          | 0     | 0     | 1 to ∞   |  |
| WRITE STATUS REGISTER                      | 0000<br>0001 | 01h          | 0     | 0     | 1        |  |
| WRITE to LOCK REGISTER                     | 1110<br>0101 | E5h          | 3     | 0     | 1        |  |
| READ LOCK REGISTER                         | 1110<br>1000 | E8h          | 3     | 0     | 1        |  |
| READ DATA BYTES                            | 0000<br>0011 | 03h          | 3     | 0     | 1 to ∞   |  |
| READ DATA BYTES at HIGHER SPEED            | 0000<br>1011 | 0Bh          | 3     | 1     | 1 to ∞   |  |
| DUAL OUTPUT FAST READ                      | 0011<br>1011 | 3Bh          | 3     | 1     | 1 to ∞   |  |
| READ OTP (Read 64 bytes of OTP area)       | 0100<br>1011 | 4Bh          | 3     | 1     | 1 to 65  |  |
| PROGRAM OTP (Program 64 bytes of OTP area) | 0100<br>0010 | 42h          | 3     | 0     | 1 to 65  |  |
| PAGE PROGRAM                               | 0000<br>0010 | 02h          | 3     | 0     | 1 to 256 |  |
| DUAL INPUT FAST PROGRAM                    | 1010<br>0010 | A2h          | 3     | 0     | 1 to 256 |  |
| SUBSECTOR ERASE                            | 0010<br>0000 | 20h          | 3     | 0     | 0        |  |
| SECTOR ERASE                               | 1101<br>1000 | D8h          | 3     | 0     | 0        |  |
| BULK ERASE                                 | 1100<br>0111 | C7h          | 0     | 0     | 0        |  |
| DEEP POWER-DOWN                            | 1011<br>1001 | B9h          | 0     | 0     | 0        |  |
| RELEASE from DEEP POWER-DOWN               | 1010<br>1011 | ABh          | 0     | 0     | 0        |  |



## WRITE ENABLE

The WRITE ENABLE command sets the write enable latch (WEL) bit.

The WEL bit must be set before execution of every PROGRAM, ERASE, and WRITE command.

The WRITE ENABLE command is entered by driving chip select (S#) LOW, sending the command code, and then driving S# HIGH.

#### Figure 8: WRITE ENABLE Command Sequence





## WRITE DISABLE

The WRITE DISABLE command resets the write enable latch (WEL) bit.

The WRITE DISABLE command is entered by driving chip select (S#) LOW, sending the command code, and then driving S# HIGH.

The WEL bit is reset under the following conditions:

- Power-up
- Completion of any ERASE operation
- Completion of any PROGRAM operation
- Completion of any WRITE REGISTER operation
- Completion of WRITE DISABLE operation

#### Figure 9: WRITE DISABLE Command Sequence





## **READ IDENTIFICATION**

The READ IDENTIFICATION command reads the following device identification data:

- Manufacturer identification (1 byte): This is assigned by JEDEC.
- Device identification (2 bytes): This is assigned by device manufacturer; the first byte indicates memory type and the second byte indicates device memory capacity.
- A Unique ID code (UID) (17 bytes, 16 available upon customer request): The first byte contains length of data to follow; the remaining 16 bytes contain optional Customized Factory Data (CFD) content.

#### **Table 8: READ IDENTIFICATION Data Out Sequence**

| Manufacturer   | Device Ide  | ntification     | UID        |             |  |
|----------------|-------------|-----------------|------------|-------------|--|
| Identification | Memory Type | Memory Capacity | CFD Length | CFD Content |  |
| 20h            | 71h         | 15h             | 10h        | 16 bytes    |  |

Note: 1. The CFD bytes are read-only and can be programmed with customer data upon demand. If customers do not make requests, the devices are shipped with all the CFD bytes programmed to zero.

A READ IDENTIFICATION command is not decoded while an ERASE or PROGRAM cycle is in progress and has no effect on a cycle in progress. The READ IDENTIFICATION command must not be issued while the device is in DEEP POWER-DOWN mode.

The device is first selected by driving S# LOW. Then the 8-bit command code is shifted in and content is shifted out on DQ1 as follows: the 24-bit device identification that is stored in the memory, the 8-bit CFD length, followed by 16 bytes of CFD content. Each bit is shifted out during the falling edge of serial clock (C).

The READ IDENTIFICATION command is terminated by driving S# HIGH at any time during data output. When S# is driven HIGH, the device is put in the STANDBY POWER mode and waits to be selected so that it can receive, decode, and execute commands.

#### Figure 10: READ IDENTIFICATION Command Sequence





## **READ STATUS REGISTER**

The READ STATUS REGISTER command allows the status register to be read. The status register may be read at any time, even while a PROGRAM, ERASE, or WRITE STATUS REGISTER cycle is in progress. When one of these cycles is in progress, it is recommended to check the write in progress (WIP) bit before sending a new command to the device. It is also possible to read the status register continuously.

#### Figure 11: READ STATUS REGISTER Command Sequence



#### Figure 12: Status Register Format





| WIP Bit                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | The write in progress (WIP) bit indicates whether the memory is busy with a WRITE STATUS REGISTER cycle, a PROGRAM cycle, or an ERASE cycle. When the WIP bit is set to 1, a cycle is in progress; when the WIP bit is set to 0, a cycle is not in progress.                                                                                                                                                                                             |
| WEL Bit                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                           | The write enable latch (WEL) bit indicates the status of the internal write enable latch.<br>When the WEL bit is set to 1, the internal write enable latch is set; when the WEL bit is<br>set to 0, the internal write enable latch is reset and no WRITE STATUS REGISTER, PRO-<br>GRAM, or ERASE command is accepted.                                                                                                                                   |
| <b>Block Protect Bits</b> |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                           | The block protect bits are non-volatile. They define the size of the area to be software protected against PROGRAM and ERASE commands. The block protect bits are written with the WRITE STATUS REGISTER command.                                                                                                                                                                                                                                        |
|                           | When one or more of the block protect bits is set to 1, the relevant memory area, as de-<br>fined in the Protected Area Sizes table, becomes protected against PAGE PROGRAM and<br>SECTOR ERASE commands. The block protect bits can be written provided that the<br>HARDWARE PROTECTED mode has not been set. The BULK ERASE command is execu-<br>ted only if all block protect bits are 0.                                                             |
| Top/Bottom Bit            |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                           | The top/bottom (TB) bit is non-volatile. It can be set and reset with the WRITE STATUS REGISTER command provided that the WRITE ENABLE command has been issued. The TB bit is used in conjunction with the block protect bits to determine if the protected area defined by the block protect bits starts from the top or the bottom of the memory array:                                                                                                |
|                           | • When TB is reset to 0 (default value), the area protected by the block protect bits starts from the top of the memory array                                                                                                                                                                                                                                                                                                                            |
|                           | <ul> <li>When TB is set to 1, the area protected by the block protect bits starts from the bot-<br/>tom of the memory array</li> </ul>                                                                                                                                                                                                                                                                                                                   |
|                           | The TB bit cannot be written when the status register write disable (SRWD) bit is set to 1 and the W# pin is driven LOW. For further information, see on page                                                                                                                                                                                                                                                                                            |
| SRWD Bit                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                           | The status register write disable (SRWD) bit is operated in conjunction with the write protect ( $W\#/V_{PP}$ ) signal. When the SRWD bit is set to 1 and $W\#/V_{PP}$ is driven LOW, the device is put in the hardware protected mode. In the hardware protected mode, the non-volatile bits of the status register (SRWD, and the block protect bits) become read-only bits and the WRITE STATUS REGISTER command is no longer accepted for execution. |
|                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



### WRITE STATUS REGISTER

The WRITE STATUS REGISTER command allows new values to be written to the status register. Before the WRITE STATUS REGISTER command can be accepted, a WRITE EN-ABLE command must have been executed previously. After the WRITE ENABLE command has been decoded and executed, the device sets the write enable latch (WEL) bit.

The WRITE STATUS REGISTER command is entered by driving chip select (S#) LOW, followed by the command code and the data byte on serial data input (DQ0). The WRITE STATUS REGISTER command has no effect on b6, b1 and b0 of the status register. The status register b6 is always read as '0'. S# must be driven HIGH after the eighth bit of the data byte has been latched in. If not, the WRITE STATUS REGISTER command is not executed.

#### Figure 13: WRITE STATUS REGISTER Command Sequence



As soon as S# is driven HIGH, the self-timed WRITE STATUS REGISTER cycle is initiated; its duration is  $t_W$ . While the WRITE STATUS REGISTER cycle is in progress, the status register may still be read to check the value of the write in progress (WIP) bit. The WIP bit is 1 during the self-timed WRITE STATUS REGISTER cycle, and is 0 when the cycle is completed. Also, when the cycle is completed, the WEL bit is reset.

The WRITE STATUS REGISTER command allows the user to change the values of the block protect bits (BP2, BP1, BP0). Setting these bit values defines the size of the area that is to be treated as read-only, as defined in the Protected Area Sizes table.

The WRITE STATUS REGISTER command also allows the user to set and reset the status register write disable (SRWD) bit in accordance with the write protect ( $W#/V_{PP}$ ) signal. The SRWD bit and the  $W#/V_{PP}$  signal allow the device to be put in the HARDWARE PROTECTED (HPM) mode. The WRITE STATUS REGISTER command is not executed once the HPM is entered. The options for enabling the status register protection modes are summarized here.



#### **Table 9: Status Register Protection Modes**

|                              |             |                                     |                                     | Memory Content           |                      |          |
|------------------------------|-------------|-------------------------------------|-------------------------------------|--------------------------|----------------------|----------|
| W#/V <sub>PP</sub><br>Signal | SRWD<br>Bit | Protection<br>Mode (PM)             | Status Register<br>Write Protection | Protected<br>Area        | Unprotected<br>Area  | Notes    |
| 1                            | 0           | SOFTWARE                            | Software protection                 | Commands not             | Commands             | 1, 2, 3  |
| 0                            | 0           | PROTECTED mode<br>(SPM)             |                                     | accepted                 | accepted             |          |
| 1                            | 1           |                                     |                                     |                          |                      |          |
| 0                            | 1           | HARDWARE<br>PROTECTED mode<br>(HPM) | Hardware protection                 | Commands not<br>accepted | Commands<br>accepted | 3, 4, 5, |

Notes: 1. Software protection: status register is writable (SRWD, BP2, BP1, and BP0 bit values can be changed) if the WRITE ENABLE command has set the WEL bit.

- 2. PAGE PROGRAM, SECTOR ERASE, AND BULK ERASE commands are not accepted.
- 3. PAGE PROGRAM and SECTOR ERASE commands can be accepted.
- 4. Hardware protection: status register is not writable (SRWD, BP2, BP1, and BP0 bit values cannot be changed).
- 5. PAGE PROGRAM, SECTOR ERASE, AND BULK ERASE commands are not accepted.

When the SRWD bit of the status register is 0 (its initial delivery state), it is possible to write to the status register provided that the WEL bit has been set previously by a WRITE ENABLE command, regardless of whether the  $W\#/V_{PP}$  signal is driven HIGH or LOW. When the status register SRWD bit is set to 1, two cases need to be considered depending on the state of the  $W\#/V_{PP}$  signal:

- If the W#/V<sub>PP</sub> signal is driven HIGH, it is possible to write to the status register provided that the WEL bit has been set previously by a WRITE ENABLE command.
- If the  $W\#/V_{PP}$  signal is driven LOW, it is not possible to write to the status register even if the WEL bit has been set previously by a WRITE ENABLE command. Therefore, attempts to write to the status register are rejected, and are not accepted for execution. The result is that all the data bytes in the memory area that have been put in SPM by the status register block protect bits (BP2, BP1, BP0) are also hardware protected against data modification.

Regardless of the order of the two events, the HPM can be entered in either of the following ways:

- Setting the status register SRWD bit after driving the W#/ $V_{PP}$  signal LOW
- Driving the W#/V<sub>PP</sub> signal LOW after setting the status register SRWD bit.

The only way to exit the HPM is to pull the  $W\#/V_{PP}$  signal HIGH. If the  $W\#/V_{PP}$  signal is permanently tied HIGH, the HPM can never be activated. In this case, only the SPM is available, using the status register block protect bits (BP2, BP1, BP0).