Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## M25PX64 # 64-Mbit, dual I/O, 4-Kbyte subsector erase, serial flash memory with 75 MHz SPI bus interface #### **Features** - SPI bus compatible serial interface - 75 MHz (maximum) clock frequency - 2.7 V to 3.6 V single supply voltage - Dual input/output instructions resulting in an equivalent clock frequency of 150 MHz: - Dual output fast read instruction - Dual input fast program instruction - Whole memory continuously read by sending once a fast read or a dual output fast read instruction and an address - 64 Mbit Flash memory - Uniform 4-Kbyte subsectors - Uniform 64-Kbyte sectors - Additional 64-byte user-lockable, one-time programmable (OTP) area - Erase capability - Subsector (4-Kbyte) granularity - Sector (64-Kbyte) granularity - Bulk erase (64 Mbits) in 68 s (typical) - Write protections - Software write protection applicable to every 64-Kbyte sector (volatile lock bit) - Hardware write protection: protected area size defined by three non-volatile bits (BP0, BP1 and BP2) - Deep power-down mode: 5 µA (typical) - Electronic signature - JEDEC standard two-byte signature (7117h) - Unique ID code (UID) with 16 bytes readonly, available upon customer request - More than 100 000 write cycles per sector - More than 20 years data retention - Packages - RoHS compliant Automotive Certified Parts Available Contents M25PX64 # **Contents** | 1 | Desc | cription | |---|-------|----------------------------------------------------------------------------| | 2 | Sign | al descriptions 9 | | | 2.1 | Serial data output (DQ1) 9 | | | 2.2 | Serial data input (DQ0) | | | 2.3 | Serial Clock (C) | | | 2.4 | Chip Select (S) | | | 2.5 | Hold (HOLD) | | | 2.6 | Write protect/enhanced program supply voltage ( $\overline{W}/V_{PP}$ ) 10 | | | 2.7 | V <sub>CC</sub> supply voltage | | | 2.8 | V <sub>SS</sub> ground | | 3 | SPI | modes 11 | | 4 | Ope | rating features13 | | | 4.1 | Page programming | | | 4.2 | Dual input fast program | | | 4.3 | Subsector erase, sector erase and bulk erase | | | 4.4 | Polling during a write, program or erase cycle | | | 4.5 | Active power, standby power and deep power-down modes 13 | | | 4.6 | Status register | | | 4.7 | Protection modes | | | | 4.7.1 Protocol-related protections | | | | 4.7.2 Specific hardware and software protection | | | 4.8 | Hold condition | | 5 | Mem | ory organization | | 6 | Instr | ructions | | | 6.1 | Write enable (WREN) | | | 6.2 | Write disable (WRDI) | | | 6.3 | Read identification (RDID) | | | 6.4 | Read status register (RDSR) | 2 | |----|--------|---------------------------------------------|---| | | | 6.4.1 WIP bit | 2 | | | | 6.4.2 WEL bit | 2 | | | | 6.4.3 BP2, BP1, BP0 bits | 2 | | | | 6.4.4 Top/bottom bit | 3 | | | | 6.4.5 SRWD bit | 3 | | | 6.5 | Write status register (WRSR) | | | | 6.6 | Read data bytes (READ) | 6 | | | 6.7 | Read data bytes at higher speed (FAST_READ) | 7 | | | 6.8 | Dual output fast read (DOFR) | 8 | | | 6.9 | Read lock register (RDLR) | 9 | | | 6.10 | Read OTP (ROTP) | 0 | | | 6.11 | Page program (PP) | 1 | | | 6.12 | Dual input fast program (DIFP) | 3 | | | 6.13 | Program OTP instruction (POTP) | 5 | | | 6.14 | Write to lock register (WRLR) | 7 | | | 6.15 | Subsector erase (SSE) | 8 | | | 6.16 | Sector erase (SE) | 9 | | | 6.17 | Bulk erase (BE) | 0 | | | 6.18 | Deep power-down (DP) | 1 | | | 6.19 | Release from deep power-down (RDP) 52 | 2 | | 7 | Powe | er-up and power-down5 | 3 | | 8 | Initia | l delivery state | 4 | | 9 | Maxi | mum ratings | 5 | | 10 | DC a | nd AC parameters50 | 6 | | 11 | Pack | age mechanical 62 | 2 | | 12 | Orde | ring information6 | 7 | | 13 | Revis | sion history | 9 | 7 8 9 List of tables M25PX64 # List of tables | rable 1. | Signal names | / | |-----------|---------------------------------------------------------------------------------|----| | Table 2. | Software protection truth table (sectors 0 to 127, 64-Kbyte granularity) | 16 | | Table 3. | Protected area sizes | 17 | | Table 4. | Memory organization | 20 | | Table 5. | Instruction set | 27 | | Table 6. | Read identification (RDID) data-out sequence | 30 | | Table 7. | Status register format | 32 | | Table 8. | Protection modes | 35 | | Table 9. | Lock register out | 39 | | Table 10. | Lock register in | 47 | | Table 11. | Power-up timing and VWI threshold | 54 | | Table 12. | Absolute maximum ratings | 55 | | Table 13. | Operating conditions | 56 | | Table 14. | Data Retention and Endurance | 56 | | Table 15. | AC measurement conditions | 56 | | Table 16. | Capacitance | 57 | | Table 17. | DC characteristics | 57 | | Table 18. | AC characteristics | 58 | | Table 19. | VDFPN8 (MLP8, ME) 8-lead very thin dual flat package no lead, | | | | 8 × 6 mm, package mechanical data | 62 | | Table 20. | VDFPN8 (MLP8, MD) 8-lead very thin dual flat package no lead, | | | | 8 × 6 mm, package mechanical data | 63 | | Table 21. | SO16 wide - 16-lead plastic small outline, 300 mils body width, mechanical data | 64 | | Table 22. | TBGA 6x8 mm 24-ball package dimensions | 66 | | Table 23. | Ordering information scheme | 67 | | Table 24 | Document revision history | 69 | M25PX64 List of figures # **List of figures** | Figure 1. | Logic diagram | 7 | |------------|---------------------------------------------------------------------------------|----| | Figure 2. | VDFPN8 connections | 7 | | Figure 3. | SO16 connections | 8 | | Figure 4. | BGA 6x8 24 ball ballout | 8 | | Figure 5. | Bus master and memory devices on the SPI bus | 11 | | Figure 6. | SPI modes supported | 12 | | Figure 7. | Hold condition activation | | | Figure 8. | Block diagram | | | Figure 9. | Write enable (WREN) instruction sequence | | | Figure 10. | Write disable (WRDI) instruction sequence | | | Figure 11. | Read identification (RDID) instruction sequence and data-out sequence | 31 | | Figure 12. | Read status register (RDSR) instruction sequence and data-out sequence | 33 | | Figure 13. | Write status register (WRSR) instruction sequence | | | Figure 14. | Read data bytes (READ) instruction sequence and data-out sequence | 36 | | Figure 15. | Read data bytes at higher speed (FAST_READ) instruction sequence | | | | and data-out sequence | | | Figure 16. | Dual output fast read instruction sequence | | | Figure 17. | Read lock register (RDLR) instruction sequence and data-out sequence | | | Figure 18. | Read OTP (ROTP) instruction and data-out sequence | | | Figure 19. | Page program (PP) instruction sequence | | | Figure 20. | Dual input fast program (DIFP) instruction sequence | | | Figure 21. | Program OTP (POTP) instruction sequence | | | Figure 22. | How to permanently lock the 64 OTP bytes | | | Figure 23. | Write to lock register (WRLR) instruction sequence | | | Figure 24. | Subsector erase (SSE) instruction sequence | | | Figure 25. | Sector erase (SE) instruction sequence | | | Figure 26. | Bulk erase (BE) instruction sequence | | | Figure 27. | Deep power-down (DP) instruction sequence | | | Figure 28. | Release from deep power-down (RDP) instruction sequence | | | Figure 29. | Power-up timing | | | Figure 30. | AC measurement I/O waveform | | | Figure 31. | Serial input timing | | | Figure 32. | Write protect setup and hold timing during WRSR when SRWD=1 | | | Figure 33. | Hold timing | | | Figure 34. | Output timing | | | Figure 35. | V <sub>PPH</sub> timing | 61 | | Figure 36. | VDFPN8 (MLP8, ME) 8-lead very thin dual flat package no lead, | | | | 8 × 6 mm, package outline | 62 | | Figure 37. | VDFPN8 (MLP8, MD) 8-lead very thin dual flat package no lead, | _ | | | 8 × 6 mm, package outline | | | Figure 38. | SO16 wide - 16-lead plastic small outline, 300 mils body width, package outline | | | Figure 39. | TBGA, 6x8 mm, 24 ball package outline | 65 | Numonyx 5/70 Description M25PX64 ## 1 Description The M25PX64 is a 64-Mbit (8 Mbits x 8) serial flash memory, with advanced write protection mechanisms, accessed by a high speed SPI-compatible bus. The M25PX64 supports two new, high-performance dual input/output instructions: - Dual output fast read (DOFR) instruction used to read data at up to 75 MHz by using both pin DQ1 and pin DQ0 as outputs - Dual input fast program (DIFP) instruction used to program data at up to 75 MHz by using both pin DQ1 and pin DQ0 as inputs These new instructions double the transfer bandwidth for read and program operations. The memory can be programmed 1 to 256 bytes at a time, using the page program instruction. The memory is organized as 128 sectors that are further divided into 16 subsectors each (2048 subsectors in total). The memory can be erased a 4-Kbyte subsector at a time, a 64-Kbyte sector at a time, or as a whole. It can be write protected by software using a mix of volatile and non-volatile protection features, depending on the application needs. The protection granularity is of 64 Kbytes (sector granularity). The M25PX64 has 64 one-time-programmable bytes (OTP bytes) that can be read and programmed using two dedicated instructions, Read OTP (ROTP) and Program OTP (POTP), respectively. These 64 bytes can be permanently locked by a particular program OTP (POTP) sequence. Once they have been locked, they become read-only and this state cannot be reverted. Further features are available as additional security options. More information on these security features is available, upon completion of an NDA (nondisclosure agreement), and are, therefore, not described in this datasheet. For more details of this option contact your nearest Numonyx sales office. M25PX64 Description Figure 1. Logic diagram Table 1. Signal names | Signal name Function | | Direction | |----------------------|-----------------------------------------------|--------------------| | С | Serial Clock | Input | | DQ0 | Serial Data input | I/O <sup>(1)</sup> | | DQ1 | Serial Data output | I/O <sup>(2)</sup> | | s | Chip Select | Input | | W/V <sub>PP</sub> | Write Protect/Enhanced Program supply voltage | Input | | HOLD | Hold | Input | | V <sub>CC</sub> | Supply voltage | _ | | V <sub>SS</sub> | Ground | _ | - 1. Serves as an output during dual output fast read (DOFR) instructions. - 2. Serves as an input during dual input fast program (DIFP) instructions. Figure 2. VDFPN8 connections - 1. There is an exposed central pad on the underside of the VDFPN8 package. This is pulled, internally, to $V_{SS}$ , and must not be allowed to be connected to any other voltage or signal line on the PCB. - 2. See Package mechanical section for package dimensions, and how to identify pin-1. Description M25PX64 Figure 3. SO16 connections - 1. DU = don't use. - 2. See *Package mechanical* section for package dimensions, and how to identify pin-1. Figure 4. BGA 6x8 24 ball ballout Note: 1 NC = No Connection 2 See Section 11: Package mechanical. M25PX64 Signal descriptions # 2 Signal descriptions #### 2.1 Serial data output (DQ1) This output signal is used to transfer data serially out of the device. Data are shifted out on the falling edge of Serial Clock (C). During the dual input fast program (DIFP) instruction, pin DQ1 is used as an input. It is latched on the rising edge of the Serial Clock (C). #### 2.2 Serial data input (DQ0) This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be programmed. Values are latched on the rising edge of Serial Clock (C). During the dual output fast read (DOFR) instruction, pin DQ0 is used as an output. Data are shifted out on the falling edge of the Serial Clock (C). #### 2.3 Serial Clock (C) This input signal provides the timing of the serial interface. Instructions, addresses, or data present at serial data input (DQ0) are latched on the rising edge of Serial Clock (C). Data on serial data output (DQ1) changes after the falling edge of Serial Clock (C). # 2.4 Chip Select (S) When this input signal is High, the device is deselected and serial data output (DQ1) is at high impedance. Unless an internal program, erase or write status register cycle is in progress, the device will be <u>in</u> the standby power mode (this is not the deep power-down mode). Driving Chip Select (S) Low enables the device, placing it in the active power mode. After power-up, a falling edge on Chip Select $(\overline{S})$ is required prior to the start of any instruction. #### 2.5 Hold (HOLD) The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device. During the hold condition, the serial data output (DQ1) is high impedance, and serial data input (DQ0) and Serial Clock (C) are don't care. To start the hold condition, the device must be selected, with Chip Select $(\overline{S})$ driven Low. N numonyx 9/70 Signal descriptions M25PX64 # 2.6 Write protect/enhanced program supply voltage $(\overline{W}/V_{PP})$ W/V<sub>PP</sub> is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. If the $\overline{W}/V_{PP}$ input is kept in a low voltage range (0 V to $V_{CC}$ ) the pin is seen as a control input. This input signal is used to freeze the size of the area of memory that is protected against program or erase instructions (as specified by the values in the BP2, BP1 and BP0 bits of the status register. See *Table 9*). If $V_{PP}$ is in the range of $V_{PPH}$ (as defined in *Table 15*) it acts as an additional power supply.<sup>(1)</sup> ## 2.7 V<sub>CC</sub> supply voltage V<sub>CC</sub> is the supply voltage. ### 2.8 V<sub>SS</sub> ground $V_{SS}$ is the reference for the $V_{CC}$ supply voltage. Numonyx <sup>1.</sup> Avoid applying $V_{PPH}$ to the $\overline{W}/VPP$ pin during Bulk Erase. M25PX64 SPI modes #### 3 SPI modes These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes: - CPOL=0, CPHA=0 - CPOL=1, CPHA=1 For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C). The difference between the two modes, as shown in *Figure 6*, is the clock polarity when the bus master is in standby mode and not transferring data: - C remains at 0 for (CPOL=0, CPHA=0) - C remains at 1 for (CPOL=1, CPHA=1) Figure 5. Bus master and memory devices on the SPI bus 1. The Write Protect $(\overline{W})$ and Hold $(\overline{HOLD})$ signals should be driven, High or Low as appropriate. Figure 5 shows an example of three devices connected to an MCU, on an SPI bus. Only one device is selected at a time, so only one device drives the serial data output (DQ1) line at a time, the other devices are high impedance. Resistors R (represented in Figure 5) ensure that the M25PX64 is not selected if the bus master leaves the $\overline{S}$ line in the high impedance state. As the bus master may enter a state where all inputs/outputs are in high impedance at the same time (for example, when the bus master is reset), the clock line (C) must be connected to an external pull-down resistor so that, when all inputs/outputs become high impedance, the $\overline{S}$ line is pulled High while the C line is pulled Low (thus ensuring that $\overline{S}$ and C do not become High at the same time, and so, that the $t_{SHCH}$ requirement is met). The typical value of R is 100 kΩ, assuming that the time constant R\*C<sub>p</sub> (C<sub>p</sub> = parasitic capacitance of the bus line) is shorter than the time during which the bus master leaves the SPI bus in high impedance. SPI modes M25PX64 **Example:** $C_p$ = 50 pF, that is R\*C $_p$ = 5 $\mu s$ <=> the application must ensure that the bus master never leaves the SPI bus in the high impedance state for a time period shorter than 5 $\mu s$ . Figure 6. SPI modes supported M25PX64 Operating features # 4 Operating features #### 4.1 Page programming To program one data byte, two instructions are required: write enable (WREN), which is one byte, and a page program (PP) sequence, which consists of four bytes plus data. This is followed by the internal program cycle (of duration t<sub>PP</sub>). To spread this overhead, the page program (PP) instruction allows up to 256 bytes to be programmed at a time (changing bits from '1' to '0'), provided that they lie in consecutive addresses on the same page of memory. For optimized timings, it is recommended to use the page program (PP) instruction to program all consecutive targeted bytes in a single sequence versus using several page program (PP) sequences with each containing only a few bytes (see *Page program (PP)* and *Table 18: AC characteristics*). #### 4.2 Dual input fast program The dual input fast program (DIFP) instruction makes it possible to program up to 256 bytes using two input pins at the same time (by changing bits from '1' to '0'). For optimized timings, it is recommended to use the dual input fast program (DIFP) instruction to program all consecutive targeted bytes in a single sequence rather to using several dual input fast program (DIFP) sequences each containing only a few bytes (see *Section 6.12: Dual input fast program (DIFP)*). #### 4.3 Subsector erase, sector erase and bulk erase The page program (PP) instruction allows bits to be reset from '1' to '0'. Before this can be applied, the bytes of memory need to have been erased to all 1s (FFh). This can be achieved either a subsector at a time, using the subsector erase (SSE) instruction, a sector at a time, using the sector erase (SE) instruction, or throughout the entire memory, using the bulk erase (BE) instruction. This starts an internal erase cycle (of duration t<sub>SSE</sub>, t<sub>SE</sub> or t<sub>BE</sub>). The erase instruction must be preceded by a write enable (WREN) instruction. #### 4.4 Polling during a write, program or erase cycle A further improvement in the time to write status register (WRSR), program OTP (POTP), program (PP), dual input fast program (DIFP) or erase (SSE, SE or BE) can be achieved by not waiting for the worst case delay ( $t_W$ , $t_{PP}$ , $t_{SSE}$ , $t_{SE}$ , or $t_{BE}$ ). The write in progress (WIP) bit is provided in the status register so that the application program can monitor its value, polling it to establish when the previous write cycle, program cycle or erase cycle is complete. #### 4.5 Active power, standby power and deep power-down modes When Chip Select $(\overline{S})$ is Low, the device is selected, and in the active power mode. N numonyx 13/70 Operating features M25PX64 When Chip Select $(\overline{S})$ is High, the device is deselected, but could remain in the active power mode until all internal cycles have completed (program, erase, write status register). The device then goes in to the standby power mode. The device consumption drops to $I_{CC1}$ . The deep power-down mode is entered when the specific instruction (the deep power-down (DP) instruction) is executed. The device consumption drops further to $I_{CC2}$ . The device remains in this mode until another specific instruction (the release from deep power-down (RDP) instruction) is executed. While in the deep power-down mode, the device ignores all write, program and erase instructions (see *Section 6.18: Deep power-down (DP)*), this can be used as an extra software protection mechanism, when the device is not in active use, to protect the device from inadvertent write, program or erase instructions. #### 4.6 Status register The status register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See *Section 6.4: Read status register (RDSR)* for a detailed description of the status register bits. M25PX64 Operating features #### 4.7 Protection modes There are protocol-related and specific hardware and software protection modes. They are described below. #### 4.7.1 Protocol-related protections The environments where non-volatile memory devices are used can be very noisy. No SPI device can operate correctly in the presence of excessive noise. To help combat this, the M25PX64 features the following data protection mechanisms: - Power on reset and an internal timer (t<sub>PUW</sub>) can provide protection against inadvertent changes while the power supply is outside the operating specification - Program, erase and write status register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution - All instructions that modify data must be preceded by a write enable (WREN) instruction to set the write enable latch (WEL) bit. This bit is returned to its reset state by the following events: - Power-up - Write disable (WRDI) instruction completion - Write status register (WRSR) instruction completion - Write to lock register (WRLR) instruction completion - Program OTP (POTP) instruction completion - Page program (PP) instruction completion - Dual input fast program (DIFP) instruction completion - Subsector erase (SSE) instruction completion - Sector erase (SE) instruction completion - Bulk erase (BE) instruction completion - In addition to the low power consumption feature, the deep power-down mode offers extra software protection, as all write, program and erase instructions are ignored. √ numonyx 15/70 Operating features M25PX64 #### 4.7.2 Specific hardware and software protection There are two software protected modes, SPM1 and SPM2, that can be combined to protect the memory array as required. The SPM2 can be locked by hardware with the help of the W input pin. #### SPM1 and SPM2 ■ The first software protected mode (SPM1) is managed by specific lock registers assigned to each 64-Kbyte sector. The lock registers can be read and written using the read lock register (RDLR) and write to lock register (WRLR) instructions. In each lock register two bits control the protection of each sector: the write lock bit and the lock down bit. Write lock bit: The write lock bit determines whether the contents of the sector can be modified (using the write, program or erase instructions). When the write lock bit is set to '1', the sector is write protected – any operations that attempt to change the data in the sector will fail. When the write lock bit is reset to '0', the sector is not write protected by the lock register, and may be modified. Lock down bit: The lock down bit provides a mechanism for protecting software data from simple hacking and malicious attack. When the lock down bit is set to '1', further modification to the write lock and lock down bits cannot be performed. A power-up is required before changes to these bits can be made. When the lock down bit is reset to '0', the write lock and lock down bits can be changed. The definition of the lock register bits is given in *Table 9: Lock register out*. Table 2. Software protection truth table (sectors 0 to 127, 64-Kbyte granularity) | Sector loci | k register | | | |------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|--| | Lock<br>down bit | Write<br>lock bit | Protection status | | | 0 | 0 | Sector unprotected from program/erase/write operations, protection status reversible | | | 0 | 1 | Sector protected from program/erase/write operations, protection status reversible | | | 1 | 0 | Sector unprotected from program/erase/write operations,<br>Sector protection status cannot be changed except by a power-up. | | | 1 | 1 | Sector protected from program/erase/write operations,<br>Sector protection status cannot be changed except by a power-up. | | ■ the second software protected mode (SPM2) uses the block protect bits (see *Section 6.4.3: BP2, BP1, BP0 bits*) and the top/bottom bit (see *Section 6.4.4: Top/bottom bit*) to allow part of the memory to be configured as read-only. M25PX64 Operating features Table 3. Protected area sizes | Status register contents | | | ntents | Memory content | | | |--------------------------|-------------|-------------|-------------|---------------------------------------|----------------------------------------------------|--| | TB<br>bit | BP<br>bit 2 | BP<br>bit 1 | BP<br>bit 0 | Protected area | Unprotected area | | | 0 | 0 | 0 | 0 | none | All sectors <sup>(1)</sup> (128 sectors: 0 to 127) | | | 0 | 0 | 0 | 1 | Upper 64th (2 sectors: 126 and 127) | Lower 63/64ths (126 sectors: 0 to 125) | | | 0 | 0 | 1 | 0 | Upper 32nd (4 sectors: 124 to 127) | Lower 31/32nds (124 sectors: 0 to 123) | | | 0 | 0 | 1 | 1 | Upper 16th (8 sectors: 120 to 127) | Lower 15/16ths (120 sectors: 0 to 119) | | | 0 | 1 | 0 | 0 | Upper 8th (16 sectors: 56 to 63) | Lower 7/8ths (112 sectors: 0 to 111) | | | 0 | 1 | 0 | 1 | Upper quarter (32 sectors: 96 to 127) | Lower three-quarters (96 sectors: 0 to 95) | | | 0 | 1 | 1 | 0 | Upper half (64 sectors: 64 to 127) | Lower half (64 sectors: 0 to 63) | | | 0 | 1 | 1 | 1 | All sectors (128 sectors: 0 to 127) | none | | | 1 | 0 | 0 | 0 | none | All sectors <sup>(1)</sup> (128 sectors: 0 to 128) | | | 1 | 0 | 0 | 1 | Lower 64th (2 sectors: 0 to1) | Upper 63/64ths (126 sectors: 2 to 127) | | | 1 | 0 | 1 | 0 | Lower 32nd (4 sectors: 0 to 3) | Upper 31/32nds (124 sectors: 4 to 127) | | | 1 | 0 | 1 | 1 | Lower 16th (8 sectors: 0 to 7) | Upper 15/16ths (120 sectors: 8 to 127) | | | 1 | 1 | 0 | 0 | Lower 8th (16 sectors: 0 to15) | Upper 7/8ths (112 sectors: 16 to 127) | | | 1 | 1 | 0 | 1 | Lower 4th (32 sectors: 0 to 31) | Upper 3/4ths (96 sectors: 32 to 127) | | | 1 | 1 | 1 | 0 | Lower half (64 sectors: 0 to 63) | Upper half (64 sectors: 64 to 127) | | | 1 | 1 | 1 | 1 | All sectors (128 sectors: 0 to 127) | none | | <sup>1.</sup> The device is ready to accept a bulk erase instruction if, and only if, all block protect (BP2, BP1, BP0) are 0. As a second level of protection, the Write Protect signal (applied on the $\overline{W}/V_{PP}$ pin) can freeze the status register in a read-only mode. In this mode, the block protect bits (BP2, BP1, BP0) and the status register write disable bit (SRWD) are protected. For more details, see *Section 6.5: Write status register (WRSR)*. Numonyx 17/70 Operating features M25PX64 #### 4.8 Hold condition The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence. However, taking this signal Low does not terminate any write status register, program or erase cycle that is currently in progress. To enter the hold condition, the device must be selected, with Chip Select $(\overline{S})$ Low. The hold condition starts on the falling edge of the Hold (HOLD) signal, provided that this coincides with Serial Clock (C) being Low (as shown in *Figure 7*). The hold condition ends on the rising edge of the Hold ( $\overline{\text{HOLD}}$ ) signal, provided that this coincides with Serial Clock (C) being Low. If the falling edge does not coincide with Serial Clock (C) being Low, the hold condition starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide with Serial Clock (C) being Low, the hold condition ends after Serial Clock (C) next goes Low (this is shown in *Figure 7*). During the hold condition, the serial data output (DQ1) is high impedance, and serial data input (DQ0) and Serial Clock (C) are don't care. Normally, the device is kept selected, with Chip Select $(\overline{S})$ driven Low, for the whole duration of the hold condition. This is to ensure that the state of the internal logic remains unchanged from the moment of entering the hold condition. If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of resetting the internal logic of the device. To restart communication with the device, it is necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents the device from going back to the hold condition. Figure 7. Hold condition activation 18/70 **№** numonyx # 5 Memory organization The memory is organized as: - 8 388 608 bytes (8 bits each) - 2048 subsectors (4 Kbytes each) - 128 sectors (64 Kbytes each) - 32768 pages (256 bytes each) - 64 OTP bytes located outside the main memory array. Each page can be individually programmed (bits are programmed from '1' to '0'). The device is subsector, sector or bulk erasable (bits are erased from '0' to '1') but not page erasable. Figure 8. Block diagram N numonyx 19/70 Table 4. Memory organization | Sector | Subsector | Addres | s range | |--------|-----------|---------|---------| | | 2047 | 7FF000h | 7FFFFFh | | 127 | ÷ | ÷ | ÷ | | | 2032 | 7F0000h | 7F0FFFh | | | 2031 | 7EF000h | 7EFFFFh | | 126 | i | : | : | | | 2016 | 7E0000h | 7E0FFFh | | | 2015 | 7DF000h | 7DFFFFh | | 125 | i | : | i | | | 2000 | 7D0000h | 7D0FFFh | | | 1999 | 7CF000h | 7CFFFFh | | 124 | | : | i | | | 1984 | 7C0000h | 7C0FFFh | | | 1983 | 7BF000h | 7BFFFFh | | 123 | i | : | i | | | 1968 | 7B0000h | 7B0FFFh | | | 1967 | 7AF000h | 7AFFFFh | | 122 | : | : | : | | | 1952 | 7A0000h | 7A0FFFh | | | 1951 | 79F000h | 79FFFFh | | 121 | | : | : | | | 1936 | 790000h | 790FFFh | | | 1935 | 78F000h | 78FFFFh | | 120 | ••• | | : | | | 1920 | 780000h | 780FFFh | | | 1919 | 77F000h | 77FFFFh | | 119 | ••• | | : | | | 1904 | 770000h | 770FFFh | | | 1903 | 76F000h | 76FFFFh | | 118 | : | : | : | | | 1888 | 760000h | 760FFFh | | | 1887 | 75F000h | 75FFFFh | | 117 | : | : | : | | | 1872 | 750000h | 750FFFh | | Sector | Subsector | Address range | | |--------|-----------|---------------|---------| | | 1871 | 74F000h | 74FFFFh | | 116 | i | ÷ | ÷ | | | 1856 | 740000h | 740FFFh | | | 1855 | 73F000h | 73FFFFh | | 115 | : | i | i | | | 1840 | 730000h | 730FFFh | | | 1839 | 72F000h | 72FFFFh | | 114 | : | : | : | | | 1824 | 720000h | 720FFFh | | | 1823 | 71F000h | 71FFFFh | | 113 | : | : | : | | | 1808 | 710000h | 710FFFh | | | 1807 | 70F000h | 70FFFFh | | 112 | : | ••• | | | | 1792 | 700000h | 700FFFh | | | 1791 | 6FF000h | 6FFFFFh | | 111 | : | ••• | | | | 1776 | 6F0000h | 6F0FFFh | | | 1775 | 6EF000h | 6EFFFFh | | 110 | : | : | : | | | 1760 | 6E0000h | 6E0FFFh | | | 1759 | 6DF000h | 6DFFFFh | | 109 | : | : | : | | | 1744 | 6D0000h | 6D0FFFh | | | 1743 | 6CF000h | 6CFFFFh | | 108 | : | : | : | | | 1728 | 6C0000h | 6C0FFFh | | | 1727 | 6BF000h | 6BFFFFh | | 107 | : | : | : | | | 1712 | 6B0000h | 6B0FFFh | | | 1711 | 6AF000h | 6AFFFFh | | 106 | : | : | : | | | 1696 | 6A0000h | 6A0FFFh | Table 4. Memory organization (continued) | Sector | Subsector | Address range | | |--------|-----------|---------------|---------| | | 1695 | 69F000h | 69FFFFh | | 105 | : | : | : | | | 1680 | 690000h | 690FFFh | | | 1679 | 68F000h | 68FFFFh | | 104 | 1 | : | : | | | 1664 | 680000h | 680FFFh | | | 1663 | 67F000h | 67FFFFh | | 103 | : | : | : | | | 1648 | 670000h | 670FFFh | | | 1647 | 66F000h | 66FFFFh | | 102 | i | : | : | | | 1632 | 660000h | 660FFFh | | | 1631 | 65F000h | 65FFFFh | | 101 | : | : | : | | | 1616 | 650000h | 650FFFh | | | 1615 | 64F000h | 64FFFFh | | 100 | i | : | : | | | 1600 | 640000h | 640FFFh | | | 1599 | 63F000h | 63FFFFh | | 99 | 1 | : | : | | | 1584 | 630000h | 630FFFh | | | 1583 | 62F000h | 62FFFFh | | 98 | i | : | : | | | 1568 | 620000h | 620FFFh | | | 1567 | 61F000h | 61FFFFh | | 97 | i | : | : | | | 1552 | 610000h | 610FFFh | | | 1551 | 60F000h | 60FFFFh | | 96 | : | : | : | | | 1536 | 600000h | 600FFFh | | | 1535 | 5FF000h | 5FFFFFh | | 95 | i | : | : | | | 1520 | 5F0000h | 5F0FFFh | | Sector | Subsector | Address range | | |--------|-----------|---------------|---------| | | 1519 | 5EF000h | 5EFFFFh | | 94 | : | : | : | | | 1504 | 5E0000h | 5E0FFFh | | | 1503 | 5DF000h | 5DFFFFh | | 93 | : | i | i | | | 464 | 5D0000h | 5D0FFFh | | | 1487 | 5CF000h | 5CFFFFh | | 92 | : | ŧ | : | | | 1472 | 5C0000h | 5C0FFFh | | | 1471 | 5BF000h | 5BFFFFh | | 91 | : | i | : | | | 1456 | 5B0000h | 5B0FFFh | | | 1455 | 5AF000h | 5AFFFFh | | 90 | : | : | : | | | 1440 | 5A0000h | 5A0FFFh | | | 1439 | 59F000h | 59FFFFh | | 89 | : | : | : | | | 1424 | 590000h | 590FFFh | | | 1423 | 58F000h | 58FFFFh | | 88 | : | : | : | | | 1408 | 580000h | 580FFFh | | | 1407 | 57F000h | 57FFFFh | | 87 | : | : | : | | | 1392 | 570000h | 570FFFh | | | 1391 | 56F000h | 56FFFFh | | 86 | : | | : | | | 1376 | 560000h | 560FFFh | | | 1375 | 55F000h | 55FFFFh | | 85 | : | : | : | | | 1360 | 550000h | 550FFFh | | | 1359 | 54F000h | 54FFFFh | | 84 | : | : | : | | | 1344 | 540000h | 540FFFh | Memory organization M25PX64 Table 4. Memory organization (continued) | Sector | Subsector | Address range | | |--------|-----------|---------------|---------| | | 1343 | 53F000h | 53FFFFh | | 83 | : | : | : | | | 1328 | 530000h | 530FFFh | | | 1327 | 52F000h | 52FFFFh | | 82 | i | : | i | | | 1312 | 520000h | 520FFFh | | | 1311 | 51F000h | 51FFFFh | | 81 | : | : | : | | | 1296 | 510000h | 510FFFh | | | 1295 | 50F000h | 50FFFFh | | 80 | : | : | : | | | 1280 | 500000h | 500FFFh | | | 1279 | 4FF000h | 4FFFFFh | | 79 | : | : | i. | | | 1264 | 4F0000h | 4F0FFFh | | | 1263 | 4EF000h | 4EFFFFh | | 78 | i | : | i | | | 1248 | 4E0000h | 4E0FFFh | | | 1247 | 4DF000h | 4DFFFFh | | 77 | i | : | i | | | 1232 | 4D0000h | 4D0FFFh | | | 1231 | 4CF000h | 4CFFFFh | | 76 | : | : | i | | | 1216 | 4C0000h | 4C0FFFh | | | 1215 | 4BF000h | 4BFFFFh | | 75 | i | : | i | | | 1200 | 4B0000h | 4B0FFFh | | | 1199 | 4AF000h | 4AFFFFh | | 74 | | | | | | 1184 | 4A0000h | 4A0FFFh | | | 1183 | 49F000h | 49FFFFh | | 73 | ÷ | i | i | | | 1168 | 490000h | 490FFFh | | Sector | Subsector | Address range | | |--------|-----------|---------------|---------| | 72 | 1167 | 48F000h | 48FFFFh | | | : | : | : | | | 1152 | 480000h | 480FFFh | | | 1151 | 47F000h | 47FFFFh | | 71 | i | : | i i | | | 1136 | 470000h | 470FFFh | | | 1135 | 46F000h | 46FFFFh | | 70 | : | : | : | | | 1120 | 460000h | 460FFFh | | | 1119 | 45F000h | 45FFFFh | | 69 | : | : | i | | | 1104 | 450000h | 450FFFh | | | 1103 | 44F000h | 44FFFFh | | 68 | ••• | ••• | : | | | 1088 | 440000h | 440FFFh | | | 1087 | 43F000h | 43FFFFh | | 67 | :: | | : | | | 1072 | 430000h | 430FFFh | | | 1071 | 42F000h | 42FFFFh | | 66 | : | | : | | | 1056 | 420000h | 420FFFh | | | 1055 | 41F000h | 41FFFFh | | 65 | : | | : | | | 1040 | 410000h | 410FFFh | | | 1039 | 40F000h | 40FFFFh | | 64 | : | : | ŧ | | | 1024 | 400000h | 400FFFh | | 63 | 1023 | 3FF000h | 3FF000h | | | | : | i i | | | 1008 | 3F0000h | 3F0FFFh | | | 1007 | 3EF000h | 3EFFFFh | | 62 | : | ŧ | ŧ | | | 992 | 3E0000h | 3E0FFFh | Table 4. Memory organization (continued) | Sector | Subsector | Addres | s range | |--------|-----------|---------|---------| | 61 | 991 | 3DF000h | 3DFFFFh | | | : | : | : | | | 976 | 3D0000h | 3D0FFFh | | 60 | 975 | 3CF000h | 3CFFFFh | | | i | : | i | | | 960 | 3C0000h | 3C0FFFh | | | 959 | 3BF000h | 3BFFFFh | | 59 | ÷ | : | : | | | 944 | 3B0000h | 3B0FFFh | | | 943 | 3AF000g | 3AFFFFh | | 58 | i | : | i | | | 928 | 3A0000h | 3A0FFFh | | | 927 | 39F000h | 39FFFFh | | 57 | ÷ | : | ÷ | | | 912 | 390000h | 390FFFh | | | 911 | 38F000h | 38FFFFh | | 56 | i | : | i | | | 896 | 380000h | 380FFFh | | | 895 | 37F000h | 37FFFFh | | 55 | i | : | i | | | 880 | 370000h | 370FFFh | | | 879 | 36F000h | 36FFFFh | | 54 | i | : | i | | | 864 | 360000h | 360FFFh | | | 863 | 35F000h | 35FFFFh | | 53 | i | : | ÷ | | | 848 | 350000h | 350FFFh | | | 847 | 34F000h | 34FFFFh | | 52 | : | : | : | | | 832 | 340000h | 340FFFh | | | 831 | 33F000h | 33FFFFh | | 51 | i | i | ÷ | | | 816 | 330000h | 330FFFh | | Sector | Subsector | Addres | s range | |--------|-----------|---------|---------| | 50 | 815 | 32F000h | 32FFFFh | | | : | : | : | | | 800 | 320000h | 320FFFh | | | 799 | 31F000h | 31FFFFh | | 49 | : | i | i | | | 784 | 310000h | 310FFFh | | | 783 | 30F000h | 30FFFFh | | 48 | : | : | : | | | 768 | 300000h | 300FFFh | | | 767 | 2FF000h | 2FFFFFh | | 47 | : | : | : | | | 752 | 2F0000h | 2F0FFFh | | | 751 | 2EF000h | 2EFFFFh | | 46 | : | ••• | | | | 736 | 2E0000h | 2E0FFFh | | | 735 | 2DF000h | 2DFFFFh | | 45 | : | | | | | 720 | 2D0000h | 2D0FFFh | | | 719 | 2CF000h | 2CFFFFh | | 44 | ÷ | : | : | | | 704 | 2C0000h | 2C0FFFh | | | 703 | 2BF000h | 2BFFFFh | | 43 | : | : | : | | | 688 | 2B0000h | 2B0FFFh | | | 687 | 2AF000h | 2AFFFFh | | 42 | : | : | : | | | 672 | 2A0000h | 2A0FFFh | | | 671 | 29F000h | 29FFFFh | | 41 | : | | : | | | 656 | 290000h | 290FFFh | | | 655 | 28F000h | 28FFFFh | | 40 | i | i | : | | | 640 | 280000h | 280FFFh | M25PX64 Table 4. Memory organization (continued) Memory organization | Sector | Subsector | Addres | s range | |--------|-----------|---------|---------| | 39 | 639 | 27F000h | 27FFFFh | | | : | : | : | | | 624 | 270000h | 270FFFh | | 38 | 623 | 26F000h | 26FFFFh | | | i | : | i | | | 608 | 260000h | 260FFFh | | | 607 | 25F000h | 25FFFFh | | 37 | : | : | : | | | 592 | 250000h | 250FFFh | | | 591 | 24F000h | 24FFFFh | | 36 | i | : | : | | | 576 | 240000h | 240FFFh | | | 575 | 23F000h | 23FFFFh | | 35 | : | : | : | | | 560 | 230000h | 230FFFh | | | 559 | 22F000h | 22FFFFh | | 34 | : | : | : | | | 544 | 220000h | 220FFFh | | | 543 | 21F000h | 21FFFFh | | 33 | : | : | : | | | 528 | 210000h | 210FFFh | | | 527 | 20F000h | 20FFFFh | | 32 | : | : | : | | | 512 | 200000h | 200FFFh | | | 511 | 1FF000h | 1FFFFFh | | 31 | : | : | : | | | 496 | 1F0000h | 1F0FFFh | | 30 | 495 | 1EF000h | 1EFFFFh | | | : | : | : | | | 480 | 1E0000h | 1E0FFFh | | | 479 | 1DF000h | 1DFFFFh | | 29 | i | : | i | | | 464 | 1D0000h | 1D0FFFh | | Sector | Subsector | Address range | | |--------|-----------|---------------|---------| | | 463 | 1CF000h | 1CFFFFh | | 28 | : | : | : | | | 448 | 1C0000h | 1C0FFFh | | | 447 | 1BF000h | 1BFFFFh | | 27 | : | : | i | | | 432 | 1B0000h | 1B0FFFh | | | 431 | 1AF000h | 1AFFFFh | | 26 | : | : | : | | | 416 | 1A0000h | 1A0FFFh | | | 415 | 19F000h | 19FFFFh | | 25 | : | : | : | | | 400 | 190000h | 190FFFh | | | 399 | 18F000h | 18FFFFh | | 24 | : | : | : | | | 384 | 180000h | 180FFFh | | | 383 | 17F000h | 17FFFFh | | 23 | : | : | i | | | 368 | 170000h | 170FFFh | | | 367 | 16F000h | 16FFFFh | | 22 | ÷ | : | i | | | 352 | 160000h | 160FFFh | | | 351 | 15F000h | 15FFFFh | | 21 | : | 1 | : | | | 336 | 150000h | 150FFFh | | | 335 | 14F000h | 14FFFFh | | 20 | : | 1 | i | | | 320 | 140000h | 140FFFh | | 19 | 319 | 13F000h | 13FFFFh | | | : | : | : | | | 304 | 130000h | 130FFFh | | | 303 | 12F000h | 12FFFFh | | 18 | : | : | : | | | 288 | 120000h | 120FFFh | Table 4. Memory organization (continued) | Sector | Subsector | Addres | s range | |--------|-----------|---------|---------| | 17 | 287 | 11F000h | 11FFFFh | | | : | : | : | | | 272 | 110000h | 110FFFh | | | 271 | 10F000h | 10FFFFh | | 16 | : | : | : | | | 256 | 100000h | 100FFFh | | | 255 | FF000h | FFFFFh | | 15 | | :: | : | | | 240 | F0000h | F0FFFh | | | 239 | EF000h | EFFFFh | | 14 | | | | | | 224 | E0000h | E0FFFh | | | 223 | DF000h | DFFFFh | | 13 | | : | : | | | 208 | D0000h | D0FFFh | | | 207 | CF000h | CFFFFh | | 12 | | i | : | | | 192 | C0000h | C0FFFh | | | 191 | BF000h | BFFFFh | | 11 | | : | : | | | 176 | B0000h | B0FFFh | | | 175 | AF000h | AFFFFh | | 10 | | | | | | 160 | A0000h | A0FFFh | | | 159 | 9F000h | 9FFFFh | | 9 | i | i | i | | | 144 | 90000h | 90FFFh | | | 143 | 8F000h | 8FFFFh | | 8 | : | | : | | | 128 | 80000h | 80FFFh | | Sector | Subsector | Address range | | |--------|-----------|---------------|--------| | 7 | 127 | 7F000h | 7FFFFh | | | : | : | : | | | 112 | 70000h | 70FFFh | | | 111 | 6F000h | 6FFFFh | | 6 | : | : | i | | | 96 | 60000h | 60FFFh | | | 95 | 5F000h | 5FFFFh | | 5 | : | : | : | | | 80 | 50000h | 50FFFh | | | 79 | 4F000h | 4FFFFh | | 4 | : | : | i | | | 64 | 40000h | 40FFFh | | | 63 | 3F000h | 3FFFFh | | 3 | : | i i | i | | | 48 | 30000h | 30FFFh | | | 47 | 2F000h | 2FFFFh | | 2 | : | i | i | | | 32 | 20000h | 20FFFh | | | 31 | 1F000h | 1FFFFh | | 1 | : | i | i | | | 16 | 10000h | 10FFFh | | | 15 | 0F000h | 0FFFFh | | | : | i | i | | 0 | 4 | 04000h | 04FFFh | | | 3 | 03000h | 03FFFh | | | 2 | 02000h | 02FFFh | | | 1 | 01000h | 01FFFh | | | 0 | 00000h | 00FFFh |