Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## M27V160 # 16 Mbit (2Mb x8 or 1Mb x16) Low Voltage UV EPROM and OTP EPROM #### **Features** 3V to 3.6V Low Voltage in Read Operation Access Time: 100 ns Byte-wide or Word-wide Configurable 16 Mbit Mask ROM Replacement ■ Low Power Consumption Active Current: 30 mA at 8 MHz Standby Current: 60 μA ■ Programming Voltage: 12.5V ± 0.25V Programming Time: 50 µs/word ■ Electronic Signature - Manufacturer Code: 20h - Device Code: B1h Obsolete Product(s). Obsolete Product(s). Contents M27V160 # **Contents** | 1 | Sum | mary description | 5 | |----|-------|-----------------------------------------------------------|----| | 2 | Devi | ce description | 8 | | | 2.1 | Read mode | 8 | | | 2.2 | Standby mode | 8 | | | 2.3 | Two-line output control | 9 | | | 2.4 | System considerations | 9 | | | 2.5 | Programming | g | | | 2.6 | Presto III programming algorithm | 10 | | | 2.7 | Program Inhibit | 10 | | | 2.8 | | 10 | | | 2.9 | Program Verify Electronic Signature | 11 | | | 2.10 | Erasure operation (applies to UV FFROM) | 11 | | 3 | Maxi | mum ratings | 12 | | 4 | DC a | nd AC parameters | 13 | | 5 | Pack | age mechanical data | 18 | | | 5.1 | 42-pin Ceramic Frit-seal DIP with window (FDIP42WB) | 18 | | | 5.2 | 12-pin Plastic DIP, 600 mils width (PDIP42) | 19 | | | 5.3 | 42-lead Shrink Plastic DIP, 600 mils width (SDIP42) | 20 | | C | 5.4 | 44-lead Square Plastic Leaded Chip Carrier (PLCC44) | 21 | | 02 | 5.5 | 44-lead Plastic Small Outline, 525 mils body width (SO44) | 22 | | 6 | Part | Numbering | 23 | | Da | Revie | sion history | 24 | M27V160 List of tables #### List of tables | Table 1.<br>Table 2. | Signal descriptions | 8 | |------------------------|---------------------------------------------------------|------| | Table 3. | Electronic Signature | | | Table 4.<br>Table 5. | Absolute Maximum Ratings | | | Table 6. | Programming Mode DC Characteristics | | | Table 7. | AC Measurement Conditions | | | Table 8. | Capacitance | | | Table 9.<br>Table 10. | Read Mode AC Characteristics | | | Table 10. | Programming Mode AC Characteristics | 18 | | Table 12. | PDIP42 package mechanical data | 19 | | Table 13. | SDIP42 package mechanical data | 20 | | Table 14. | PLCC44 package mechanical data | 21 | | Table 15.<br>Table 16. | SO44 package mechanical data | . 22 | | Table 17. | Ordering Information Scheme. Document revision history | 24 | | | | | | | | | | | 1050 DYO | | | | | | | | | | | | | | | | 14(5) | | | | C1 00° | | | | 40's | | | | 0100 | | | | 21/51 | | | | *6 , 'C' | | | _\( | Significant | | | cO' | 0,00 | | | 7103 | | | | | ×8, ' | | | | e c | | | cO) | | | | 7103 | | | | | | | | | ete Produci(s) Obsoluci(s) | | | | | | | | | | List of figures M27V160 # List of figures | Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. | Logic Diagram DIP Connections SO Connections FLCC Connections Programming Flowchart AC Testing Input Output Waveform AC Testing Load Circuit Word-Wide Read Mode AC Waveforms Byte-Wide Read Mode AC Waveforms BYTE Transition AC Waveforms FOIP42WB package outline PDIP42 package outline SDIP42 package outline PLCC44 package outline 20 PLCC44 package outline | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Figure 16. | SDIP42 package outline | ### 1 Summary description The M27V160 is a low voltage 16 Mbit EPROM offered in the two ranges UV (ultra violet erase) and OTP (one time programmable). It is ideally suited for microprocessor systems requiring large data or program storage. It is organised as either 2 Mbit words of 8 bit or 1 Mbit words of 16 bit. The pin-out is compatible with a 16 Mbit Mask ROM. The M27V160 operates in the read mode with a supply voltage as low as 3V. The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges. The FDIP42W (window ceramic frit-seal package) has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written rapidly to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27V160 is offered in PDIP42, SDIP42, PLCC44 and SOA4 packages. In order to meet environmental requirements, ST offers the M27V160 in ECOPACK® packages. ECOPACK packages are Lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK® specifications are available at: www.st.com. See *Figure 1: Logic Diagram* and *Takie in Signal descriptions* for a brief overview of the signals connected to this device. Figure 1. Logic Diagram Table 1. Signal descriptions | Signal | Description | |---------------------|-----------------------------| | A0-A19 | Address Inputs | | Q0-Q7 | Data Outputs | | Q8-Q14 | Data Outputs | | Q15A-1 | Data Output / Address Input | | Ē | Chip Enable | | G | Output Enable | | BYTEV <sub>PP</sub> | Byte Mode / Program Supply | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | Figure 2. DIP Connections Figure 3. SO Connections Figure 4. PLCC Connections Device description M27V160 ### 2 Device description *Table 2* lists the operating modes of the M27V160. A single power supply is required in the read mode. All inputs are TTL compatible except for $V_{PP}$ and 12V on A9 for the Electronic Signature. Table 2. Operating Modes (1) | Mode | E | G | BYTEV <sub>PP</sub> | <b>A</b> 9 | Q15A-1 | Q14-Q8 | Q7-Q0 | |----------------------|-----------------------|-----------------|---------------------|-----------------|----------|-----------|----------| | Read Word-wide | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | Χ | Data Out | Data Out | Data Out | | Read Byte-wide Upper | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | Χ | $V_{IH}$ | Hi-Z | Data Out | | Read Byte-wide Lower | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | Х | $V_{IL}$ | Hi-Z | วลta Out | | Output Disable | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Hi-Z | Hi-Z | Hi-Z | | Program | V <sub>IL</sub> Pulse | V <sub>IH</sub> | V <sub>PP</sub> | Х | Data In | L'at a In | Data In | | Verify | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>PP</sub> | Х | Data Out | Data Out | Data Out | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Х | Hi-Z | Hi-Z | Hi-Z | | Standby | V <sub>IH</sub> | Х | Х | X | Hi-Z | Hi-Z | Hi-Z | | Electronic Signature | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>ID</sub> | Code | Codes | Codes | <sup>1.</sup> $X = V_{IH}$ or $V_{IL}$ , $V_{ID} = 12V \pm 0.5V$ . #### 2.1 Read mode The M27V160 has two organisations, Word-wide and Byte-wide. The organisation is selected by the signal leve! on the $\overline{BYTEV_{PP}}$ pin. When $\overline{BYTEV_{PP}}$ is at $V_{IL}$ the Word-wide organisation is selected and the Q15A–1 pin is used for Q15 Data Output. When the $\overline{BYTEV_{PP}}$ pin is at $V_{IL}$ the Byte-wide organisation is selected and the Q15A–1 pin is used for the Address input A–1. When the memory is logically regarded as 16 bit wide, but read in the Byte-wide organisation, then with A–1 at $V_{IL}$ the lower 8 bits of the 16 bit data are selected and with A–1 at $V_{IH}$ the upper 8 bits of the 16 bit data are selected. The M27V160 has two control functions, both of which must be logically active in order to obtain data at the outputs. In addition the Word-wide or Byte- wide organisation must be selected. Chip Enable $(\overline{E})$ is the power control and should be used for device selection. Output Enable $(\overline{G})$ is the output control and should be used to gate data to the output pins independent of device selection. Assuming that the addresses are stable, the address access time $(t_{AVQV})$ is equal to the delay from $\overline{E}$ to output $(t_{ELQV})$ . Data is available at the output after a delay of $t_{GLQV}$ from the falling edge of $\overline{G}$ , assuming that $\overline{E}$ has been low and the addresses have been stable for at least $t_{AVQV}$ $t_{GLQV}$ . ### 2.2 Standby mode The M27V160 has a standby mode which reduces the active current from 20mA to 20 $\mu$ A with low voltage operation V<sub>CC</sub> $\leq$ 3.6V, see Read Mode DC Characteristics table for details. The M27V160 is placed in the standby mode by applying a CMOS high signal to the M27V160 Device description $\overline{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{G}$ input. #### 2.3 Two-line output control Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: - the lowest possible memory power dissipation, - complete assurance that output bus contention will not occur. For the most efficient use of these two control lines, $\overline{E}$ should be decoded and used as the primary device selecting function, while $\overline{G}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus in a ensures that all deselected memory devices are in their low power standby riods and that the output pins are only active when data is required from a particular nemery device. #### 2.4 System considerations The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the supplies to the devices. The supply current $I_{CC}$ has three segments of importance to the system designer: the standby current, the active current and the transient peaks that are produced by the falling and rising edges of $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device outputs. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a 0.1 $\mu$ F ceramic capacitor is used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency type of low inherent inductance and should be placed as close as possible to the device. In addition, a 4.7 $\mu$ F electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for every eight cevices. This capacitor should be mounted near the power supply connection point. The purpose of this capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. ## 2.5 Programming The M27V160 has been designed to be fully compatible with the M27C160. As a result the M27V160 can be programmed as the M27C160 on the same programming equipments applying 12.75V on $V_{PP}$ and 6.25V on $V_{CC}$ by the use of the same PRESTO III algorithm. When delivered (and after each erasure for UV EPROM), all bits of the M27V160 are in the '1' state. Data is introduced by selectively programming '0's to the desired bit locations. Although only '0's will be programmed, both '1's and '0's can be present in the data word. The only way to change a '0' to a '1' is by die exposure to ultraviolet light (UV EPROM). The M27V160 is in the programming mode when $V_{pp}$ input is at 12.5V, $\overline{G}$ is at $V_{IH}$ and $\overline{E}$ is pulsed to $V_{IL}$ . The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{CC}$ is specified to be 6.25V $\pm$ 0.25V. **\_**y/ **Device description** M27V160 #### 2.6 Presto III programming algorithm The Presto III Programming Algorithm allows the whole array to be programed with a guaranteed margin in a typical time of 52.5 seconds. Programming with Presto III consists of applying a sequence of 50us program pulses to each word until a correct Verify occurs (see Figure 5.). During programing and verify operation a Margin Mode circuit is automatically activated to guarantee that each cell is programed with enough margin. No overprogram pulse is applied since the Verify in Margin Mode at V<sub>CC</sub> much higher than 3.6V provides the necessary margin to each programmed cell. $V_{CC} = 6.25V, V_{PP} = 12.5V$ ioducila, $\overline{E} = 50 \mu s \text{ Pulse}$ NO NO VERIF YUS NO iast YES CHECK ALL WORDS BYTEV<sub>PP</sub> =V<sub>IH</sub> 1st: V<sub>CC</sub> = 5V 2nd: V<sub>CC</sub> = 3V AI00901B **Programming Flowchart** Figure 5. ## Program Inhibit Programming of multiple M27V160s in parallel with different data is also easily accomplished. Except for E, all like inputs including G of the parallel M27V160 may be common. A TTL low level pulse applied to a M27V160's E input and V<sub>PP</sub> at 12.5V, will program that M27V160. A high level E input inhibits the other M27V160s from being programmed. ## **Program Verify** A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{E}$ at $V_{IH}$ and $\overline{G}$ at $V_{IL}$ , $V_{PP}$ at 12.5V and $V_{CC}$ at 6.25V. M27V160 Device description #### 2.9 Electronic Signature The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C $\pm$ 5°C ambient temperature range that is required when programming the M27V160. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27V160, with $V_{PP} = V_{CC} = 5V$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{IL}$ during Electronic Signature mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. For the STMicroelectronics M27V160, these two identifier bytes are given in *Table 3* and can be read-out on outputs Q7 to Q0. Note that the M27V160 and M27C160 have the same identifier bytes. | Identifier | A0 | Q15<br>and<br>Q7 | Q14<br>and<br>Q6 | Q13<br>and<br>Q5 | Q12<br>and<br>Q4 | 011<br>(m)<br>Q3 | Q10<br>and<br>Q2 | Q9<br>and<br>Q1 | Q8<br>and<br>Q0 | Hex<br>Data | |---------------------|----------|------------------|------------------|------------------|------------------|------------------|------------------|-----------------|-----------------|-------------| | Manufacturer's Code | $V_{IL}$ | 0 | 0 | ć | 0 | 0 | 0 | 0 | 0 | 20h | | Device Code | $V_{IH}$ | 1 | U | | 1 | 0 | 0 | 0 | 1 | B1h | Table 3. Electronic Signature ### 2.10 Erasure operation (applies to UV EPROM) The erasure charactaristics of the M27V160 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V160 in about 3 years, while it would take approximately 1 week to a selecter erasure when exposed to direct sunlight. If the M27V160 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V160 window to prevent unintentional erasure. The recommended erasure procedure for M27V160 is exposure to short wave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 30 W-sec/cm². The erasure time with this dosage is approximately 30 to 40 minutes using an ultraviolet lamp with 12000 $\mu$ W/cm² power rating. The M27V160 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure. M27V160 Maximum ratings #### **Maximum ratings** 3 Absolute Maximum Ratings (1) Table 4. | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------------|------------|------| | T <sub>A</sub> | Ambient Operating Temperature (2) | -40 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -50 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | V <sub>IO</sub> (3) | Input or Output Voltage (except A9) | –2 to 7 | V | | V <sub>CC</sub> | Supply Voltage | –2 to 7 | V | | V <sub>A9</sub> (3) | A9 Voltage | –2 to 13.5 | 5 V | | V <sub>PP</sub> | Program Supply Voltage | -2 to 14 | V | Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress retings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Pingram and other relevant quality documents. all ...s SU. with pr/ssible undersl cc +0.5V with .n/ssible over. Minimum DC voltage on Input or Output is -0.5V with prissible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is $V_{CC}$ +0.5V with prissible overshoot to $V_{CC}$ +2V for a period less # 4 DC and AC parameters $T_A = 0$ to 70°C or -40 to 85°C; $V_{CC} = 3.3V \pm 10\%$ ; $V_{PP} = V_{CC}$ Table 5. Read Mode DC Characteristics (1) | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |---------------------|----------------------------------|--------------------------------------------------------------------------------------------|--------------------|---------------------|------| | I <sub>LI</sub> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±10 | μΑ | | 1 | Supply Current | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0mA,$ $f = 8MHz, V_{CC} \le 3.6V$ | | 30 | mA | | I <sub>CC</sub> | Supply Current | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0mA,$ $f = 5MHz, V_{CC} \le 3.6V$ | | 20 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | AL. | 1 | mA | | I <sub>CC2</sub> | Supply Current (Standby)<br>CMOS | $\overline{E} > V_{CC} - 0.2V, V_{CC} \le 3.6V$ | 100 | 60 | μΑ | | I <sub>PP</sub> | Program Current | V <sub>PP</sub> = V <sub>CC</sub> | | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | 16/2 | -0.3 | 0.2V <sub>CC</sub> | V | | V <sub>IH</sub> (2) | Input High Voltage | 60,0 | 0.7V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | i <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400μA | 2.4 | | V | <sup>1.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . $T_A = 25 \text{ °C}; V_{CC} = 5.25V \pm 0.25V; V_{PP} = 12.5V \pm 0.25V$ Table S. Programming Mode DC Characteristics (1) | | | -3 - 3 | | | | | | |------|-----------------|-------------------------|---------------------------|------|-----------------------|------|--| | | Symbol | Parameter | Test Condition | Min | Max | Unit | | | 9/4 | I <sub>LI</sub> | Input Leakage Current | $0 \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | | 50 | I <sub>CC</sub> | Supply Current | | | 50 | mA | | | P | lpp | Program Current | $\overline{E} = V_IL$ | | 50 | mA | | | 16 | $V_{IL}$ | Input Low Voltage | | -0.3 | 0.8 | V | | | 050" | $V_{IH}$ | Input High Voltage | | 2.4 | V <sub>CC</sub> + 0.5 | V | | | | $V_{OL}$ | Output Low Voltage | $I_{OL} = 2.1 \text{mA}$ | | 0.4 | V | | | | $V_{OH}$ | Output High Voltage TTL | $I_{OH} = -2.5$ mA | 3.6 | | V | | | | $V_{ID}$ | A9 Voltage | | 11.5 | 12.5 | V | | <sup>1.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . <sup>2.</sup> Maximum DC voltage on Ou our is $V_{\rm CC}$ +0.5V. Table 7. **AC Measurement Conditions** | Parameter | High Speed | Standard | |---------------------------------------|------------|--------------| | Input Rise and Fall Times | ≤ 10ns | ≤ 20ns | | Input Pulse Voltages | 0 to 3V | 0.4V to 2.4V | | Input and Output Timing Ref. Voltages | 1.5V | 0.8V and 2V | $T_A = 25 \, ^{\circ}C, f = 1 \, MHz$ Capacitance (1) Table 8. | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |------------------|-------------------------------------------------|-----------------------|------|------|------| | C | Input Capacitance (except BYTEV <sub>PP</sub> ) | $V_{IN} = 0V$ | | 10 | ρF | | C <sub>IN</sub> | Input Capacitance (BYTEV <sub>PP</sub> ) | $V_{IN} = 0V$ | | 120 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 41 | 12 | pF | <sup>1.</sup> Sampled only, not 100% tested. Figure 6. **AC Testing Input Output Waveform** **AC Testing Load Circuit** $T_A$ = 0 to 70°C or –40 to 85°C; $V_{CC}$ = 3.3V ± 10%; $V_{PP}$ = $V_{CC}$ Table 9. Read Mode AC Characteristics (1) | Symbol | Alt | Parameter | neter Test Condition | | -100 <sup>(2)</sup> | | 20 | -150 | | Unit | |-----------------------|------------------|-----------------------------------------|------------------------------------------------|-------|---------------------|------|-----------------|------|------|------| | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | | 100 | | 120 | | 150 | ns | | t <sub>BHQV</sub> | t <sub>ST</sub> | BYTE High to Output Valid | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | | 100 | | 120 | | 150 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to Output<br>Valid | G = V <sub>IL</sub> | | 100 | | 120 | | 150 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output<br>Valid | E = V <sub>IL</sub> | | 50 | | 60 | . C | 60 | ns | | t <sub>BLQZ</sub> (3) | t <sub>STD</sub> | BYTE Low to Output Hi-Z | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | | 45 | | 50 | 7 | 50 | ns | | t <sub>EHQZ</sub> (3) | t <sub>DF</sub> | Chip Enable High to Output Hi-Z | G = V <sub>IL</sub> | 0 | 45 | C | -j <sub>0</sub> | 0 | 50 | ns | | t <sub>GHQZ</sub> (3) | t <sub>DF</sub> | Output Enable High to Output<br>Hi-Z | E = V <sub>IL</sub> | 0 | 45 | 0 | 50 | 0 | 50 | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Address Transition to Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 5<br> | | 5 | 20 | 5 | | ns | | t <sub>BLQX</sub> | t <sub>OH</sub> | BYTE Low to Output Transition | E = V <sub>IL</sub> , C = V <sub>IL</sub> | 5 | 0. | 5 | | 5 | | ns | - 1. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - 2. Speed obtained with High Speed measurement conditions. - 3. Sampled only, not 100% tested. $T_A = 25~^{\circ}C; \ ^{\vee}C_{CC} = 6.25V \pm 0.25V; \ V_{PP} = 12.5V \pm 0.25V$ Table 10. Programming Mode AC Characteristics (1) | Symbol | A.K | Parameter | Test Condition | Min. | Max. | Unit | |-----------------------|------------------|------------------------------------------|----------------|------|------|------| | tan EL | t <sub>AS</sub> | Address Valid to Chip Enable Low | | 2 | | μs | | t <sub>ü</sub> veL | t <sub>DS</sub> | Input Valid to Chip Enable Low | | 2 | | μs | | t <sub>VPHAV</sub> | t <sub>VPS</sub> | V <sub>PP</sub> High to Address Valid | | 2 | | μs | | t <sub>VCHAV</sub> | t <sub>VCS</sub> | V <sub>CC</sub> High to Address Valid | | 2 | | μs | | t <sub>ELEH</sub> | t <sub>PW</sub> | Chip Enable Program Pulse Width | | 45 | 55 | μs | | t <sub>EHQX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | | 2 | | μs | | taxgl | t <sub>OES</sub> | Input Transition to Output Enable Low | | 2 | | μs | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output Valid | | | 120 | ns | | t <sub>GHQZ</sub> (2) | t <sub>DFP</sub> | Output Enable High to Output Hi-Z | | 0 | 130 | ns | | t <sub>GHAX</sub> | t <sub>AH</sub> | Output Enable High to Address Transition | | 0 | | ns | <sup>1.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . <sup>2.</sup> Sampled only, not 100% tested. Figure 8. **Word-Wide Read Mode AC Waveforms** $\overline{BYTE}V_{PP}=V_{IH}.$ Note: Figure 9. **Byte-Wide Read Mode AC Waveforms** Figure 10. BYTE Transition AC Waveforms Note: Chip Enable $(\overline{E})$ and Output Enable $(\overline{G}) = V_{IL}$ . Figure 11. Programming and Verify Modes AC \(\colon\) a resource. # 5 Package mechanical data ## 5.1 42-pin Ceramic Frit-seal DIP with window (FDIP42WB) Figure 12. FDIP42WB package outline Table 11. FDIP42WB package mechanical data | | Cumbal | | millimeters | 1000 | 0 | inches | | |-----|--------|-----------|-------------|-------|-------|--------|-------| | | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Α | | | 5.71 | | | 0.225 | | | A1 | 0.50 | G | 1.78 | 0.020 | | 0.070 | | | A2 | 3.90 | | 5.08 | 0.154 | | 0.200 | | | В | 0.40 | | 0.55 | 0.016 | | 0.022 | | | B1 | ).27 | | 1.52 | 0.050 | | 0.060 | | | (2) | 0.22 | 6) | 0.31 | 0.009 | | 0.012 | | | D | | | 54.81 | | | 2.158 | | | D2 | 7-10 | 50.80 | _ | - | 2.000 | _ | | | Е | 70,0 | 15.24 | | | 0.600 | | | 100 | E1) | 14.50 | | 14.90 | 0.571 | | 0.587 | | Uh. | е | 2.29 | | 2.79 | 0.090 | | 0.110 | | | eA | 15.40 | | 15.80 | 0.606 | | 0.622 | | | eВ | 16.17 | | 18.32 | 0.637 | | 0.721 | | 100 | K | 9.32 | | 9.47 | 0.367 | | 0.373 | | 00 | K1 | 11.30 | | 11.55 | 0.445 | | 0.455 | | | L | 3.18 | | 4.10 | 0.125 | | 0.161 | | | S | 1.52 | | 2.49 | 0.060 | | 0.098 | | | α | <b>4°</b> | | 15° | 4° | | 15° | | | N | | 42 | | | 42 | | # 5.2 42-pin Plastic DIP, 600 mils width (PDIP42) Figure 13. PDIP42 package outline Table 12. PDIP42 package mechanical data | Carreland | | millimeters | | ~ C. | 1 | | |-----------|----------|-------------|-------|-------|-------|-------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Мах. | | A | - | | 5.08 | - 01 | (0) | 0.200 | | A1 | 0.25 | | 10-3 | 0.010 | | _ | | A2 | 3.56 | | 4.06 | 0.140 | | 0.160 | | В | 0.38 | | 0.53 | 0.015 | | 0.021 | | B1 | 1.27 | (5) | 1.65 | 0.050 | | 0.065 | | С | 0.20 | | 0.36 | 0.008 | | 0.014 | | D | 521.21] | | 52.71 | 2.055 | | 2.075 | | D2 | <u> </u> | 50.80 | - | _ | 2.000 | _ | | 10 | | 15.24 | - | _ | 0.600 | _ | | E1 | 13.59 | | 13.84 | 0.535 | | 0.545 | | e1 | AFI | 2.54 | - | - | 0.100 | - | | eA | 00- | 14.99 | - | 1 | 0.590 | - | | eB | 15.24 | | 17.78 | 0.600 | | 0.700 | | LOLL VOL | 3.18 | | 3.43 | 0.125 | | 0.135 | | S | 0.86 | | 1.37 | 0.034 | | 0.054 | | α | 0° | | 10° | 0° | | 10° | | N | | 42 | | | 42 | | # 5.3 42-lead Shrink Plastic DIP, 600 mils width (SDIP42) Figure 14. SDIP42 package outline Table 13. SDIP42 package mechanical data | Symbol | | millimeters | | v.O. | inches | | | |--------|-------|-------------|-------|-------|--------|-------|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | А | | | 5.08 | | 10 | 0.200 | | | A1 | 0.51 | | 103 | 0.020 | | | | | A2 | 3.05 | 3.81 | 4.57 | 0.120 | 0.150 | 0.180 | | | b | 0.38 | 0.46 | 0.56 | 0.015 | 0.018 | 0.022 | | | b2 | 0.89 | 1.02 | 1.14 | 0.035 | 0.040 | 0.045 | | | С | 0.23 | 0.25 | 0.38 | 0.009 | 0.010 | 0.015 | | | D | 36.2 | 36.83 | 37.08 | 1.440 | 1.450 | 1.460 | | | е | 70- | 1.78 | - | - | 0.070 | _ | | | (3) | 15.24 | (5) | 16.00 | 0.600 | | 0.630 | | | E1 | 12.70 | 13.72 | 14.48 | 0.500 | 0.540 | 0.570 | | | eA | AU | 15.24 | | | 0.600 | | | | eB | 00 | | 18.54 | | | 0.730 | | | | 2.54 | 3.30 | 3.56 | 0.100 | 0.130 | 0.140 | | | S<br>N | | 0.64 | | | 0.025 | | | | N | | 42 | | | 42 | | | # 5.4 44-lead Square Plastic Leaded Chip Carrier (PLCC44) Figure 15. PLCC44 package outline Table 14. PLCC44 package mechanical data | | Symbol | | millimeters | 1050 | 0 | inches | | |-------|----------|--------|-------------|--------|--------|--------|--------| | | Syllibol | Min. | Тур. | ax. | Min. | Тур. | Max. | | | Α | 4.200 | | 4.570 | 0.1654 | | 0.1799 | | | A1 | 2.290 | G | 3.040 | 0.0902 | | 0.1197 | | | A2 | 3.650 | | 3.700 | 0.1437 | | 0.1457 | | | В | 0.331 | | 0.533 | 0.0130 | | 0.0210 | | | B1 | 0 361 | | 0.812 | 0.0260 | | 0.0320 | | | Ch | | 5 | 0.101 | | | 0.0040 | | | С | | 0.510 | | | 0.0201 | | | \ 0 | D | 17.400 | | 17.650 | 0.6850 | | 0.6949 | | | D1 | 16.510 | | 16.662 | 0.6500 | | 0.6560 | | -1050 | D2 | 14.990 | | 16.000 | 0.5902 | | 0.6299 | | Oh, | D3 | - | 12.700 | _ | _ | 0.5000 | _ | | \( \) | E | 17.400 | | 17.650 | 0.6850 | | 0.6949 | | | E1 | 16.510 | | 16.660 | 0.6500 | | 0.6559 | | 1050 | E2 | 14.990 | | 16.000 | 0.5902 | | 0.6299 | | Uh. | E3 | - | 12.700 | _ | _ | 0.5000 | _ | | | е | _ | 1.270 | _ | _ | 0.0500 | _ | | | N | | 44 | | | 44 | | # 5.5 44-lead Plastic Small Outline, 525 mils body width (SO44) Figure 16. SO44 package outline Table 15. SO44 package mechanical data | Cumbal | | millimeters | | 0 | inches | | | |--------|-------|-------------|-------|--------|--------|--------|--| | Symbol | Min. | Тур. | :hax | Min. | Тур. | Max. | | | A | | | 2.80 | ×O, | | 0.1102 | | | A1 | 0.10 | | 1 | 0.0039 | | | | | A2 | 2.20 | 2.30 | 2.40 | 0.0866 | 0.0906 | 0.0945 | | | b | 0.35 | 0.40 | 0.50 | 0.0138 | 0.0157 | 0.0197 | | | С | C 10 | 0.15 | 0.20 | 0.0039 | 0.0059 | 0.0079 | | | CP | 70. | | 0.08 | | | 0.0030 | | | 5 | 28.00 | 28.20 | 28.40 | 1.1024 | 1.1102 | 1.1181 | | | E | 13.20 | 13.30 | 13.50 | 0.5197 | 0.5236 | 0.5315 | | | EH | 15.75 | 16.00 | 16.25 | 0.6201 | 0.6299 | 0.6398 | | | е | UO- | 1.27 | - | _ | 0.0500 | _ | | | (A) | | 0.80 | | | 0.0315 | | | | α | | | 8° | | | 8° | | | N | | 44 | | | 44 | | | M27V160 Part Numbering # 6 Part Numbering Table 16. Ordering Information Scheme - High Speed, see AC Characteristics section for further information. - 2. Packages option available on request. Please contact STMicroelectronics local Sales Office. For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. Revision history M27V160 ## 7 Revision history Table 17. Document revision history | | Date | Revision | Changes | | | | |---------------------------------------------------------------------------|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | 10-Mar-2000 | 1 | First Issue | | | | | | 23-Apr-2001 | 2 | PLCC44 package added | | | | | | 19-Jul-2001 | 3 | SDIP42 package added | | | | | | 21-Mar-2002 | 4 | SO44 package mechanical and data clarified | | | | | | 12-Apr-2006 | 5 | Converted to new template. Added ECOPACK® information. Removed "On-board Programming" section. Removed Tape à Figel Packing option. | | | | | 12-Apr-2006 5 Removed "On-board Programming" section. Removed Tape & Fige | | | | | | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsultiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and ser rices described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property lights is granted under this document. If any part of this document refers to any third party products or services it shall not be depined a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered a license grant by ST for the use of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USF AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINCEME IT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED N. RITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARPALTED SOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OF SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. Resale c. C1 products with provisions different from the statements and/or technical features set forth in this document shall immediately void any mananty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any l'au introf ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com