Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## 32 Mbit (2Mb ×16) low-voltage UV EPROM and OTP EPROM #### Feature summary - 3.3V ± 10% supply voltage in Read operation - Read access time - 100ns at $V_{CC} = 3.0V$ to 3.6V - Pin compatible with M27C322 - Word-wide configurable - 32 Mbit Mask ROM replacement - Low power consumption - Active Current 30mA at 5MHz - Stand-by Current 60μA - Programming voltage: 12V ± 0.25V - Programming time: 50µs/word - Electronic signature - Manufacturer Code: 0020h - Obsolete Product(S) Contents M27V322 ## **Contents** | 1 | Sumn | mary description 5 | |-------|--------|-----------------------------------------| | 2 | Devic | ee operation | | | 2.1 | Read mode | | | 2.2 | Standby mode | | | 2.3 | Two Line Output Control | | | 2.4 | System considerations | | | 2.5 | Programming 8 | | | 2.6 | PRESTO III programming algorithm | | | 2.7 | Program Inhibit | | | 2.8 | Program Verify 9 | | | 2.9 | On-Board programming 9 | | | 2.10 | Electronic Signature | | | 2.11 | Erasure operation (applies to UV EPROM) | | 3 | Maxin | num rating | | 4 | DC ar | nd AC parameters | | 5 | Packa | age mechanical | | 6 | Part r | numbering | | 0/50 | Revis | sion history | | 0/050 | | | M27V322 List of tables #### List of tables | Table 1. Table 2. Table 3. Table 4. Table 5. Table 6. Table 7. Table 8. Table 9. Table 10. | Signal names Operating modes Electronic signature Absolute maximum ratings AC measurement conditions. Capacitance Read mode DC characteristics Programming mode DC characteristics Read mode AC characteristics Margin mode AC characteristics Programming mode AC characteristics | 10 | |--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Table 11.<br>Table 12. | FDIP42W - 42 pin Ceramic Frit-seal DIP, with window (0.315" × 0.630"), mechanical data | .)). 17<br>- | | Table 13.<br>Table 14.<br>Table 15.<br>Table 16. | mechanical data | 18<br>20<br>21 | | Olosoli | SDIP42 - 42 lead Shrink Plastic DIP, 600 mils width, package mechanical data Ordering information scheme Document revision history | | **577** List of figures M27V322 ## List of figures | Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. | Logic diagram | |-------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | Figure 10. | package outline | | Figure 11. | SDIP42 - 42 pin Shrink Plastic DIP, 600 mils width, package outline | | Opsola<br>Opsola | ete Produci(s) Obsolete Produci(s) ete Produci(s) | #### **Summary description** 1 The M27V322 is a 32 Mbit EPROM offered in the UV range (ultra violet erase) and OTP range. It is ideally suited for microprocessor systems requiring large data or program storage. It is organised as 2 MWords of 16 bit. The pin-out is compatible with a 32 Mbit Mask ROM. The FDIP42W (window ceramic frit-seal package) has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written rapidly to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27V322 is offered in PDIP42 and SDIP42 packages. In order to meet environmental requirements, ST offers the M27V322 in ECOPACK® packages. ECOPACK packages are Lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JED EC Clandard JESD97. The maximum ratings related to soldering conditions are also married on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Signal names | A0-A20 | Address Inputs | |--------------------------|--------------------------------| | Q0-Q15 | Data Outputs | | Ē | Chip Enable | | <b>G</b> V <sub>PP</sub> | Output Enable / Program Supply | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | Summary description M27V322 Figure 2. DIP connections M27V322 Device operation ## 2 Device operation The operating modes of the M27V322 are listed in the Operating Modes Table. A single power supply is required in the read mode. All inputs are TTL compatible except for $V_{PP}$ and 12V on A9 for the Electronic Signature. #### 2.1 Read mode The M27V322 has a word-wide organization. Chip Enable $(\overline{E})$ is the power control and should be used for device selection. Output Enable $(\overline{G})$ is the output control and should be used to gate data to the output pins independent of device selection. Assuming that the addresses are stable, the address access time $(t_{AVQV})$ is equal to the delay from $\overline{E}$ o output $(t_{ELQV})$ . Data is available at the output after a delay of $t_{GLQV}$ from the falling edge of $\overline{G}V_{PR}$ assuming that $\overline{E}$ has been low and the addresses have been stable for at least $t_{AVQV}$ $t_{GLQV}$ . #### 2.2 Standby mode The M27V322 has a standby mode which reduces the supply current from 30mA to $30\mu$ A. The M27V322 is placed in the standby mode by applying a CMOS high signal to the $\overline{E}$ input. When in the standby mode, the outputs are in a night impedance state, independent of the $\overline{G}V_{PP}$ input. #### 2.3 Two Line Output Control Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: - the lowest possible memory power dissipation, - complete assurance that output bus contention will not occur. For the most efficient use of these two control lines, $\overline{E}$ should be decoded and used as the primary device selecting function, while $\overline{GV_{PP}}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. Device operation M27V322 #### 2.4 System considerations The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the supplies to the devices. The supply current ICC has three segments of importance to the system designer: the standby current, the active current and the transient peaks that are produced by the falling and rising edges of $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device outputs. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a 0.1 $\mu$ F ceramic capacitor is used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency type of low inherent inductance and should be placed as close as possible to the device. In addition, a 4.7 $\mu$ F electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for every eight devices. This capacitor should be mounted near the power supply connection point. The purpose of this capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. #### 2.5 Programming When delivered (and after each erasure for UV EPROM), all Lis or the M27V322 are in the "1" state. Data is introduced by selectively programming "o is into the desired bit locations. Although only "0"s will be programmed, both "1"s and "6"s can be present in the data word. The only way to change a "0" to a "1" is by die exposition to ultraviolet light (UV EPROM). The M27V322 is in the programming mode when $V_{PP}$ input is at 12.V, $\overline{G}V_{PP}$ is at $V_{IH}$ and $\overline{E}$ is pulsed to $V_{IL}$ . The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{CC}$ is specified to be 6.25V $\pm$ 0.25V. #### 2.6 PRESTO III programming algorithm The PRESTO III Frogramming Algorithm allows the whole array to be programed with a guaranteer that gin in a typical time of 100 seconds. Programming with PRESTO III consists of appiring a sequence of 50µs program pulses to each word until a correct verify occurs (soe Figure 3). During programing and verify operation a MARGIN MODE circuit must be activated to guarantee that each cell is programed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell. M27V322 Device operation Figure 3. Programming flowchart ### 2.7 Program Inhibit Programming of multicle M27V322s in parallel with different data is also easily accomplished. Except for $\overline{E}$ , all like inputs including $\overline{GV_{PP}}$ of the parallel M27V322 may be common A.TTI. low level pulse applied to a M27V322's $\overline{E}$ input and $V_{PP}$ at 12V, will program that M27V322. A high level $\overline{E}$ input inhibits the other M27V322s from being programmed. ## 2.8 Program Verify A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{G}V_{PP}$ at $V_{IL}$ . Data should be verified with $t_{ELQV}$ after the falling edge of $\overline{E}$ . ## 2.9 On-Board programming The M27V322 can be directly programmed in the application circuit. See the relevant Application Note AN620. Device operation M27V322 #### 2.10 Electronic Signature The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C $\pm$ 5°C ambient temperature range that is required when programming the M27V322. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27V322, with $V_{PP} = V_{CC} = 5V$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{II}$ during Electronic Signature mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. For the STMicroelectronics M27V322, these two identifier bytes are given in *Table 3* and can be read-out on outputs Q0 to Q7. #### 2.11 Erasure operation (applies to UV EPROM) The erasure characteristics of the M27V322 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have werelengths in the 3000-4000 Å range. Research shows that constant exposure to repure level fluorescent lighting could erase a typical M27V322 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunliquia. It the M27V322 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V322 window to prevent unintentional erasure. The recommended erasure procedure for M27V322 is exposure to short wave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 30 W-sec/cm². The erasure time with this dosage is approximately 30 to 40 minutes using an ultraviolet lamp with 12000 µW/cm² power rating. The M27V322 should be placed within 2.5cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table 2. Operating modes<sup>(1)</sup> | Read V <sub>IL</sub> V <sub>IL</sub> X Data Out Output Disable V <sub>IL</sub> V <sub>IH</sub> X Hi-Z Program V <sub>IL</sub> Pulse V <sub>PP</sub> X Data In Program Inhibit V <sub>IH</sub> V <sub>PP</sub> X Hi-Z Standby V <sub>IH</sub> X X Hi-Z | 10 | Mode | Ē | $\overline{G}V_{PP}$ | А9 | Q15-Q0 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|-----------------------|----------------------|-----------------|----------| | Program V <sub>IL</sub> Pulse V <sub>PP</sub> X Data In Program Inhibit V <sub>IH</sub> V <sub>PP</sub> X Hi-Z | ~O/C | Read | $V_{IL}$ | $V_{IL}$ | X | Data Out | | Program Inhibit V <sub>IH</sub> V <sub>PP</sub> X Hi-Z | 000 | Output Disable | V <sub>IL</sub> | V <sub>IH</sub> | Х | Hi-Z | | | O | Program | V <sub>IL</sub> Pulse | $V_{PP}$ | X | Data In | | Standby V <sub>IH</sub> X X Hi-Z | 16 | Program Inhibit | V <sub>IH</sub> | V <sub>PP</sub> | Х | Hi-Z | | | c0' | Standby | V <sub>IH</sub> | Х | Х | Hi-Z | | Electronic Signature V <sub>IL</sub> V <sub>IL</sub> V <sub>ID</sub> Codes | 003 | Electronic Signature | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>ID</sub> | Codes | <sup>1.</sup> $X = V_{IH}$ or $V_{IL}$ , $V_{ID} = 12V \pm 0.5V$ . Table 3. Electronic signature<sup>(1)</sup> | Identifier | Α0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data | |---------------------|-----------------|----|----|----|----|----|----|----|----|----------| | Manufacturer's Code | $V_{IL}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h | | Device Code | V <sub>IH</sub> | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 34h | <sup>1.</sup> Outputs Q15-Q8 are set to '0'. M27V322 Maximum rating #### **Maximum rating** 3 Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Absolute maximum ratings Table 4. | Symbol | Parameter | Value | Unit | |--------------------------------|----------------------------------------------|-------------|-------------| | T <sub>A</sub> | Ambient Operating Temperature <sup>(1)</sup> | -40 to 125 | ွင | | T <sub>BIAS</sub> | Temperature Under Bias | –50 to 12อั | ů | | T <sub>STG</sub> | Storage Temperature | −S2 to 150 | °C | | V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltage (except A9) | -2 to 7 | V | | V <sub>CC</sub> | Supply Voltage | –2 to 7 | <b>&gt;</b> | | V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage | –2 to 13.5 | ٧ | | V <sub>PP</sub> | Program Supply Voltage | -2 to 14 | V | <sup>1.</sup> Depends on range. at is -0.5? with pc apit is $V_{co} + 0.5$ with Minimum DC voltage on Input or Output is -0.5 / % in possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is $V_{\rm CC}$ +7.5V with possible overshoot to $V_{\rm CC}$ +2V for a period less ### 4 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measurement Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 5. AC measurement conditions | | High Speed | Standard | |---------------------------------------|------------|---------------| | Input Rise and Fall Times | ≤10ns | <b>⊴</b> 0ns | | Input Pulse Voltages | 0 to 3V | 0.4V to 2.4 v | | Input and Output Timing Ref. Voltages | 1.5V | 0.3\' ano 2V | Figure 4. AC testing input output waveform Figure 5. AC testing load circuit Capacitance<sup>(1) (2)</sup> Table 6. | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|------------------------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 01 | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>O</sub> J <sub>1</sub> = 0V | N. | 12 | pF | | .( | ducile | 002 | | | | | ete Pro | oducils | | | | | 577 Read mode DC characteristics(1)(2) Table 7. | Symbol | Parameter | Parameter Test Condition | | Max | Unit | |--------------------------------|----------------------------------|---------------------------------------------------------------------------------|--------------------|------------------------|------| | I <sub>LI</sub> | Input Leakage Current | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub> | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | 0V ≤V <sub>OUT</sub> ≤V <sub>CC</sub> | | ±10 | μΑ | | I <sub>CC</sub> | Supply Current | $\overline{E} = V_{IL}, \overline{G}V_{PP} = V_{IL},$ $I_{OUT} = 0mA, f = 5MHz$ | | 30 | mA | | I <sub>CC1</sub> | Supply Current (Standby)<br>TTL | E = V <sub>IH</sub> | | 1 | mA | | I <sub>CC2</sub> | Supply Current (Standby)<br>CMOS | Ē > V <sub>CC</sub> − 0.2V | | 60 | μΑ | | I <sub>PP</sub> | Program Current | $V_{PP} = V_{CC}$ | | 10 0 | 'uA | | V <sub>IL</sub> | Input Low Voltage | | -0.6 | 0.2VCC | V | | V <sub>IH</sub> <sup>(3)</sup> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>(,C</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | 10 | 0.4 | V | | V <sub>OH</sub> | Output High Voltage TTL | $I_{OH} = -400 \mu A$ | Σ.4 | * ( | V | - 1. $T_A = -40 \text{ to } 85 \text{ °C or } 0 \text{ to } 70 \text{ °C}; V_{CC} = 3.3V \pm 10\%; V_{PP} = V_{CC}$ - 2. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and regioned simultaneously or after $V_{PP}$ . - 3. Maximum DC voltage on Output is $V_{CC}$ +0.5V. Programming mode DC characteristics<sup>(1)</sup> (2) Table 8. | | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|--------------------------------|------| | | I <sub>LI</sub> | Input Leakage Current | $V_{IL} \leq V_{IN} \leq V_{IH}$ | | ±10 | μΑ | | | I <sub>CC</sub> | Supply Current | 20°3 | | 50 | mA | | | I <sub>PP</sub> | Program Current | $\overline{E} = V_{IL}$ | | 50 | mA | | | V <sub>IL</sub> | Input 'Low Voltage | | -0.3 | 0.8 | V | | | V <sub>IH</sub> | Inρut High Voltage | | 2.4 | V <sub>CC</sub> + 0.5 | ٧ | | | Y <sub>CL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | 2/6 | V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -2.5mA | 3.5 | | V | | 1250° | V <sub>ID</sub> | A9 Voltage | | 11.5 | 12.5 | V | | Obsole | 4 | $5^{\circ}\text{C}; \text{V}_{\text{CC}} = 6.25\text{V} \pm 0.25\text{V}; \text{V}_{\text{PP}} = 13$ ust be applied simultaneously with c | | imultaneou | sly or after V <sub>PP</sub> . | | Figure 6. Read mode AC waveforms Read mode AC characteristics<sup>(1)</sup> (2) Table 9. | | | | | | | 0 | M.27 | V322 | | S | | |--------|----------------------------------|------------------|--------------------------------------------------------------------|-------------------------------------------------------|---------------------|----------|--------|----------|--------------------|-----|------| | | Symbol Alt | | Parameter | Test<br>Condition | 1.70 <sup>(3)</sup> | | -120 | | -150 | | Unit | | | | | | 7/6 | Mın | Max | Min | Max | Min | Max | | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output<br>Valid | $\frac{\overline{C} - V_{1L}}{\overline{a}} = V_{1L}$ | | 100 | | 120 | | 150 | ns | | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to Output<br>Valid | $\overline{G} = V_{IL}$ | Ke | 100 | | 120 | | 150 | ns | | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output Yaid | $\overline{E} = V_{IL}$ | | 50 | | 60 | | 60 | ns | | | t <sub>EHQZ</sub> <sup>(4)</sup> | t <sub>DF</sub> | Chip Enable High to Output | $\overline{G} = V_{IL}$ | 0 | 45 | 0 | 50 | 0 | 50 | ns | | | t <sub>GHQZ</sub> (4) | t <sub>DF</sub> | Output Enable High to<br>Output Hi-Z | $\overline{E} = V_{IL}$ | 0 | 45 | 0 | 50 | 0 | 50 | ns | | 7/6 | ,<br>AXQX | t <sub>OH</sub> | Address Transition to<br>Output Transition | $\overline{E} = V_{IL},$<br>$\overline{G} = V_{IL}$ | 5 | | 5 | | 5 | | ns | | -1050. | | | $^{\circ}$ °C or 0 to 70 °C; $V_{CC} = 3.3 V \pm 1$ | | | | | | | | | | | | | applied simultaneously with or befored with High Speed measurement | 7.7 | oved s | simultai | neousl | y or aft | er V <sub>PF</sub> | • | | | 16 | | | not 100% tested. | conditions. | | | | | | | | | 60/ | | | | | | | | | | | | | 0,02 | | | | | | | | | | | | - T<sub>A</sub> = -40 to 85 °C or 0 to 70 °C; V<sub>CC</sub> = 3.3V ± 10%; V<sub>PP</sub> = V<sub>CC</sub> V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub> - 3. Speed obtained with High Speed measurement conditions. - Sampled only, not 100% tested. Figure 7. Margin mode AC waveforms 1. A8 High level = 5V; A9 High level = 12V. Margin mode AC characteristics<sup>(1)</sup> (2) Table 10. | Symbol | | Alt | Purameter | Test<br>Condition | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|----------------------------------------------------------|-------------------|-----|-----|------| | t <sub>A9HVF</sub> | | t <sub>AS9</sub> | V <sub>19</sub> ს.ვი to V <sub>PP</sub> High | | 2 | | μs | | | t <sub>VPHEL</sub> | t <sub>\ PS</sub> | PP High to Chip Enable Low | | 2 | | μs | | | t <sub>A10HL</sub> L | l <sub>AS10</sub> | V <sub>A10</sub> High to Chip Enable High (Set) | | 1 | | μs | | | t,\*,o'.EH | t <sub>AS10</sub> | V <sub>A10</sub> Low to Chip Enable High (Reset) | | 1 | | μs | | · c0/6 | t <sub>EXA10X</sub> | t <sub>AH10</sub> | Chip Enable Transition to V <sub>A10</sub> Transition | | 1 | | μs | | | t <sub>EXVPX</sub> | t <sub>VPH</sub> | Chip Enable Transition to V <sub>PP</sub> Transition | | 2 | | μs | | 102 | t <sub>VPXA9X</sub> | t <sub>AH9</sub> | V <sub>PP</sub> Transition to V <sub>A9</sub> Transition | | 2 | | μs | | <ol> <li>T<sub>A</sub> = 25 °C; V<sub>CC</sub> = 6.25V ± 0.25V; V<sub>PP</sub> = 12V ± 0.25V</li> <li>V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PI</sub></li> </ol> | | | | | | | | Figure 8. **Programming and Verify modes AC waveforms** 1. $\overline{\mathsf{BYTE}} = \mathsf{V}_{\mathsf{IH}}$ . Programming mode AC characteristics (1) (2) Table 11. | | Symbol | Alt | Parameter | Test<br>Condition | Min | Max | Unit | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------|-------------------|-----|-----|------|--| | | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Valid to Chip Enable Low | | 1 | | μs | | | | t <sub>QVEL</sub> | t <sub>DS</sub> | Input Valid to Chip Enable Low | | 1 | | μs | | | | t <sub>VCHEL</sub> | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low | | 2 | | μs | | | | t <sub>VPHEL</sub> | t <sub>OE</sub> (; | High to Chip Enable Low | | 1 | | μs | | | | typlypia | ושכו | V <sub>PP</sub> Rise Time | | 50 | | ns | | | | -F-EH | t <sub>PW</sub> | Chip Enable Program Pulse Width (Initial) | | 45 | 55 | μs | | | | t <sub>EHQX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | | 2 | | μs | | | 1000. | t <sub>EHVPX</sub> | t <sub>OEH</sub> | Chip Enable High to V <sub>PP</sub> Transition | | 2 | | μs | | | 002 | t <sub>VPLEL</sub> | t <sub>VR</sub> | V <sub>PP</sub> Low to Chip Enable Low | | 1 | | μs | | | | t <sub>ELQV</sub> | t <sub>DV</sub> | Chip Enable Low to Output Valid | | | 1 | μs | | | 0// | t <sub>EHQZ</sub> (3) | t <sub>DFP</sub> | Chip Enable High to Output Hi-Z | | 0 | 130 | ns | | | 005 | t <sub>EHAX</sub> | t <sub>AH</sub> | Chip Enable High to Address Transition | | 0 | | ns | | | Ob | 1. $T_A = 25 ^{\circ}\text{C}$ ; $V_{CC} = 6.25\text{V} \pm 0.25\text{V}$ ; $V_{PP} = 12\text{V} \pm 0.25\text{V}$ | | | | | | | | | | <ol> <li>V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.</li> </ol> | | | | | | | | <sup>1.</sup> $T_A = 25$ °C; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12V \pm 0.25V$ <sup>2.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . <sup>3.</sup> Sampled only, not 100% tested. Package mechanical M27V322 ## 5 Package mechanical Figure 9. FDIP42W - 42 pin Ceramic Frit-seal DIP, with window (0.315" $\times$ 0.630"), package outline <sup>1.</sup> Drawing is not to scale. Table 12. FDIP42W - 42 pin Ceramic Frit-seal DiF, viun window (0.315" × 0.630"), mechanical data | İ | moonamour data | | | | | | | |------|----------------|-------|-------------|-------|--------|-------|-------| | | Symbol | | millimeters | 702 | inches | | | | | Cymbol | Тур | Min | Max | Тур | Min | Max | | | Α | | | 5.72 | 0 | | 0.225 | | | A1 | × | 0.51 | 1.40 | • | 0.020 | 0.055 | | | A2 | (C) | 3.91 | 4.57 | | 0.154 | 0.180 | | | A3 | 70, | 3.89 | 4.50 | | 0.153 | 0.177 | | | В | 2 | 0.41 | 0.56 | | 0.016 | 0.022 | | | B. | 1.45 | (2) | _ | 0.057 | _ | _ | | | X S C | 1,10 | 0.23 | 0.30 | | 0.009 | 0.012 | | SO/6 | D | ~Q.A. | 54.41 | 54.86 | | 2.142 | 2.160 | | | D2 | 50.80 | _ | _ | 2.000 | _ | _ | | | E | 15.24 | _ | _ | 0.600 | _ | _ | | | E1 | | 14.50 | 14.90 | | 0.571 | 0.587 | | | е | 2.54 | _ | _ | 0.100 | _ | _ | | | eA | 14.99 | _ | _ | 0.590 | _ | _ | | | eB | | 16.18 | 18.03 | | 0.637 | 0.710 | | | L | | 3.18 | 4.10 | | 0.125 | 0.161 | | | S | | 1.52 | 2.49 | | 0.060 | 0.098 | | | K | 8.00 | _ | _ | 0.315 | _ | _ | | | K1 | 16.00 | _ | _ | 0.630 | _ | _ | | | α | | 4° | 11° | | 4° | 11° | | | N | | 42 | | | 42 | | | | | | | | | | | M27V322 Package mechanical Figure 10. PDIP42 - 42 pin Plastic DIP, 600 mils width, package outline 1. Drawing is not to scale. Table 13. PDIP42 - 42 pin Plastic DIP, 600 mils width, package nechanical data | | Cumhal | millimeters | | | inches | | | |----|--------|-------------|-------|-------|--------|---------|-------| | | Symbol | Тур | Min | Max | ליִעי | Min | Max | | | Α | | _ | 5.08 | 0 | , UO, O | 0.200 | | | A1 | | 0.25 | W5 | O | 0.010 | _ | | | A2 | | 3.56 | 4.06 | ×0, | 0.140 | 0.160 | | | В | | 0.38 | 0.53 | S | 0.015 | 0.021 | | | B1 | | 1.27 | 1.65 | | 0.050 | 0.065 | | | С | (C) | 0.20 | 0.36 | | 0.008 | 0.014 | | | D | 90. | 52.20 | 52.71 | | 2.055 | 2.075 | | | D2 | 50.80 | G | _ | 2.000 | _ | _ | | | E | 15.24 | (3) | _ | 0.600 | _ | _ | | | E1 | 7110 | 13.59 | 13.84 | | 0.535 | 0.545 | | | e1 | 2.54 | _ | _ | 0.100 | _ | _ | | | eA | 14.99 | _ | _ | 0.590 | _ | _ | | × | еВ | | 15.24 | 17.78 | | 0.600 | 0.700 | | 76 | L | | 3.18 | 3.43 | | 0.125 | 0.135 | | O' | S | | 0.86 | 1.37 | | 0.034 | 0.054 | | | α | | 0° | 10° | | 0° | 10° | | | N | | 42 | | | 42 | | Package mechanical M27V322 Figure 11. SDIP42 - 42 pin Shrink Plastic DIP, 600 mils width, package outline 1. Drawing is not to scale. Table 14. SDIP42 - 42 lead Shrink Plastic DIP, 600 mils vidth, package mechanical data | | | data | | <u> </u> | | | | |------|--------|-------|-------------|----------|-------|--------|-------| | | Cumbal | | millimeters | | S | inches | | | | Symbol | Тур | Min | Niax | Тур | Min | Max | | | Α | | | 5.08 | x0, | | 0.200 | | | A1 | | 0.51 | | S | 0.020 | | | | A2 | 3.81 | 3.()5 | 4.57 | 0.150 | 0.120 | 0.180 | | | b | 0.46 | 0.38 | 0.56 | 0.018 | 0.015 | 0.022 | | | b2 | 1.02 | 0.89 | 1.14 | 0.040 | 0.035 | 0.045 | | | 5) | 0.25 | 0.23 | 0.38 | 0.010 | 0.009 | 0.015 | | | D | 36.83 | 36.58 | 37.08 | 1.450 | 1.440 | 1.460 | | 10 | D2 | 35.60 | _ | _ | 1.402 | _ | _ | | | е | 1.78 | _ | _ | 0.070 | - | _ | | 0105 | E | | 15.24 | 16.00 | | 0.600 | 0.630 | | Ob | E1 | 13.72 | 12.70 | 14.48 | 0.540 | 0.500 | 0.570 | | 2/6 | eA | 15.24 | | | 0.600 | | | | ,,, | eB | | | 18.54 | | | 0.730 | | O/O2 | L | 3.30 | 2.54 | 3.56 | 0.130 | 0.100 | 0.140 | | | S | 0.64 | | | 0.025 | | | | | N | | 42 | | | 42 | | M27V322 Part numbering ## 6 Part numbering Table 15. Ordering information scheme 1 = 0 to 70 °C $6 = -40 \text{ to } 85 \,^{\circ}\text{C}$ 1. High Speed, see AC Characteristics section for further information. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. Revision history M27V322 ## 7 Revision history Table 16. Document revision history | | Date | Revision | Revision Details | |------------------|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | July 1999 | 0.1 | First Issue | | | 02/09/00 | 1 | Programming Flowchart changed ( <i>Figure 3</i> ) PRESTO III Programming Algorithm paragraph changed FDIP42W Package Dimension, L Max added ( <i>Table 12</i> ) | | | 03/01/01 | 2 | SDIP42 Package added (Figure 11, Table 14) | | | 22-May-2006 | 3 | Document converted to new template (sections added, information moved). Packages are ECOPACK® compliant. SDIP42 package specifications updated (see <i>Table 14</i> and <i>Figure 11</i> ). | | Obsole<br>Obsole | te Pro | oding | obsolete Product(s) obsolete Product(s) | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsultiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and ser rices described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property lights is granted under this document. If any part of this document refers to any third party products or services it shall not be depined a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered a license grant by ST for the use of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USF AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FILNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINCEME IT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED N. RITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARPALTED SOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OF SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. Resale c. C1 products with provisions different from the statements and/or technical features set forth in this document shall immediately void any mananty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any l'au itry of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com