Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # M29W128GH M29W128GL 128-Mbit (16 Mbit x8 or 8 Mbit x16, page, uniform block) 3 V supply flash memory #### **Features** - Supply voltage - V<sub>CC</sub> = 2.7 to 3.6 V for program, erase, read - V<sub>CCO</sub> = 1.65 to 3.6 V for I/O buffers - V<sub>PPH</sub> = 12 V for fast program (optional) - Asynchronous random/page read - Page size: 8 words or 16 bytes - Page access: 25, 30 ns - Random access: 60 (only available upon customer request) or 70, 80 ns - Fast program commands - 32 words (64-byte write buffer) - Enhanced buffered program commands - 256 words - Programming time - 16 μs per byte/word typical - Chip program time: 5 s with V<sub>PPH</sub> and 8 s without V<sub>PPH</sub> - Memory organization - M29128GH/L: 128 main blocks, 128 Kbytes/64 Kwords each - Program/erase controller - Embedded byte/word program algorithms - Program/ erase suspend and resume - Read from any block during program suspend - Read and program another block during erase suspend - Unlock Bypass/Block Erase/Chip Erase/Write to Buffer/Enhanced Buffer Program commands - Faster production/batch programming - Faster block and chip erase - V<sub>PP</sub>/WP pin for fast program and write: protects first or last block regardless of block protection settings - Software protection: - Volatile protection - Non-volatile protection - Password protection - Common flash interface - 64-bit security code - 128-word extended memory block - Extra block used as security block or to store additional information - Low power consumption - Standby and automatic standby - Minimum 100,000 program/erase cycles per block - RoHS compliant packages - Automotive device grade: Temperature -40 °C to 125 °C (Automotive grade certified) Table 1. Device summary | Root part number | Device code | |------------------------------------------------------------------|-----------------------| | M29W128GH: uniform, last block protected by V <sub>PP</sub> /WP | 227Eh + 2221h + 2201h | | M29W128GL: uniform, first block protected by V <sub>PP</sub> /WP | 227Eh + 2221h + 2200h | # **Contents** | 1 | Desc | cription | 8 | |---|------|-------------------------------------------------------------------|----| | 2 | Sign | al descriptions | 13 | | | 2.1 | Address inputs (A0-A22) | 13 | | | 2.2 | Data inputs/outputs (DQ0-DQ7) | 13 | | | 2.3 | Data inputs/outputs (DQ8-DQ14) | 13 | | | 2.4 | Data inputs/outputs or address inputs (DQ15A-1) | 13 | | | 2.5 | Chip enable $(\overline{\overline{E}})$ | | | | 2.6 | Output enable $\overline{(G)}$ | 13 | | | 2.7 | Write enable (W) | | | | 2.8 | V <sub>PP</sub> /write protect (V <sub>PP</sub> / <del>WP</del> ) | 14 | | | 2.9 | Reset (RP) | | | | 2.10 | Ready/busy output (RB) | | | | 2.11 | Byte/word organization select (BYTE) | | | | 2.12 | V <sub>CC</sub> supply voltage | | | | 2.13 | V <sub>CCQ input/output</sub> supply voltage | | | | 2.14 | V <sub>ss</sub> ground | | | 3 | Bus | operations | 17 | | | 3.1 | Bus read | | | | 3.2 | Bus write | | | | 3.3 | Output disable | | | | 3.4 | Standby | | | | 3.5 | Reset | | | | 3.6 | Automatic standby | | | | 3.7 | Auto select mode | | | | 0.7 | 3.7.1 Read electronic signature | | | | | 3.7.2 Verify extended memory block protection indicator | | | | | 3.7.3 Verify block protection status | | | | | 3.7.4 Hardware block protect | | | 4 | Uard | dware protection | | | 4 | паги | .wai = piolection | ∠ა | | 5 | Soft | ware pr | otection | 23 | |---|------|----------|-------------------------------------------------|----| | | 5.1 | Volatile | e protection mode | 24 | | | 5.2 | Non-vo | platile protection mode | 24 | | | | 5.2.1 | Non-volatile protection bits | 24 | | | | 5.2.2 | Non-volatile protection bit lock bit | 25 | | | 5.3 | Passw | ord protection mode | 25 | | 6 | Com | ımand iı | nterface | 27 | | | 6.1 | Standa | ard commands | 27 | | | | 6.1.1 | Read/Reset command | 27 | | | | 6.1.2 | Auto Select command | 27 | | | | 6.1.3 | Read CFI Query command | 28 | | | | 6.1.4 | Chip Erase command | 28 | | | | 6.1.5 | Block Erase command | 28 | | | | 6.1.6 | Erase Suspend command | 29 | | | | 6.1.7 | Erase Resume command | 30 | | | | 6.1.8 | Program Suspend command | 30 | | | | 6.1.9 | Program Resume command | 30 | | | | 6.1.10 | Program command | 31 | | | 6.2 | Fast p | rogram commands | 34 | | | | 6.2.1 | Write to Buffer Program command | 34 | | | | 6.2.2 | Enhanced Buffered Program command | 35 | | | | 6.2.3 | Buffered Program Abort Reset command | 36 | | | | 6.2.4 | Write to Buffer Program Confirm command | 37 | | | | 6.2.5 | Enhanced Buffered Program Confirm command | 37 | | | | 6.2.6 | Unlock Bypass command | 37 | | | | 6.2.7 | Unlock Bypass Program command | 37 | | | | 6.2.8 | Unlock Bypass Block Erase command | 38 | | | | 6.2.9 | Unlock Bypass Chip Erase command | 38 | | | | 6.2.10 | Unlock Bypass Write to Buffer Program command | 38 | | | | 6.2.11 | Unlock Bypass Enhanced Buffered Program command | 38 | | | | 6.2.12 | Unlock Bypass Reset command | 39 | | | 6.3 | Protec | tion commands | 41 | | | | 6.3.1 | Enter Extended Memory Block command | 41 | | | | 6.3.2 | Exit Extended Memory Block command | 42 | | | | 6.3.3 | Lock register command set | 42 | | | | 6.3.4 | Password protection mode command set | . 42 | |----------|-------|--------------|---------------------------------------------|------| | | | 6.3.5 | Non-volatile protection mode command set | . 43 | | | | 6.3.6 | NVPB lock bit command set | . 45 | | | | 6.3.7 | Volatile protection mode command set | . 45 | | | | 6.3.8 | Exit Protection Command Set command | . 45 | | 7 | Dogi | iotoro | | 50 | | 1 | • | | | | | | 7.1 | _ | gister | | | | | 7.1.1 | Password protection mode lock bit (DQ2) | | | | | 7.1.2 | Non-volatile protection mode lock bit (DQ1) | | | | | 7.1.3 | Extended block protection bit (DQ0) | | | | | 7.1.4 | DQ15 to DQ3 reserved | | | | 7.2 | Status re | egister | 53 | | | | 7.2.1 | Data polling bit (DQ7) | . 53 | | | | 7.2.2 | Toggle bit (DQ6) | . 53 | | | | 7.2.3 | Error bit (DQ5) | . 53 | | | | 7.2.4 | Erase timer bit (DQ3) | . 54 | | | | 7.2.5 | Alternative toggle bit (DQ2) | . 54 | | | 7.3 | Buffered | I program abort bit (DQ1) | 54 | | 8 | Max | imum rati | ings | 58 | | • | IVIGA | iiiaiii iati | 99 | 00 | | 9 | DC a | and AC pa | arameters | 59 | | | | | | | | 10 | Pacl | kage mec | hanical | 75 | | 11 | Orde | ering info | rmation | 78 | | | | | | | | Appendix | AI | Block add | dresses and read/modify protection groups | 79 | | Appendix | В | Common | flash interface (CFI) | 83 | | Appendix | СІ | Extended | memory block | 88 | | | C.1 | Factory | locked extended memory block | 88 | | | C.2 | • | er lockable extended memory block | | | Appendix | D I | Flowchar | ts | 90 | 12 Revision history ...... 92 # List of tables | l able 1. | Device summary | 1 | |------------|----------------------------------------------------------------------------------|-----| | Table 2. | Signal names | | | Table 3. | V <sub>PP</sub> /WP functions | | | Table 4. | Bus operations, 8-bit mode | | | Table 5. | Bus operations, 16-bit mode | | | Table 6. | Read electronic signature - auto select mode - programmer method (8-bit mode) | | | Table 7. | Read electronic signature - auto select mode - programmer method (16-bit mode) | | | Table 8. | Block protection - auto select mode - programmer method (8-bit mode) | | | Table 9. | Block protection - auto select mode - programmer method (16-bit mode) | | | Table 10. | Standard commands, 8-bit mode | | | Table 11. | Standard commands, 16-bit mode | | | Table 12. | Fast program commands, 8-bit mode | | | Table 13. | Fast program commands, 16-bit mode | | | Table 14. | Enhanced buffered program commands, 16-bit mode | | | Table 15. | Block protection commands, 8-bit mode | | | Table 16. | Block protection commands, 16-bit mode | | | Table 17. | Program, erase times and program, erase endurance cycles | | | Table 18. | Lock register bits | | | Table 19. | Block protection status | | | Table 20. | Status register bits | | | Table 21. | Absolute maximum ratings | | | Table 22. | Operating and AC measurement conditions | | | Table 23. | Power-up waiting timings | | | Table 24. | Device capacitance | | | Table 25. | DC characteristics | | | Table 26. | Read AC characteristics | | | Table 27. | Write AC characteristics, write enable controlled | | | Table 28. | Write AC characteristics, chip enable controlled | | | Table 29. | Reset AC characteristics | | | Table 30. | Accelerated program and data polling/data toggle AC characteristics | 74 | | Table 31. | TSOP56 – 56 lead plastic thin small outline, 14 x 20 mm, package mechanical data | | | Table 32. | TBGA64 10 x 13 mm - 8 x 8 active ball array, 1 mm pitch, package mechanical data | | | Table 33. | FBGA64 11 x 13 mm—8 x 8 active ball array, 1 mm pitch, package mechanical data | | | Table 34. | Ordering information scheme | | | Table 35. | Block addresses | | | Table 36. | Query structure overview | | | Table 37. | CFI query identification string | | | Table 38. | CFI query system interface information | | | Table 39. | Device geometry definition | | | Table 40. | Primary algorithm-specific extended query table | | | Table 41. | Security code area | | | Table 42. | Extended memory block address and data | | | 1 0010 /13 | LINCUMONI MURION NICTORY | u., | # **List of figures** | Figure 1. | Logic diagram | . 9 | |------------|----------------------------------------------------------------------------------------|-----| | Figure 2. | TSOP connections | | | Figure 3. | TBGA and FBGA connections (top view through package) | 11 | | Figure 4. | Block addresses | | | Figure 5. | Software protection scheme | 26 | | Figure 6. | NVPB program/erase algorithm | 44 | | Figure 7. | Lock register program flowchart | 52 | | Figure 8. | Data polling flowchart | 56 | | Figure 9. | Data toggle flowchart | 57 | | Figure 10. | AC measurement load circuit | 59 | | Figure 11. | AC measurement I/O waveform | 60 | | Figure 12. | Power-up waiting timings | | | Figure 13. | Random read AC waveforms (8-bit mode) | 62 | | Figure 14. | Random read AC waveforms (16-bit mode) | | | Figure 15. | BYTE transition AC waveforms | | | Figure 16. | Page read AC waveforms (16-bit mode) | | | Figure 17. | Write enable controlled program waveforms (8-bit mode) | | | Figure 18. | Write enable controlled program waveforms (16-bit mode) | | | Figure 19. | Chip enable controlled program waveforms (8-bit mode) | | | Figure 20. | Chip enable controlled program waveforms (16-bit mode) | | | Figure 21. | Chip/block erase waveforms (8-bit mode) | | | Figure 22. | Reset AC waveforms (no program/erase ongoing) | | | Figure 23. | Reset during program/erase operation AC waveforms | | | Figure 24. | Accelerated program timing waveforms | 73 | | Figure 25. | Data polling AC waveforms | | | Figure 26. | Toggle/alternative toggle bit polling AC waveforms (8-bit mode) | | | Figure 27. | TSOP56 – 56 lead plastic thin small outline, 14 x 20 mm, package outline, top view | | | Figure 28. | TBGA64 10 x 13 mm - 8 x 8 active ball array, 1 mm pitch, package outline, bottom view. | | | Figure 29. | FBGA64 11 x 13 mm—8 x 8 active ball array, 1 mm pitch, package outline, bottom view. | | | Figure 30. | Write to buffer program flowchart and pseudocode | 90 | | Figure 31 | Enhanced buffered program flowchart and pseudocode | 91 | Numonyx ## 1 Description The M29W128GH and M29W128GL are 128-Mbit (8 Mbit x16 or 16 Mbit x8) non-volatile flash memories that can be read, erased and reprogrammed. These operations can be performed using a single low voltage (2.7 to 3.6 V) supply. On power-up the memory defaults to its read mode. The memory array is divided into 64-Kword/128-Kbyte uniform blocks that can be erased independently so it is possible to preserve valid data while old data is erased. Program and Erase commands are written to the command interface of the memory. An on-chip program/erase controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with JEDEC standards. Chip Enable, Output Enable and Write Enable signals control the bus operation of the memory. They allow simple connection to most microprocessors, often without additional logic. The M29W128GH and M29W128GL support asynchronous random read and page read from all blocks of the memory array. The devices also feature a write to buffer program capability that improves the programming throughput by programming in one shot a buffer of 32 words/64 bytes. The enhanced buffered program feature is also available to speed up the programming throughput, allowing to program 256 words in one shot (only in x16 mode). The $V_{PP}/\overline{WP}$ signal can be used to enable faster programming of the device. The M29W128GH and M29W128GL have an extra block, the extended block, of 128 words in x16 mode or of 256 bytes in x8 mode that can be accessed using a dedicated command. The extended block can be protected and so is useful for storing security information. However the protection is not reversible, once protected the protection cannot be undone. The device features different levels of hardware and software block protection to avoid unwanted program or erase (modify): - Hardware protection: - The V<sub>PP</sub>/WP provides a hardware protection of the highest and lowest block on the M29W128GH, M29W128GL, respectively. - Software protection: - Volatile protection - Non-volatile protection - Password protection The M29W128GH and M29W128GL are offered in TSOP56 (14 x 20 mm), and TBGA64 (10 x 13 mm, 1 mm pitch), packages. The memories are delivered with all the bits erased (set to '1'). Table 2. Signal names | Name | Description | Direction | |------------------------------------|------------------------------------|--------------| | A0-A22 | Address inputs | Inputs | | DQ0-DQ7 | Data inputs/outputs | I/O | | DQ8-DQ14 | Data inputs/outputs | I/O | | DQ15A-1 | Data input/output or address input | I/O | | Ē | Chip enable | Input | | G | Output enable | Input | | W | Write enable | Input | | RP | Reset | Input | | RB | Ready/busy output | Output | | BYTE | Byte/word organization select | Input | | V <sub>CCQ</sub> | Input/output buffer supply voltage | Supply | | V <sub>CC</sub> | Supply voltage | Supply | | V <sub>PP</sub> /WP <sup>(1)</sup> | V <sub>PP</sub> /write protect | Supply/Input | | V <sub>SS</sub> | Ground | - | | NC | Not connected | _ | V<sub>PP</sub>/WP may be left floating as it is internally connected to a pull-up resistor which enables program/erase operations. Figure 1. Logic diagram 1. Also see Appendix A and Table 35 for a full listing of the block addresses. Figure 2. **TSOP** connections **N** numonyx Figure 4. Block addresses ## 2 Signal descriptions See Figure 1: Logic diagram, and Table 2: Signal names, for a brief overview of the signals connected to this device. ### 2.1 Address inputs (A0-A22) The address inputs select the cells in the memory array to access during bus read operations. During bus write operations they control the commands sent to the command interface of the program/erase controller. ### 2.2 Data inputs/outputs (DQ0-DQ7) The data I/O outputs the data stored at the selected address during a bus read operation. During bus write operations they represent the commands sent to the command interface of the internal state machine. ### 2.3 Data inputs/outputs (DQ8-DQ14) The data I/O outputs the data stored at the selected address during a bus read operation when $\overline{\text{BYTE}}$ is High, $V_{\text{IH}}$ . When $\overline{\text{BYTE}}$ is Low, $V_{\text{IL}}$ , these pins are not used and are high impedance. During bus write operations the command register does not use these bits. When reading the status register these bits should be ignored. ### 2.4 Data inputs/outputs or address inputs (DQ15A-1) When the device is in x 16 bus mode, this pin behaves as a data input/output pin (as DQ8-DQ14). When the device operates in x 8 bus mode, this pin behaves as the least significant bit of the address. Throughout the text consider references to the data input/output to include this pin when the device operates in x 16 bus mode and references to the address inputs to include this pin when the device operates in x 8 bus mode except when stated explicitly otherwise. # 2.5 Chip enable (E) The chip enable pin, $\overline{E}$ , activates the memory, allowing bus read and bus write operations to be performed. When chip enable is High, $V_{IH}$ , all other pins are ignored. # 2.6 Output enable $\overline{(G)}$ The output enable pin, $\overline{G}$ , controls the bus read operation of the memory. ## 2.7 Write enable $(\overline{W})$ The write enable pin, $\overline{W}$ , controls the bus write operation of the memory's command interface. # 2.8 $V_{PP}$ /write protect $(V_{PP}/\overline{WP})$ The V<sub>PP</sub>/write protect pin provides two functions. The V<sub>PPH</sub> function allows the memory to use an external high voltage power supply to reduce the time required for program operations. This is achieved by bypassing the unlock cycles. The write protect function provides a hardware method of protecting the highest or lowest block (see *Section 1: Description*). When $V_{PP}$ /write protect is Low, $V_{IL}$ , the highest or lowest block is protected. Program and erase operations on this block are ignored while $V_{PP}$ /write protect is Low. When V<sub>PP</sub>/write protect is High, V<sub>IH</sub>, the memory reverts to the previous protection status of the highest or lowest block. Program and erase operations can now modify the data in this block unless the block is protected using block protection. When $V_{PP}$ /write protect is raised to $V_{PPH}$ the memory automatically enters the unlock bypass mode (see *Section 6.2.6*). When V<sub>PP</sub>/write protect is raised to V<sub>PPH</sub>, the execution time of the command is lower (see *Table 17: Program, erase times and program, erase endurance cycles*). When $V_{PP}$ /write protect returns to $V_{IH}$ or $V_{IL}$ normal operation resumes. During unlock bypass program operations the memory draws $I_{PP}$ from the pin to supply the programming circuits. See the description of the Unlock Bypass command in the command interface section. The transitions from $V_{IH}$ to $V_{PPH}$ and from $V_{PPH}$ to $V_{IH}$ must be slower than $t_{VHVPP}$ (see *Figure 24: Accelerated program timing waveforms*). Never raise $V_{PP}$ /write protect to $V_{PPH}$ from any mode except read mode, otherwise the memory may be left in an indeterminate state. A 0.1 $\mu$ F capacitor should be connected between the VPP/write protect pin and the $V_{SS}$ ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during unlock bypass program (see $I_{PP1}$ , $I_{PP2}$ , $I_{PP3}$ , $I_{PP4}$ in *Table 25: DC characteristics*). The V<sub>PP</sub>/write protect pin may be left floating or unconnected because it features an internal pull-up. Refer to *Table 3* for a summary of $V_{PP}/\overline{WP}$ functions. Table 3. $V_{PP}/\overline{WP}$ functions | V <sub>PP</sub> /WP | Function | |---------------------|------------------------------------------------------------------------------------------------------------------------------| | V <sub>IL</sub> | Highest block protected on M29W128GH. Lowest block protected on M29W128GL. | | V <sub>IH</sub> | Highest and lowest block unprotected unless a software protection is activated (see <i>Section 4: Hardware protection</i> ). | | V <sub>PPH</sub> | Unlock bypass mode. It supplies the current needed to speed up programming. | 15/94 ## 2.9 Reset (RP) The reset pin can be used to apply a hardware reset to the memory. A hardware reset is achieved by holding reset Low, $V_{IL}$ , for at least $t_{PLPX}$ . After reset goes High, $V_{IH}$ , the memory will be ready for bus read and bus write operations after $t_{PHEL}$ or $t_{RHEL}$ , whichever occurs last. See Section 2.10: Ready/busy output (RB), Table 29: Reset AC characteristics, Figure 22 and Figure 23 for more details. # 2.10 Ready/busy output (RB) The ready/busy pin is an open-drain output that can be used to identify when the device is performing a program or erase operation. During program or erase operations ready/busy is Low, V<sub>OL</sub> (see *Table 20: Status register bits*). Ready/busy is high-impedance during read mode, auto select mode and erase suspend mode. After a hardware reset, bus read and bus write operations cannot begin until ready/busy becomes high-impedance. See *Table 29: Reset AC characteristics*, *Figure 22* and *Figure 23*. The use of an open-drain output allows the ready/busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy. ## 2.11 Byte/word organization select (BYTE) It is used to switch between the x8 and x16 bus modes of the memory. When byte/word organization select is Low, $V_{IL}$ , the memory is in x8 mode, when it is High, $V_{IH}$ , the memory is in x16 mode. ## 2.12 V<sub>CC</sub> supply voltage V<sub>CC</sub> provides the power supply for all operations (read, program and erase). The command interface is disabled when the $V_{CC}$ supply voltage is less than the lockout voltage, $V_{LKO}$ . This prevents bus write operations from accidentally damaging the data during power-up, power-down and power surges. If the program/erase controller is programming or erasing during this time then the operation aborts and the memory contents being altered will be invalid. A 0.1 $\mu$ F capacitor should be connected between the V<sub>CC</sub> supply voltage pin and the V<sub>SS</sub> ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations (see I<sub>CC1</sub>, I<sub>CC2</sub>, I<sub>CC3</sub> in *Table 25: DC characteristics*). ## 2.13 V<sub>CCQ</sub> input/output supply voltage $V_{CCQ}$ provides the power supply to the I/O pins and enables all outputs to be powered independently from $V_{CC}$ . Numonyx ..... # 2.14 V<sub>ss</sub> ground $V_{SS}$ is the reference for all voltage measurements. The device features two $V_{SS}$ pins both of which must be connected to the system ground. ## 3 Bus operations There are five standard bus operations that control the device. These are bus read (random and page modes), bus write, output disable, standby and automatic standby. See *Table 4: Bus operations, 8-bit mode* and *Table 5: Bus operations, 16-bit mode* for a summary. Typical glitches of less than 5 ns on chip enable, write enable, and reset pins are ignored by the memory and do not affect bus operations. #### 3.1 Bus read Bus read operations read from the memory cells, or specific registers in the command interface. To speed up the read operation the memory array can be read in page mode where data is internally read and stored in a page buffer. The page has a size of 8 words (or 16 bytes) and each word in the page is addressed by the address inputs A2-A0 in x 16 mode and A2-A0 plus DQ15A-1 in byte mode. A valid bus read operation involves setting the desired address on the address inputs, applying a Low signal, $V_{IL}$ , to chip enable and output enable and keeping write enable High, $V_{IH}$ . The data inputs/outputs will output the value, see *Figure 13: Random read AC waveforms (8-bit mode)*, *Figure 16: Page read AC waveforms (16-bit mode)*, and *Table 26: Read AC characteristics*, for details of when the output becomes valid. #### 3.2 Bus write Bus write operations write to the command interface. A valid bus write operation begins by setting the desired address on the address inputs. The address inputs are latched by the command interface on the falling edge of chip enable or write enable, whichever occurs last. The Data inputs/outputs are latched by the command interface on the rising edge of chip enable or write enable, whichever occurs first. Output enable must remain High, V<sub>IH</sub>, during the whole bus write operation. See *Figure 17*, and *Figure 18*, Write AC waveforms, and *Table 27* and *Table 28*, Write AC characteristics, for details of the timing requirements. ## 3.3 Output disable The data inputs/outputs are in the high impedance state when output enable is High, V<sub>IH</sub>. ### 3.4 Standby Driving chip enable High in read mode, causes the memory to enter standby mode and the data inputs/outputs pins are placed in the high-impedance state. To reduce the supply current to the standby supply current, $I_{CC2}$ , chip enable should be held within $V_{CC} \pm 0.3$ V. For the standby current level see *Table 25: DC characteristics*. During program or erase operations the memory will continue to use the program/erase supply current, $I_{CC3}$ , for program or erase operations until the operation completes. #### 3.5 Reset During reset mode the memory is deselected and the outputs are high impedance. The memory is in reset mode when $\overline{RP}$ is at VIL. The power consumption is reduced to the standby level, independently from the chip enable, output enable or write enable inputs. ### 3.6 Automatic standby Automatic standby allows the memory to achieve low power consumption during read mode. After a read operation, if CMOS levels ( $V_{CC} \pm 0.3 \text{ V}$ ) are used to drive the bus and the bus is inactive for $t_{AVQV} + 30$ ns or more, the memory enters automatic standby where the internal supply current is reduced to the standby supply current, $l_{CC2}$ (see *Table 25: DC characteristics*). The data inputs/outputs will still output data if a bus read operation is in progress. The power supplier of data bus, $V_{CCQ}$ , can have a null consumption (depending on load circuits connected with data bus) when the memory enters automatic standby. #### 3.7 Auto select mode The auto select mode allows the system or the programming equipment to read the electronic signature, verify the protection status of the extended memory block, and apply/remove block protection. For example, this mode can be used by a programming equipment to automatically match a device and the application code to be programmed. There are two methods to enter auto select mode: - programmer method: - Additional bus operations are used. They require V<sub>ID</sub> to be applied to address pin A9. Refer to *Table 6*, *Table 7*, *Table 8*, and *Table 9* for a description of the bus operations required to read the electronic signature using the programmer method - in-system method: The auto select mode is entered by issuing the Auto Select command (see *Section 6.1.2*). It is not necessary to apply V<sub>ID</sub> to A9. At power-up, the device is in read mode, and can then be put in auto select mode by using one of the methods described above. The device cannot enter auto select mode when a program or erase operation is ongoing (RB Low). However, auto select mode can be entered if the erase operation has been suspended by issuing an Erase Suspend command (see *Section 6.1.6*). The auto select mode is exited by performing a reset. The device is returned to read mode, except if the auto select mode was entered after an Erase Suspend or a Program Suspend command. In this case, it returns to the erase or program suspend mode. #### 3.7.1 Read electronic signature The memory has two codes, the manufacturer code and the device code used to identify the memory. These codes can be accessed by performing read operations with control signals and addresses set as shown in *Table 6: Read electronic signature - auto select mode -* programmer method (8-bit mode) and Table 7: Read electronic signature - auto select mode - programmer method (16-bit mode). These codes can also be accessed by issuing an Auto Select command (see *Section 6.1.2: Auto Select command*). #### 3.7.2 Verify extended memory block protection indicator The extended memory block is either factory locked or customer lockable. The protection status of the extended memory block (factory locked or customer lockable) can be accessed by reading the extended memory block protection indicator. It can be read in auto select mode using either the programmer (see *Table 8* and *Table 9*) or the in-system method (see *Table 10* and *Table 11*). The protection status of the extended memory block is then output on bit DQ7 of the data input/outputs (see *Table 4* and *Table 5*, Bus operations in 8-bit and 16-bit mode). #### 3.7.3 Verify block protection status The protection status of a block can be directly accessed by performing a read operation with control signals and addresses set as shown in *Table 8* and *Table 9*. If the block is protected, then 01h (in x 8 mode) is output on data input/outputs DQ0-DQ7, otherwise 00h is output. #### 3.7.4 Hardware block protect The $V_{PP}/\overline{WP}$ pin can be used to protect the highest or lowest block. When $V_{PP}/\overline{WP}$ is at $V_{IL}$ the highest (M29W128GH) or lowest block (M29W128GL) is protected and remains protected regardless of the block protection status or the reset pin state. Table 4. Bus operations, 8-bit mode | Operation <sup>(1)</sup> | Ē | G | w | RP | V <sub>PP</sub> /WP | Address Inputs | Data inputs/outputs | | | | |--------------------------|-----------------|-----------------|-----------------|-----------------|---------------------|-----------------|---------------------|---------------------------|--|--| | Operation | | G | , vv | nr | v pp/ vv r | A22-A0, DQ15A-1 | DQ14-DQ8 | DQ7-DQ0 | | | | Bus read | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | Х | Cell address | Hi-Z | Data output | | | | Bus write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | X <sup>(2)</sup> | Command address | Hi-Z | Data input <sup>(3)</sup> | | | | Standby | $V_{IH}$ | Х | Х | $V_{IH}$ | Х | X | Hi-Z | Hi-Z | | | | Output disable | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | Х | X | Hi-Z | Hi-Z | | | | Reset | Х | Χ | Х | $V_{IL}$ | Х | X | Hi-Z | Hi-Z | | | <sup>1.</sup> $X = V_{IL}$ or $V_{IH}$ . Table 5. Bus operations, 16-bit mode | Operation <sup>(1)</sup> | E G W RP VD | | V <sub>PP</sub> /WP | Address inputs | Data inputs/outputs | | | |--------------------------|-----------------|-----------------|---------------------|----------------|----------------------|-----------------|---------------------------| | Operation | - | G | VV | nP | V <sub>PP</sub> /VVP | A22-A0 | DQ15A-1, DQ14-DQ0 | | Bus read | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | Х | Cell address | Data output | | Bus write | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | X <sup>(2)</sup> | Command address | Data input <sup>(3)</sup> | | Standby | V <sub>IH</sub> | Х | Χ | $V_{IH}$ | Х | X | Hi-Z | | Output disable | $V_{IL}$ | $V_{\text{IH}}$ | $V_{IH}$ | $V_{IH}$ | Х | X | Hi-Z | | Reset | Х | Χ | Χ | $V_{IL}$ | Х | X | Hi-Z | <sup>1.</sup> $X = V_{IL}$ or $V_{IH}$ . <sup>2.</sup> If $\overline{\text{WP}}$ is Low, $\text{V}_{\text{IL}},$ the outermost block remains protected. <sup>3.</sup> Data input as required when issuing a command sequence, performing data polling or block protection. <sup>2.</sup> If $\overline{\text{WP}}$ is Low, $\text{V}_{\text{IL}},$ the outermost block remains protected. <sup>3.</sup> Data input as required when issuing a command sequence, performing data polling or block protection. Table 6. Read electronic signature - auto select mode - programmer method (8-bit mode) | Read | _ | | | | Address inputs | | | | | | | | | Data inputs/outputs | | | |--------------------------|-----|--------|-----------------|---------|-----------------|-----------|-----------------|-------|-----------------|-----------------|-----------------|-----------------|---------|---------------------|------------------------------------|--| | cycle <sup>(1)</sup> | Ē | G | W | A22-A10 | Α9 | A8-<br>A7 | <b>A</b> 6 | A5-A4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | DQ15A-1 | DQ14-DQ8 | DQ7-DQ0 | | | Manufacture r code | | | | | | | | | $V_{IL}$ | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х | Х | 20h | | | Device code<br>(cycle 1) | ., | IL VIL | V | x | V <sub>ID</sub> | Х | V <sub>IL</sub> | Х | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | 7Eh (both devices) | | | Device code<br>(cycle 2) | VIL | | V <sub>IH</sub> | | | | | | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | 21h (both devices) | | | Device code<br>(cycle 3) | | | | | | | | | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | 01h (M29W128GH)<br>00h (M29W128GL) | | <sup>1.</sup> $X = V_{IL}$ or $V_{IH}$ . Table 7. Read electronic signature - auto select mode - programmer method (16-bit mode) | Read | Ē | G | w | | | | Data inputs/outputs | | | | | | | |--------------------------|-----------------|----------|-----------------|---------|-----------------|-------|---------------------|-------|-----------------|-----------------|-----------------|-----------------|----------------------------------------| | cycle <sup>(1)</sup> | _ | G | VV | A22-A10 | <b>A</b> 9 | A8-A7 | <b>A6</b> | A5-A4 | А3 | A2 | <b>A</b> 1 | A0 | DQ15A-1, DQ14-DQ0 | | Manufacturer code | | | | | | | | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | 0020h | | Device code (cycle 1) | V | V | V | V | V <sub>ID</sub> | V | M | V | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 227Eh<br>(both devices) | | Device code<br>(cycle 2) | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | X | (2) | Х | $V_{IL}$ | X | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 2221h<br>(both devices) | | Device code (cycle 3) | | | | | | | | | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | 2201h (M29W128GH)<br>2200h (M29W128GL) | <sup>1.</sup> $X = V_{IL}$ or $V_{IH}$ . <sup>2.</sup> When using the in-system method, applying $V_{\text{ID}}$ to A9 is not required. A9 can be either $V_{\text{IL}}$ or $V_{\text{IH}}$ . <sup>2.</sup> When using the in-system method, applying $V_{ID}$ to A9 is not required. A9 can be either $V_{IL}$ or $V_{IH}$ . Table 8. Block protection - auto select mode - programmer method (8-bit mode) | | | | G | w | Address inputs | | | | | | | | | | Data inputs/outputs | | | |---------------------------------------------------------|------------------|-----------------|-----------------|-----------------|----------------|-------------|---------------------|-----------|-----------------|-----------|-----------|-----------------|-----------------|-------------|---------------------|-------------------------------------------------|--| | Operation <sup>(1)</sup> | | E | | | A22-<br>A16 | A14-<br>A10 | <b>A</b> 9 | A8-<br>A7 | <b>A</b> 6 | A5-<br>A4 | A3-<br>A2 | <b>A</b> 1 | A0 | DQ15<br>A-1 | DQ14<br>-DQ8 | DQ7-DQ0 | | | Verify extended | M29W128GL | | | | | | | | | | | | | | | 89h (factory locked)<br>09h (customer lockable) | | | memory<br>block<br>protection<br>indicator<br>(bit DQ7) | M29W128GH | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | × | x | V <sub>ID</sub> (2) | Х | V <sub>IL</sub> | х | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | Х | X | 99h (factory locked)<br>19h (customer lockable) | | | Verify block p | rotection status | | | | BAd | | | | | | | | V <sub>IL</sub> | | | 01h (protected)<br>00h (unprotected) | | <sup>1.</sup> $X = V_{IL}$ or $V_{IH}$ . BAd any address in the block. Table 9. Block protection - auto select mode - programmer method (16-bit mode) | | | | G | w | | | A | Data inputs/outputs | | | | | | | |-----------------------------------------------------------------|-----------|-----------------|----------|-----------------|-------------|-------------|---------------------|---------------------|------------|-----------|-----------------|-----------------|-----------------|-----------------------------------------------------| | Operation <sup>(1)</sup> | | Ē | | | A22-<br>A16 | A14-<br>A10 | А9 | A8-<br>A7 | <b>A</b> 6 | A5-<br>A4 | A3-<br>A2 | <b>A</b> 1 | A0 | DQ15A-1, DQ14-DQ0 | | Verify<br>extended<br>memory<br>block<br>indicator<br>(bit DQ7) | M29W128GL | | | V <sub>IH</sub> | x | х | V <sub>ID</sub> (2) | X | $V_{IL}$ | Х | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | 0089h (factory locked)<br>0009h (customer lockable) | | | M29W128GH | V <sub>IL</sub> | $V_{IL}$ | | | | | | | | | | | 0099h (factory locked)<br>0019h (customer lockable) | | Verify block protection status | | | | | BAd | | | | | | | | V <sub>IL</sub> | 0001h (protected)<br>0000h (unprotected) | <sup>1.</sup> $X = V_{IL}$ or $V_{IH}$ . BAd any address in the block. <sup>2.</sup> When using the in-system method, applying $V_{\text{ID}}$ to A9 is not required. A9 can be either $V_{\text{IL}}$ or $V_{\text{IH}}$ . <sup>2.</sup> When using the in-system method, applying $V_{\text{ID}}$ to A9 is not required. A9 can be either $V_{\text{IL}}$ or $V_{\text{IH}}$ . ## 4 Hardware protection The M29W128GH and M29W128GL feature a $V_{PP}/\overline{WP}$ pin that protects the highest or lowest block. Refer to *Section 2: Signal descriptions* for a detailed description of the signal. ## 5 Software protection The M29W128GH and M29W128GL have three different software protection modes: - Volatile protection - Non-volatile protection - Password protection On first use all parts default to operate in non-volatile protection mode and the customer is free to activate the non-volatile or the password protection mode. The desired protection mode is activated by setting either the one-time programmable non-volatile protection mode lock bit, or the password protection mode lock bit of the lock register (see *Section 7.1: Lock register*). Programming the non-volatile protection mode lock bit or the password protection mode lock bit, to '0' will permanently activate the non-volatile or the password protection mode, respectively. These two bits are one-time programmable and non-volatile: once the protection mode has been programmed, it cannot be changed and the device will permanently operate in the selected protection mode. It is recommended to activate the desired software protection mode when first programming the device. The non-volatile and password protection modes both provide non-volatile protection. Volatilely protected blocks and non-volatilely protected blocks can co-exist within the memory array. However, the volatile protection only control the protection scheme for blocks that are not protected using the non-volatile or password protection. If the user attempts to program or erase a protected block, the device ignores the command and returns to read mode. The device is shipped with all blocks unprotected. The block protection status can be read either by performing a read electronic signature (see *Table 6* and *Table 7*) or by issuing an Auto Select command (see *Table 19: Block protection status*). For the lowest and highest blocks, an even higher level of block protection can be achieved by locking the blocks using the non-volatile protection and then by holding the $V_{PP}/\overline{WP}$ pin Low. ♪ numonyx 23/94 #### 5.1 Volatile protection mode The volatile protection allows the software application to easily protect blocks against inadvertent change. However, the protection can be easily disabled when changes are needed. Volatile protection bits, VPBs, are volatile and unique for each block and can be individually modified. VPBs only control the protection scheme for unprotected blocks that have their non-volatile protection bits, NVPBs, cleared (erased to '1') (see Section 5.2: Non-volatile protection mode and Section 6.3.5: Non-volatile protection mode command set). By issuing the VPB Program or VPB Clear commands, the VPBs are set (programmed to '0') or cleared (erased to '1'), thus placing each block in the protected or unprotected state respectively. The VPBs can be set (programmed to '0') or cleared (erased to '1') as often as needed. When the parts are first shipped, or after a power-up or hardware reset, the VPBs can be set or cleared depending upon the ordering option chosen: - If the option to clear the VPBs after power-up is selected, then the blocks can be programmed or erased depending on the NVPBs state (see *Table 19: Block protection status*) - If the option to set the VPBs after power-up is selected, the blocks default to be protected. Refer to Section 6.3.7 for a description of the volatile protection mode command set. ### 5.2 Non-volatile protection mode #### 5.2.1 Non-volatile protection bits A non-volatile protection bit (NVPB) is assigned to each block. When a NVPB is set to '0', the associated block is protected, preventing any program or erase operations in this block. The NVPB bits are set individually by issuing a NVPB Program command. They are non-volatile and will remain set through a hardware reset or a power-down/power-up sequence. The NVPBs cannot be cleared individually, they can only be cleared all at the same time by issuing a Clear all Non-volatile Protection bits command. The NVPBs can be protected all at a time by setting a volatile bit, the NVPB lock bit (see Section 5.2.2: Non-volatile protection bit lock bit). If one of the non-volatile protected blocks needs to be unprotected (corresponding NVPB set to '1'), a few more steps are required: - First, the NVPB lock bit must be cleared by either putting the device through a power cycle, or hardware reset - 2. The NVPBs can then be changed to reflect the desired settings - 3. The NVPB lock bit must be set once again to lock the NVPBs. The device operates normally again. Note: 1 To achieve the best protection, it is recommended to execute the NVPB Lock <u>Bit Program command early in the boot code and to protect the boot code by holding VPP/WP Low, VII.</u> 2 The NVPBs and VPBs have the same function when $V_{PP}/WP$ pin is High, $V_{IH}$ , as they do when $V_{PP}/WP$ pin is at the voltage for program acceleration ( $V_{PPH}$ ). Refer to *Table 19: Block protection status* and *Figure 5: Software protection scheme* for details on the block protection mechanism, and to *Section 6.3.5* for a description of the non-volatile protection mode command set. #### 5.2.2 Non-volatile protection bit lock bit The non-volatile protection bit lock bit (NVPB lock bit) is a global volatile bit for all blocks. When set (programmed to '0'), it prevents changing the state of the NVPBs. When cleared (programmed to '1'), the NVPBs can be set and reset using the NVPB Program command and Clear all NVPBs command, respectively. There is only one NVPB lock bit per device. Refer to Section 6.3.6 for a description of the NVPB lock bit command set. Note: - No software command unlocks this bit unless the device is in password protection mode; it can be cleared only by taking the device through a hardware reset or a power-up. - 2 The NVPB lock bit must be set (programmed to '0') only after all NVPBs are configured to the desired settings. ### 5.3 Password protection mode The password protection mode provides an even higher level of security than the non-volatile protection mode by requiring a 64-bit password for unlocking the device NVPB lock bit. In addition to this password requirement, the NVPB lock bit is set '0' after power-up and reset to maintain the device in password protection mode. Successful execution of the Password Unlock command by entering the correct password clears the NVPB lock bit, allowing for block NVPBs to be modified. If the password provided is not correct, the NVPL lock bit remains locked and the state of the NVPBs cannot be modified. To place the device in password protection mode, the following steps are required: - Prior to entering the password protection mode, it is necessary to set a 64-bit password and to verify it (see *Password protection mode command set on page 42*). Password verification is only allowed during the password programming operation - 2. The password protection mode is then activated by programming the password protection mode lock bit to '0'. This operation is not reversible and once the bit is programmed it cannot be erased, the device permanently remains in password protection mode, and the 64-bit password can neither be retrieved nor reprogrammed. Moreover, all commands to the address where the password is stored, are disabled. Refer to *Table 19: Block protection status* and *Figure 5: Software protection scheme* for details on the block protection scheme. Refer to Section 6.3.4 for a description of the password protection mode command set. Note: There is no means to verify the password after it is set. If the password is lost after setting the password mode lock bit, there is no way to clear the NVPB lock bit.