

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# M41ST84Y M41ST84W

5.0 or 3.0V, 512 bit (64 x8) Serial RTC with Supervisory Functions

#### **FEATURES SUMMARY**

- 5.0 OR 3.0V OPERATING VOLTAGE
- SERIAL INTERFACE SUPPORTS I<sup>2</sup>C BUS (400kHz)
- OPTIMIZED FOR MINIMAL INTERCONNECT TO MCU
- 2.5 TO 5.5V OSCILLATOR OPERATING VOLTAGE
- AUTOMATIC SWITCH-OVER AND DESELECT CIRCUITRY
- CHOICE OF POWER-FAIL DESELECT VOLTAGES:
  - M41ST84Y:  $V_{CC} = 4.5 \text{ to } 5.5V$ ;  $4.20V \le V_{PFD} \le 4.50V$
  - M41ST84W:  $V_{CC} = 2.7 \text{ to } 3.6V$ ;  $2.55V \le V_{PFD} \le 2.70V$
- 1.25V REFERENCE (for PFI/PFO)
- COUNTERS FOR TENTHS/HUNDREDTHS OF SECONDS, SECONDS, MINUTES, HOURS, DAY, DATE, MONTH, YEAR, AND CENTURY
- 44 BYTES OF GENERAL PURPOSE RAM
- PROGRAMMABLE ALARM AND INTERRUPT FUNCTION (VALID EVEN DURING BATTERY BACK-UP MODE)
- WATCHDOG TIMER
- MICROPROCESSOR POWER-ON RESET
- BATTERY LOW FLAG
- POWER-DOWN TIME-STAMP (HT Bit)
- ULTRA-LOW BATTERY SUPPLY CURRENT OF 500 nA (max)
- OPTIONAL PACKAGING INCLUDES A 28-LEAD SOIC and SNAPHAT<sup>®</sup> TOP (to be ordered separately)
- SNAPHAT PACKAGE PROVIDES DIRECT CONNECTION FOR A SNAPHAT TOP, WHICH CONTAINS THE BATTERY AND CRYSTAL

Figure 1. 16-pin SOIC Package



Figure 2. 28-pin SOIC Package\*



October 2004 1/31

<sup>\*</sup> Contact Local Sales Office

# M41ST84Y, M41ST84W

# **TABLE OF CONTENTS**

| FEATURES SUMMARY                              | 1  |
|-----------------------------------------------|----|
| Figure 1. 16-pin SOIC Package                 | 1  |
| Figure 2. 28-pin SOIC Package*                | 1  |
|                                               | _  |
| SUMMARY DESCRIPTION                           |    |
| Figure 3. Logic Diagram                       |    |
| Table 1. Signal Names                         |    |
| Figure 4. 16-pin SOIC Connections             |    |
| Figure 5. 28-pin SOIC Connections             |    |
| Figure 6. Block Diagram                       |    |
| Figure 7. Hardware Hookup                     | 6  |
| OPERATING MODES                               | 7  |
| 2-Wire Bus Characteristics                    | 7  |
| Bus not busy                                  | 7  |
| Start data transfer                           | 7  |
| Stop data transfer                            | 7  |
| Data Valid                                    | 7  |
| Acknowledge                                   | 7  |
| Figure 8. Serial Bus Data Transfer Sequence   | 8  |
| Figure 9. Acknowledgement Sequence            | 8  |
| Figure 10.Bus Timing Requirements Sequence    | 9  |
| Table 2. AC Characteristics                   | 9  |
| READ Mode                                     | 10 |
| Figure 11.Slave Address Location              | 10 |
| Figure 12.READ Mode Sequence                  | 10 |
| Figure 13.Alternate READ Mode Sequence        | 11 |
| WRITE Mode                                    |    |
| Data Retention Mode                           |    |
| Figure 14.WRITE Mode Sequence                 | 11 |
| CLOCK OPERATION                               | 12 |
| Power-down Time-Stamp                         |    |
| TIMEKEEPER® Registers                         |    |
| Table 3. TIMEKEEPER® Register Map             |    |
| Calibrating the Clock                         |    |
| Figure 15.Crystal Accuracy Across Temperature |    |
| Figure 16.Clock Calibration                   |    |
| Setting Alarm Clock Registers                 |    |
| Figure 17.Alarm Interrupt Reset Waveform      |    |
| Table 4. Alarm Repeat Modes                   |    |
| Figure 18.Back-Up Mode Alarm Waveform         |    |
| Watchdog Timer                                |    |

**A**7/

| Square Wave Output                                                                          |     |
|---------------------------------------------------------------------------------------------|-----|
| Table 5. Square Wave Output Frequency                                                       |     |
| Power-on Reset                                                                              |     |
| Reset Input (RSTIN)                                                                         |     |
| Figure 19.RSTIN Timing Waveform                                                             |     |
| Table 6. Reset AC Characteristics                                                           |     |
| Power-fail INPUT/OUTPUT                                                                     |     |
| Century Bit                                                                                 |     |
| Output Driver Pin.                                                                          |     |
| Battery Low Warningtree tree Bit                                                            |     |
| Initial Power-on Defaults                                                                   |     |
| Table 7. t <sub>REC</sub> Definitions                                                       |     |
| Table 8. Default Values                                                                     |     |
| Table 6. Delault Values                                                                     | ۱ ک |
| MAXIMUM RATING                                                                              | 21  |
| Table 9. Absolute Maximum Ratings                                                           |     |
| Table 5. Absolute Maximum Hatings                                                           | _ ' |
| DC AND AC PARAMETERS                                                                        | 22  |
| Table 10. DC and AC Measurement Conditions                                                  | 22  |
| Figure 20.AC Testing Input/Output Waveforms                                                 |     |
| Table 11. Capacitance                                                                       |     |
| Table 12. DC Characteristics                                                                |     |
| Table 13. Crystal Electrical Characteristics (Externally Supplied)                          |     |
| Figure 21.Power Down/Up Mode AC Waveforms                                                   |     |
| Table 14. Power Down/Up AC Characteristics                                                  | 24  |
|                                                                                             |     |
| PACKAGE MECHANICAL INFORMATION                                                              | 25  |
| Figure 22.SO16 – 16-lead Plastic Small Outline, Package Outline                             | 25  |
| Table 15. SO16 – 16-lead Plastic Small Outline, Package Mechanical Data                     | 25  |
| Figure 23.SOH28 – 28-lead Plastic Small Outline, Battery SNAPHAT, Package Outline           |     |
| Table 16. SOH28 – 28-lead Plastic Small Outline, battery SNAPHAT, Package Mechanical Data 2 |     |
| Figure 24.SH – 4-pin SNAPHAT Housing for 48mAh Battery & Crystal, Package Outline           |     |
| Table 17. SH – 4-pin SNAPHAT Housing for 48mAh Battery & Crystal, Package Mechanical Data   |     |
| Figure 25.SH – 4-pin SNAPHAT Housing for 120mAh Battery & Crystal, Package Outline 2        |     |
| Table 18. SH – 4-pin SNAPHAT Housing for 120mAh Battery & Crystal, Package Mech. Data 2     | 28  |
| PART NUMBERING                                                                              | 29  |
|                                                                                             |     |
| Table 19. Ordering Information Scheme                                                       |     |
| Table 20. SNAPHAT Battery Table                                                             | 29  |
| REVISION HISTORY                                                                            | 30  |
|                                                                                             |     |
| Table 21. Document Revision History                                                         | JU  |

#### SUMMARY DESCRIPTION

The M41ST84Y/W Serial supervisory TIMEKEEP-ER® SRAM is a low power 512-bit static CMOS SRAM organized as 64 words by 8 bits. A built-in 32.768kHz oscillator (external crystal controlled) and 8 bytes of the SRAM (see Table 3., page 13) are used for the clock/calendar function and are configured in binary coded decimal (BCD) format. An additional 12 bytes of RAM provide status/control of Alarm, Watchdog and Square Wave functions. Addresses and data are transferred serially

An additional 12 bytes of RAM provide status/control of Alarm, Watchdog and Square Wave functions. Addresses and data are transferred serially via a two line, bi-directional I2C interface. The built-in address register is incremented automatically after each WRITE or READ data byte.

The M41ST84Y/W has a built-in power sense circuit which detects power failures and automatically switches to the battery supply when a power failure occurs. The energy needed to sustain the SRAM and clock operations can be supplied by a small lithium button-cell supply when a power failure occurs. Functions available to the user include a non-volatile, time-of-day clock/calendar, Alarm interrupts, Watchdog Timer and programmable Square Wave output. Other features include a Power-On Reset as well as an additional input (RSTIN) which can also generate an output Reset (RST). The eight clock address locations contain the century, year, month, date, day, hour, minute, second and tenths/hundredths of a second in 24

hour BCD format. Corrections for 28, 29 (leap year - valid until year 2100), 30 and 31 day months are made automatically.

The M41ST84Y/W is supplied in a 28-lead SOIC SNAPHAT® package (which integrates both crystal and battery in a single SNAPHAT top) or a 16-pin SOIC. The 28-pin, 330mil SOIC provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT housing containing the battery and crystal. The unique design allows the SNAPHAT battery/crystal package to be mounted on top of the SOIC package after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is also keyed to prevent reverse insertion.

The 28-pin SOIC and battery/crystal packages are shipped separately in plastic anti-static tubes or in Tape & Reel form. For the 28-lead SOIC, the battery/crystal package (e.g., SNAPHAT) part number is "M4TXX-BR12SH" (see Table 20., page 29).

**Caution:** Do not place the SNAPHAT battery/crystal top in conductive foam, as this will drain the lithium button-cell battery.

Figure 3. Logic Diagram



Note: 1. For SO16 package only.

Table 1. Signal Names

| XI <sup>(1)</sup>               | Oscillator Input                                    |
|---------------------------------|-----------------------------------------------------|
| XO <sup>(1)</sup>               | Oscillator Output                                   |
| ĪRQ/FT/OUT                      | Interrupt/Frequency Test/Out<br>Output (Open Drain) |
| PFI                             | Power Fail Input                                    |
| PFO                             | Power Fail Output                                   |
| RST                             | Reset Output (Open Drain)                           |
| RSTIN                           | Reset Input                                         |
| SCL                             | Serial Clock Input                                  |
| SDA                             | Serial Data Input/Output                            |
| SQW                             | Square Wave Output                                  |
| WDI                             | Watchdog Input                                      |
| V <sub>CC</sub>                 | Supply Voltage                                      |
| V <sub>BAT</sub> <sup>(1)</sup> | Battery Supply Voltage                              |
| V <sub>SS</sub>                 | Ground                                              |

Note: 1. For SO16 package only.

Figure 4. 16-pin SOIC Connections



Figure 5. 28-pin SOIC Connections



Figure 6. Block Diagram



Note: 1. Open drain output

Figure 7. Hardware Hookup



#### **OPERATING MODES**

The M41ST84Y/W clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct slave address (D0h). The 64 bytes contained in the device can then be accessed sequentially in the following order:

- Tenths/Hundredths of a Second Register
- Seconds Register
- 3. Minutes Register
- 4. Century/Hours Register
- Day Register
- 6. Date Register
- 7. Month Register
- 8. Year Register
- 9. Control Register
- 10. Watchdog Register
- 11 16. Alarm Registers
- 17 19. Reserved
- 20. Square Wave Register
- 21 64. User RAM

The M41ST84Y/W clock continually monitors  $V_{CC}$  for an out-of tolerance condition. Should  $V_{CC}$  fall below  $V_{PFD}$ , the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from a an out-of-tolerance system. When  $V_{CC}$  falls below  $V_{SO}$ , the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. As system power returns and  $V_{CC}$  rises above  $V_{SO}$ , the battery is disconnected, and the power supply is switched to external  $V_{CC}$ . Write protection continues until  $V_{CC}$  reaches  $V_{PFD}(min)$  plus  $t_{REC}$  (min).

For more information on Battery Storage Life refer to Application Note AN1012.

#### 2-Wire Bus Characteristics

The bus is intended for communication between different ICs. It consists of two lines: a bi-directional data signal (SDA) and a clock signal (SCL). Both the SDA and SCL lines must be connected to a positive supply voltage via a pull-up resistor.

The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is High.

 Changes in the data line, while the clock line is High, will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

**Bus not busy.** Both data and clock lines remain High.

**Start data transfer.** A change in the state of the data line, from High to Low, while the clock is High, defines the START condition.

**Stop data transfer.** A change in the state of the data line, from Low to High, while the clock is High, defines the STOP condition.

**Data Valid.** The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges with a ninth bit.

By definition a device that gives out a message is called "transmitter", the receiving device that gets the message is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves".

**Acknowledge.** Each byte of eight bits is followed by one Acknowledge Bit. This Acknowledge Bit is a low level put on the bus by the receiver whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable Low during the High period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line High to enable the master to generate the STOP condition.

Figure 8. Serial Bus Data Transfer Sequence



Figure 9. Acknowledgement Sequence





Figure 10. Bus Timing Requirements Sequence

**Table 2. AC Characteristics** 

| Symbol                             | Parameter <sup>(1)</sup>                                                            | Min | Max | Unit |
|------------------------------------|-------------------------------------------------------------------------------------|-----|-----|------|
| f <sub>SCL</sub>                   | SCL Clock Frequency                                                                 | 0   | 400 | kHz  |
| t <sub>BUF</sub>                   | Time the bus must be free before a new transmission can start                       | 1.3 |     | μs   |
| t <sub>F</sub>                     | SDA and SCL Fall Time                                                               |     | 300 | ns   |
| t <sub>HD:DAT</sub> <sup>(2)</sup> | Data Hold Time                                                                      | 0   |     | μs   |
| thd:sta                            | START Condition Hold Time<br>(after this period the first clock pulse is generated) | 600 |     | ns   |
| thigh                              | Clock High Period                                                                   | 600 |     | ns   |
| t <sub>LOW</sub>                   | Clock Low Period                                                                    | 1.3 |     | μs   |
| t <sub>R</sub>                     | SDA and SCL Rise Time                                                               |     | 300 | ns   |
| tsu:dat                            | Data Setup Time                                                                     | 100 |     | ns   |
| tsu:sta                            | START Condition Setup Time (only relevant for a repeated start condition)           | 600 |     | ns   |
| tsu:sto                            | STOP Condition Setup Time                                                           | 600 |     | ns   |

Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = -40 to 85°C; V<sub>CC</sub> = 2.7 to 3.6V or 4.5 to 5.5V (except where noted).

2. Transmitter must internally provide a hold time to bridge the undefined region (300ns max) of the falling edge of SCL.

#### **READ Mode**

In this mode the master reads the M41ST84Y/W slave after setting the slave address (see Figure 11., page 10). Following the WRITE Mode Control Bit  $(R/\overline{W}=0)$  and the Acknowledge Bit, the word address 'An' is written to the on-chip address pointer. Next the START condition and slave address are repeated followed by the READ Mode Control Bit  $(R/\overline{W}=1)$ . At this point the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an Acknowledge Bit to the slave transmitter. The address pointer is only incremented on reception of an Acknowledge Clock. The M41ST84Y/W slave transmitter will now place the data byte at address An+1 on the bus, the master receiver reads and acknowledges the new byte and the address pointer is incremented to "An+2."

This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter (see Figure 12., page 10).

The system-to-user transfer of clock data will be halted whenever the address being read is a clock address (00h to 07h). The update will resume either due to a Stop Condition or when the pointer increments to a non-clock or RAM address.

**Note:** This is true both in READ Mode and WRITE Mode.

An alternate READ Mode may also be implemented whereby the master reads the M41ST84Y/W slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer (see Figure 13., page 11).

Figure 11. Slave Address Location



Figure 12. READ Mode Sequence



Figure 13. Alternate READ Mode Sequence



#### **WRITE Mode**

In this mode the master transmitter transmits to the M41ST84Y/W slave receiver. Bus protocol is shown in Figure 14., page 11. Following the START condition and slave address, a logic '0' (R/ W=0) is placed on the bus and indicates to the addressed device that word address An will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The M41ST84Y/W slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address (see Figure 11., page 10) and again after it has received the word address and each data byte.

#### **Data Retention Mode**

With valid V<sub>CC</sub> applied, the M41ST84Y/W can be accessed as described above with READ or WRITE cycles. Should the supply voltage decay, the M41ST84Y/W will automatically deselect, write protecting itself when V<sub>CC</sub> falls between V<sub>PFD</sub>(max) and V<sub>PFD</sub>(min). This is accomplished by internally inhibiting access to the clock registers. At this time, the Reset pin ( $\overline{RST}$ ) is driven active and will remain active until V<sub>CC</sub> returns to nominal levels. When V<sub>CC</sub> falls below the Battery Back-up Switchover Voltage (V<sub>SO</sub>), power input is switched from the V<sub>CC</sub> pin to the SNAPHAT (or external) battery, and the clock registers and SRAM are maintained from the attached battery supply.

All outputs become high impedance. On power up, when  $V_{CC}$  returns to a nominal value, write protection continues for  $t_{REC}$ . The  $\overline{RST}$  signal also remains active during this time (see Figure 21., page 24).

For a further more detailed review of lifetime calculations, please see Application Note AN1012.

Figure 14. WRITE Mode Sequence



#### **CLOCK OPERATION**

The eight byte clock register (see Table 3., page 13) is used to both set the clock and to read the date and time from the clock, in a binary coded decimal format. Tenths/Hundredths of Seconds, Seconds, Minutes, and Hours are contained within the first four registers.

**Note:** A WRITE to any clock register will result in the Tenths/Hundredths of Seconds being reset to "00," and Tenths/Hundredths of Seconds cannot be written to any value other than "00."

Bits D6 and D7 of Clock Register 03h (Century/ Hours Register) contain the CENTURY ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a '1' will cause CB to toggle, either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial state). If CEB is set to a '0,' CB will not toggle. Bits D0 through D2 of Register 04h contain the Day (day of week). Registers 05h, 06h, and 07h contain the Date (day of month), Month and Years. The ninth clock register is the Control Register (this is described in the Clock Calibration section). Bit D7 of Register 01h contains the STOP Bit (ST). Setting this bit to a '1' will cause the oscillator to stop. If the device is expected to spend a significant amount of time on the shelf, the oscillator may be stopped to reduce current drain. When reset to a '0' the oscillator restarts within one second.

The eight clock registers may be read one byte at a time, or in a sequential block. The Control Register (Address location 08h) may be accessed independently. Provision has been made to assure that a clock update does not occur while any of the eight clock addresses are being read. If a clock ad-

dress is being read, an update of the clock registers will be halted. This will prevent a transition of data during the READ.

#### **Power-down Time-Stamp**

When a power failure occurs, the Halt Update Bit (HT) will automatically be set to a '1.' This will prevent the clock from updating the TIMEKEEPER® registers, and will allow the user to read the exact time of the power-down event. Resetting the HT Bit to a '0' will allow the clock to update the TIME-KEEPER registers with the current time. For more information, see Application Note AN1572.

# TIMEKEEPER® Registers

The M41ST84Y/W offers 12 additional internal registers which contain the Alarm, Watchdog, Flag, Square Wave and Control data. These registers are memory locations which contain external (user accessible) and internal copies of the data (usually referred to as BiPORT™ TIMEKEEPER cells). The external copies are independent of internal functions except that they are updated periodically by the simultaneous transfer of the incremented internal copy. The internal divider (or clock) chain will be reset upon the completion of a WRITE to any clock address.

The system-to-user transfer of clock data will be halted whenever the address being read is a clock address (00h to 07h). The update will resume either due to a Stop Condition or when the pointer increments to a non-clock or RAM address.

TIMEKEEPER and Alarm Registers store data in BCD. Control, Watchdog and Square Wave Registers store data in Binary Format.

Table 3. TIMEKEEPER® Register Map

| Adduses |      | Data          |          |        |      |             |                 |     | Function/F    | Range     |
|---------|------|---------------|----------|--------|------|-------------|-----------------|-----|---------------|-----------|
| Address | D7   | D6            | D5       | D4     | D3   | D2          | D1              | D0  | BCD For       | mat       |
| 00h     |      | 0.1 Se        | conds    |        |      | 0.01 S      | econds          |     | Seconds       | 00-99     |
| 01h     | ST   | 1             | 0 Second | ls     |      | Sec         | onds            |     | Seconds       | 00-59     |
| 02h     | 0    | 1             | 0 Minute | S      |      | Min         | utes            |     | Minutes       | 00-59     |
| 03h     | CEB  | СВ            | 10 H     | lours  | Н    | ours (24 H  | lour Form       | at) | Century/Hours | 0-1/00-23 |
| 04h     | TR   | 0             | 0        | 0      | 0    | D           | ay of Wee       | ek  | Day           | 01-7      |
| 05h     | 0    | 0             | 10 [     | Date   |      | Date: Day   | of Month        |     | Date          | 01-31     |
| 06h     | 0    | 0             | 0        | 10M    |      | Мо          | nth             |     | Month         | 01-12     |
| 07h     |      | 10 Years Year |          | Years  |      | Year        |                 |     | Year          | 00-99     |
| 08h     | OUT  | FT            | S        |        | (    | Calibration | า               |     | Control       |           |
| 09h     | WDS  | BMB4          | BMB3     | BMB2   | BMB1 | BMB0        | RB1             | RB0 | Watchdog      |           |
| 0Ah     | AFE  | SQWE          | ABE      | Al 10M |      | Alarm       | Month           |     | Al Month      | 01-12     |
| 0Bh     | RPT4 | RPT5          | AI 10    | Date   |      | Alarm       | Date            |     | Al Date       | 01-31     |
| 0Ch     | RPT3 | HT            | AI 10    | Hour   |      | Alarm       | Hour            |     | Al Hour       | 00-23     |
| 0Dh     | RPT2 | Alar          | m 10 Min | utes   |      | Alarm I     | <b>V</b> inutes |     | Al Min        | 00-59     |
| 0Eh     | RPT1 | Aları         | m 10 Sec | onds   |      | Alarm S     | Seconds         |     | Al Sec        | 00-59     |
| 0Fh     | WDF  | AF            | 0        | BL     | 0    | 0           | 0               | 0   | Flags         |           |
| 10h     | 0    | 0             | 0        | 0      | 0    | 0           | 0               | 0   | Reserved      |           |
| 11h     | 0    | 0             | 0        | 0      | 0    | 0           | 0               | 0   | Reserved      |           |
| 12h     | 0    | 0             | 0        | 0      | 0    | 0           | 0               | 0   | Reserved      |           |
| 13h     | RS3  | RS2           | RS1      | RS0    | 0    | 0           | 0               | 0   | SQW           |           |

Keys: S = Sign Bit

FT = Frequency Test Bit

ST = Stop Bit

0 = Must be set to zero

BL = Battery Low Flag (Read only) BMB0-BMB4 = Watchdog Multiplier Bits

CEB = Century Enable Bit

CB = Century Bit

OUT = Output level

AFE = Alarm Flag Enable Flag

RB0-RB1 = Watchdog Resolution Bits

WDS = Watchdog Steering Bit

ABE = Alarm in Battery Back-Up Mode Enable Bit

RPT1-RPT5 = Alarm Repeat Mode Bits
WDF = Watchdog flag (Read only)
AF = Alarm flag (Read only)

SQWE = Square Wave Enable RS0-RS3 = SQW Frequency

HT = Halt Update Bit

TR = t<sub>REC</sub> Bit

#### Calibrating the Clock

The M41ST84Y/W is driven by a quartz controlled oscillator with a nominal frequency of 32,768Hz. The devices are tested not exceed +/-35 ppm (parts per million) oscillator frequency error at 25°C, which equates to about +/-1.53 minutes per month. When the Calibration circuit is properly employed, accuracy improves to better than ±2 ppm at 25°C.

The oscillation rate of crystals changes with temperature (see Figure 15., page 15). Therefore, the M41ST84Y/W design employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in Figure 16., page 15. The number of times pulses which are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five Calibration bits found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down.

The Calibration bits occupy the five lower order bits (D4-D0) in the Control Register (08h). These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a Sign Bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is running at exactly 32,768Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month

which corresponds to a total range of +5.5 or -2.75 minutes per month.

Two methods are available for ascertaining how much calibration a given M41ST84Y/W may require.

The first involves setting the clock, letting it run for a month and comparing it to a known accurate reference and recording deviation over a fixed period of time. Calibration values, including the number of seconds lost or gained in a given period, can be found in Application Note AN934: TIMEKEEPER CALIBRATION. This allows the designer to give the end user the ability to calibrate the clock as the environment requires, even if the final product is packaged in a non-user serviceable enclosure. The designer could provide a simple utility that accesses the Calibration byte.

The second approach is better suited to a manufacturing environment, and involves the use of the  $\overline{IRQ/FT/OUT}$  pin. The pin will toggle at 512Hz, when the Stop Bit (ST, D7 of 01h) is '0,' the Frequency Test Bit (FT, D6 of 08h) is '1,' the Alarm Flag Enable Bit (AFE, D7 of 0Ah) is '0,' and the Watchdog Steering Bit (WDS, D7 of 09h) is '1' or the Watchdog Register (09h = 0) is reset.

Any deviation from 512Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.010124Hz would indicate a +20 ppm oscillator frequency error, requiring a -10 (XX001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency.

The IRQ/FT/OUT pin is an open drain output which requires a pull-up resistor to  $V_{CC}$  for proper operation. A 500 to 10k resistor is recommended in order to control the rise time. The FT Bit is cleared on power-down.





Figure 16. Clock Calibration



#### **Setting Alarm Clock Registers**

Address locations 0Ah-0Eh contain the alarm settings. The alarm can be configured to go off at a prescribed time on a specific month, date, hour, minute, or second, or repeat every year, month, day, hour, minute, or second. It can also be programmed to go off while the M41ST84Y/W is in the battery back-up to serve as a system wake-up call. Bits RPT5-RPT1 put the alarm in the repeat mode of operation. Table 4., page 16 shows the possible configurations. Codes not listed in the table default to the once per second mode to quickly alert the user of an incorrect alarm setting.

When the clock information matches the alarm clock settings based on the match criteria defined by RPT5-RPT1, the AF (Alarm Flag) is set. If AFE (Alarm Flag Enable) is also set, the alarm condition activates the IRQ/FT/OUT pin.

**Note:** If the address pointer is allowed to increment to the Flag Register address, an alarm condition will not cause the Interrupt/Flag to occur until the address pointer is moved to a different ad-

dress. It should also be noted that if the last address written is the "Alarm Seconds," the address pointer will increment to the Flag address, causing this situation to occur.

The IRQ/FT/OUT output is cleared by a READ to the Flags Register as shown in Figure 17. A subsequent READ of the Flags Register is necessary to see that the value of the Alarm Flag has been reset to '0.'

The IRQ/FT/OUT pin can also be activated in the battery back-up mode. The IRQ/FT/OUT will go low if an alarm occurs and both ABE (Alarm in Battery Back-up Mode Enable) and AFE are set. The ABE and AFE Bits are reset during power-up, therefore an alarm generated during power-up will only set AF. The user can read the Flag Register at system boot-up to determine if an alarm was generated while the M41ST84Y/W was in the deselect mode during power-up. Figure 18., page 17 illustrates the back-up mode alarm timing.

Figure 17. Alarm Interrupt Reset Waveform



**Table 4. Alarm Repeat Modes** 

| RPT5 | RPT4 | RPT3 | RPT2 | RPT1 | Alarm Setting   |
|------|------|------|------|------|-----------------|
| 1    | 1    | 1    | 1    | 1    | Once per Second |
| 1    | 1    | 1    | 1    | 0    | Once per Minute |
| 1    | 1    | 1    | 0    | 0    | Once per Hour   |
| 1    | 1    | 0    | 0    | 0    | Once per Day    |
| 1    | 0    | 0    | 0    | 0    | Once per Month  |
| 0    | 0    | 0    | 0    | 0    | Once per Year   |



Figure 18. Back-Up Mode Alarm Waveform

#### **Watchdog Timer**

The watchdog timer can be used to detect an out-of-control microprocessor. The user programs the watchdog timer by setting the desired amount of time-out into the Watchdog Register, address 09h. Bits BMB4-BMB0 store a binary multiplier and the two lower order bits RB1-RB0 select the resolution, where 00 = 1/16 second, 01 = 1/4 second, 10 = 1 second, and 11 = 4 seconds. The amount of time-out is then determined to be the multiplication of the five-bit multiplier value with the resolution. (For example: writing 00001110 in the Watchdog Register = 3\*1, or 3 seconds).

**Note:** Accuracy of timer is within  $\pm$  the selected resolution.

If the processor does not reset the timer within the specified period, the M41ST84Y/W sets the WDF (Watchdog Flag) and generates a watchdog interrupt or a microprocessor reset.

The most significant bit of the Watchdog Register is the Watchdog Steering Bit (WDS). When set to a '0,' the watchdog will activate the  $\overline{\text{IRQ}}/\text{FT/OUT}$  pin when timed-out. When WDS is set to a '1,' the watchdog will output a negative pulse on the RST pin for tree. The Watchdog register, FT, AFE, ABE and SQWE Bits will reset to a '0' at the end of a Watchdog time-out when the WDS Bit is set to a '1'

The watchdog timer can be reset by two methods: 1) a transition (high-to-low or low-to-high) can be applied to the Watchdog Input pin (WDI) or 2) the microprocessor can perform a WRITE of the Watchdog Register. The time-out period then starts over.

Note: The WDI pin should be tied to  $V_{SS}$  if not used

In order to perform a software reset of the watchdog timer, the original time-out period can be written into the Watchdog Register, effectively restarting the count-down cycle.

Should the watchdog timer time-out, and the WDS Bit is programmed to output an interrupt, a value of 00h needs to be written to the Watchdog Register in order to clear the IRQ/FT/OUT pin. This will also disable the watchdog function until it is again programmed correctly. A READ of the Flags Register will reset the Watchdog Flag (Bit D7; Register 0Fh).

The watchdog function is automatically disabled upon power-up and the Watchdog Register is cleared. If the watchdog function is set to output to the  $\overline{IRQ}/FT/OUT$  pin and the Frequency Test (FT) function is activated, the watchdog function prevails and the Frequency Test function is denied.

**5** 

## **Square Wave Output**

The M41ST84Y/W offers the user a programmable square wave function which is output on the SQW pin. The RS3-RS0 Bits located in 13h establish the square wave output frequency. These frequencies are listed in Table 5. Once the selection

of the SQW frequency has been completed, the SQW pin can be turned on and off under software control with the Square Wave Enable Bit (SQWE) located in Register 0Ah.

**Table 5. Square Wave Output Frequency** 

|     | Square V | Vave Bits |     | Square    | e Wave |
|-----|----------|-----------|-----|-----------|--------|
| RS3 | RS2      | RS1       | RS0 | Frequency | Units  |
| 0   | 0        | 0         | 0   | None      | -      |
| 0   | 0        | 0         | 1   | 32.768    | kHz    |
| 0   | 0        | 1         | 0   | 8.192     | kHz    |
| 0   | 0        | 1         | 1   | 4.096     | kHz    |
| 0   | 1        | 0         | 0   | 2.048     | kHz    |
| 0   | 1        | 0         | 1   | 1.024     | kHz    |
| 0   | 1        | 1         | 0   | 512       | Hz     |
| 0   | 1        | 1         | 1   | 256       | Hz     |
| 1   | 0        | 0         | 0   | 128       | Hz     |
| 1   | 0        | 0         | 1   | 64        | Hz     |
| 1   | 0        | 1         | 0   | 32        | Hz     |
| 1   | 0        | 1         | 1   | 16        | Hz     |
| 1   | 1        | 0         | 0   | 8         | Hz     |
| 1   | 1        | 0         | 1   | 4         | Hz     |
| 1   | 1        | 1         | 0   | 2         | Hz     |
| 1   | 1        | 1         | 1   | 1         | Hz     |

#### **Power-on Reset**

The M41ST84Y/W continuously monitors  $V_{CC}$ . When  $V_{CC}$  falls to the power fail detect trip point, the RST pulls low (open drain) and remains low on power-up for  $t_{REC}$  after  $V_{CC}$  passes  $V_{PFD}(max)$ . The RST pin is an open drain output and an appropriate pull-up resistor should be chosen to control rise time.

## Reset Input (RSTIN)

The M41ST84Y/W provides an independent input which can generate an output reset. The duration and function of this reset is identical to a reset generated by a power cycle. Table 6., page 19 and Figure 19., page 19 illustrate the AC reset characteristics of this function. Pulses sho<u>rter than table</u> will not generate a reset condition. RSTIN is internally pulled up to  $V_{CC}$  through a  $100k\Omega$  resistor.

Figure 19. RSTIN Timing Waveform



Note: With pull-up resistor

**Table 6. Reset AC Characteristics** 

| Symbol                 | Parameter <sup>(1)</sup> | Min | Max | Unit |
|------------------------|--------------------------|-----|-----|------|
| t <sub>RLRH</sub> (2)  | RSTIN Low to RSTIN High  | 200 |     | ns   |
| t <sub>RHRSH</sub> (3) | RSTIN High to RST High   | 40  | 200 | ms   |

Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = -40 to 85°C; V<sub>CC</sub> = 2.7 to 3.6V or 4.5 to 5.5V (except where noted).

- 2. Pulse width less than 50ns will result in no RESET (for noise immunity).
- 3. Programmable (see Table 8., page 21)

#### Power-fail INPUT/OUTPUT

The Power-Fail Input (PFI) is compared to an internal reference voltage (1.25V). If PFI is less than the power-fail threshold ( $V_{PFI}$ ), the Power-Fail Output ( $\overline{PFO}$ ) will go low. This function is intended for use as an under-voltage detector to signal a failing power supply. Typically PFI is connected through an external voltage divider (see Figure 7., page 6) to either the unregulated DC input (if it is available) or the regulated output of the  $V_{CC}$  regulator. The voltage divider can be set up such that the voltage at PFI falls below  $V_{PFI}$  several milliseconds before the regulated  $V_{CC}$  input to the M41ST84Y/W or the microprocessor drops below the minimum operating voltage.

During battery back-up, the power-fail comparator turns off and PFO goes (or remains) low. This occurs after  $V_{CC}$  drops below  $V_{PFD}(min)$ . When power returns, PFO is forced high, irrespective of  $V_{PFI}$  for the write protect time ( $t_{REC}$ ), which is the time from  $V_{PFD}(max)$  until the inputs are recognized. At the end of this time, the power-fail comparator is enabled and PFO follows PFI. If the comparator is unused, PFI should be connected to  $V_{SS}$  and  $\overline{PFO}$  left unconnected.

#### **Century Bit**

Bits D7 and D6 of Clock Register 03h contain the CENTURY ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a "1" will cause CB to toggle, either from a "0" to "1" or from "1" to "0" at the turn of the century (depending upon its initial state). If CEB is set to a "0", CB will not toggle.

# **Output Driver Pin**

When the FT Bit, AFE Bit and watchdog register are not set, the IRQ/FT/OUT pin becomes an output driver that reflects the contents of D7 of the Control Register. In other words, when D7 (OUT Bit) and D6 (FT Bit) of address location 08h are a '0,' then the IRQ/FT/OUT pin will be driven low.

**Note:** The IRQ/FT/OUT pin is an open drain which requires an external pull-up resistor.

#### **Battery Low Warning**

The M41ST84Y/W automatically performs battery voltage monitoring upon power-up and at factory-programmed time intervals of approximately 24 hours. The Battery Low (BL) Bit, Bit D4 of Flags Register 0Fh, will be asserted if the battery voltage is found to be less than approximately 2.5V. The

BL Bit will remain asserted until completion of battery replacement and subsequent battery low monitoring tests, either during the next power-up sequence or the next scheduled 24-hour interval.

If a battery low is generated during a power-up sequence, this indicates that the battery is below approximately 2.5 volts and may not be able to maintain data integrity in the SRAM. Data should be considered suspect and verified as correct. A fresh battery should be installed.

If a battery low indication is generated during the 24-hour interval check, this indicates that the battery is near end of life. However, data is not compromised due to the fact that a nominal  $V_{CC}$  is supplied. In order to insure data integrity during subsequent periods of battery back-up mode, the battery should be replaced. The SNAPHAT top may be replaced while  $V_{CC}$  is applied to the device.

**Note**: This will cause the clock to lose time during the interval the SNAPHAT battery/crystal top is disconnected.

The M41ST84Y/W only monitors the battery when a nominal  $V_{CC}$  is applied to the device. Thus applications which require extensive durations in the battery back-up mode should be powered-up periodically (at least once every few months) in order for this technique to be beneficial. Additionally, if a battery low is indicated, data integrity should be verified upon power-up via a checksum or other technique.

### t<sub>REC</sub> Bit

Bit D7 of Clock Register 04h contains the  $t_{REC}$  Bit (TR).  $t_{REC}$  refers to the automatic continuation of the deselect time after  $V_{CC}$  reaches  $V_{PFD}$ . This allows for a voltage setting time before WRITEs may again be performed to the device after a power-down condition. The  $t_{REC}$  Bit will allow the user to set the length of this deselect time as defined by Table 7., page 21.

## **Initial Power-on Defaults**

Upon initial application of power to the device, the following register bits are set to a '0' state: Watchdog Register, TR, FT, AFE, ABE, and SQWE. The following bits are set to a '1' state: ST, OUT, and HT (see Table 8., page 21).

Table 7. t<sub>REC</sub> Definitions

| t <sub>REC</sub> Bit (TR) | STOP Bit (ST) | t <sub>REC</sub> | Time               | Units  |
|---------------------------|---------------|------------------|--------------------|--------|
| TREC DIT (TT)             | 310F Bit (31) | Min              | Max                | Office |
| 0                         | 0             | 96               | 98                 | ms     |
| 0                         | 1             | 40               | 200 <sup>(1)</sup> | ms     |
| 1                         | Х             | 50               | 2000               | μs     |

Note: 1. Default Setting

**Table 8. Default Values** 

| Condition                                                    | TR | ST | нт | Out | FT | AFE | ABE | SQWE | WATCHDOG<br>Register <sup>(1)</sup> |
|--------------------------------------------------------------|----|----|----|-----|----|-----|-----|------|-------------------------------------|
| Initial Power-up (Battery Attach for SNAPHAT) <sup>(2)</sup> | 0  | 1  | 1  | 1   | 0  | 0   | 0   | 0    | 0                                   |
| Subsequent Power-up (with battery back-up) <sup>(3)</sup>    | UC | UC | 1  | UC  | 0  | 0   | 0   | 0    | 0                                   |

Note: 1. WDS, BMB0-BMB4, RB0, RB1.

2. State of other control bits undefined.

3. UC = Unchanged

## **MAXIMUM RATING**

Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is

not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

**Table 9. Absolute Maximum Ratings** 

| Symbol                          | Parameter                                                 |                      | Value                    | Unit |
|---------------------------------|-----------------------------------------------------------|----------------------|--------------------------|------|
| T <sub>STG</sub>                | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | SNAPHAT <sup>®</sup> | -40 to 85                | °C   |
| 1516                            | Clorage Tomperature (VCC Cit, Coomator Cit)               | SOIC                 | -55 to 125               | °C   |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead Solder Temperature for 10 seconds                    | 260                  | °C                       |      |
| V <sub>IO</sub>                 | Input or Output Voltages                                  |                      | $-0.3$ to $V_{CC} + 0.3$ | V    |
| Vaa                             | Supply Voltage                                            | M41ST84Y             | -0.3 to 7.0              | V    |
| <b>v</b> CC                     | V <sub>CC</sub> Supply Voltage                            |                      | -0.3 to 4.6              | V    |
| Io                              | Output Current                                            |                      | 20                       | mA   |
| P <sub>D</sub>                  | Power Dissipation                                         |                      | 1                        | W    |

Note: 1. For SO package, standard (SnPb) lead finish: Reflow at peak temperature of 225°C (total thermal budget not to exceed 180°C for between 90 to 150 seconds).

CAUTION: Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up mode.

CAUTION: Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets.

For SO package, Lead-free (Pb-free) lead finish: Reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds).

# DC AND AC PARAMETERS

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measure-

ment Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

**Table 10. DC and AC Measurement Conditions** 

| Parameter                             | M41ST84Y                  | M41ST84W                  |
|---------------------------------------|---------------------------|---------------------------|
| V <sub>CC</sub> Supply Voltage        | 4.5 to 5.5V               | 2.7 to 3.6V               |
| Ambient Operating Temperature         | −40 to 85°C               | -40 to 85°C               |
| Load Capacitance (C <sub>L</sub> )    | 100pF                     | 50pF                      |
| Input Rise and Fall Times             | ≤ 50ns                    | ≤ 50ns                    |
| Input Pulse Voltages                  | 0.2 to 0.8V <sub>CC</sub> | 0.2 to 0.8V <sub>CC</sub> |
| Input and Output Timing Ref. Voltages | 0.3 to 0.7V <sub>CC</sub> | 0.3 to 0.7V <sub>CC</sub> |

Note: Output Hi-Z is defined as the point where data is no longer driven.

Figure 20. AC Testing Input/Output Waveforms



Note: 50pF for M41ST84W.

Table 11. Capacitance

| Symbol              | Parameter <sup>(1,2)</sup>                        | Min | Max | Unit |
|---------------------|---------------------------------------------------|-----|-----|------|
| C <sub>IN</sub>     | Input Capacitance                                 |     | 7   | pF   |
| C <sub>IO</sub> (3) | Input / Output Capacitance                        |     | 10  | pF   |
| t <sub>LP</sub>     | Low-pass filter input time constant (SDA and SCL) |     | 50  | ns   |

Note: 1. Effective capacitance measured with power supply at 5V. Sampled only, not 100% tested.

- 2. At 25°C, f = 1MHz.
- 3. Outputs deselected.

**Table 12. DC Characteristics** 

| Sym                            | Parameter                                         | Test                                            | M41ST84Y           |       |                       | M41ST84W           |       |                       | Unit |
|--------------------------------|---------------------------------------------------|-------------------------------------------------|--------------------|-------|-----------------------|--------------------|-------|-----------------------|------|
| Sym                            | Parameter                                         | Condition <sup>(1)</sup>                        | Min                | Тур   | Max                   | Min                | Тур   | Max                   | Unit |
| lava                           | Battery Current OSC<br>ON                         | T <sub>A</sub> = 25°C,<br>V <sub>CC</sub> = 0V, |                    | 400   | 500                   |                    | 400   | 500                   | nA   |
| I <sub>BAT</sub>               | Battery Current OSC<br>OFF                        | $V_{BAT} = 3V$                                  |                    | 50    |                       |                    | 50    |                       | nA   |
| I <sub>CC1</sub>               | Supply Current                                    | f = 400kHz                                      |                    |       | 1.4                   |                    |       | 0.75                  | mA   |
| I <sub>CC2</sub>               | Supply Current<br>(Standby)                       | SCL, SDA = V <sub>CC</sub> - 0.3V               |                    |       | 1                     |                    |       | 0.50                  | mA   |
|                                | Input Leakage Current                             | $0V \le V_{IN} \le V_{CC}$                      |                    |       | ±1                    |                    |       | ±1                    | μΑ   |
| I <sub>LI</sub> <sup>(2)</sup> | Input Leakage Current (PFI)                       |                                                 | -25                | 2     | 25                    | -25                | 2     | 25                    | nA   |
| I <sub>LO</sub> <sup>(3)</sup> | Output Leakage<br>Current                         | $0V \le V_{OUT} \le V_{CC}$                     |                    |       | ±1                    |                    |       | ±1                    | μА   |
| V <sub>IH</sub>                | Input High Voltage                                |                                                 | 0.7V <sub>CC</sub> |       | V <sub>CC</sub> + 0.3 | 0.7V <sub>CC</sub> |       | V <sub>CC</sub> + 0.3 | ٧    |
| V <sub>IL</sub>                | Input Low Voltage                                 |                                                 | -0.3               |       | 0.3V <sub>CC</sub>    | -0.3               |       | 0.3V <sub>CC</sub>    | V    |
| V <sub>BAT</sub>               | Battery Voltage                                   |                                                 | 2.5                | 3.0   | 3.5 <sup>(6)</sup>    | 2.5                | 3.0   | 3.5 <sup>(6)</sup>    | ٧    |
| V <sub>OH</sub>                | Output High Voltage <sup>(4)</sup>                | $I_{OH} = -1.0$ mA                              | 2.4                |       |                       | 2.4                |       |                       | V    |
|                                | Output Low Voltage                                | I <sub>OL</sub> = 3.0mA                         |                    |       | 0.4                   |                    |       | 0.4                   | V    |
| V <sub>OL</sub>                | Output Low Voltage<br>(Open Drain) <sup>(5)</sup> | I <sub>OL</sub> = 10mA                          |                    |       | 0.4                   |                    |       | 0.4                   | V    |
|                                | Pull-up Supply Voltage<br>(Open Drain)            | RST,<br>IRQ/FT/OUT                              |                    |       | 5.5                   |                    |       | 3.6                   | ٧    |
| V <sub>PFD</sub>               | Power Fail Deselect                               |                                                 | 4.20               | 4.40  | 4.50                  | 2.55               | 2.60  | 2.70                  | ٧    |
| V <sub>PFI</sub>               | PFI Input Threshold                               | $V_{CC} = 5V(Y)$<br>$V_{CC} = 3V(V)$            | 1.225              | 1.250 | 1.275                 | 1.225              | 1.250 | 1.275                 | ٧    |
|                                | PFI Hysteresis                                    | PFI Rising                                      |                    | 20    | 70                    |                    | 20    | 70                    | mV   |
| V <sub>SO</sub>                | Battery Back-up<br>Switchover                     |                                                 |                    | 2.5   |                       |                    | 2.5   |                       | V    |

Note: 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to  $85^{\circ}C$ ;  $V_{CC} = 2.7$  to 3.6V or 4.5 to 5.5V (except where noted). 2.  $\overline{\text{RSTIN}}$  internally pulled-up to  $V_{CC}$  through  $100 \text{K}\Omega$  resistor. WDI internally pulled-down to  $V_{SS}$  through  $100 \text{K}\Omega$  resistor.

3. Outputs deselected.

4. For PFO and SQW pins (CMOS).

5. For IRQ/FT/OUT, RST pins (Open Drain): if pulled-up to supply other than V<sub>CC</sub>, this supply must be equal to, or less than 3.0V when V<sub>CC</sub> = 0V (during battery back-up mode).

6. For rechargeable back-up, V<sub>BAT</sub> (max) may be considered V<sub>CC</sub>.

Table 13. Crystal Electrical Characteristics (Externally Supplied)

| Symbol         | Parameter <sup>(1,2)</sup> | Тур    | Min | Max | Unit |
|----------------|----------------------------|--------|-----|-----|------|
| f <sub>0</sub> | Resonant Frequency         | 32.768 |     |     | kHz  |
| R <sub>S</sub> | Series Resistance          |        |     | 50  | kΩ   |
| CL             | Load Capacitance           | 12.5   |     |     | pF   |

Note: 1. Load capacitors are integrated within the M41ST84Y/W. Circuit board layout considerations for the 32.768kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account.

 STMicroelectronics recommends the KDS DT-38: 1TA/1TC252E127, Tuning Fork Type (thru-hole) or the DMX-26S: 1TJS125FH2A212, (SMD) quartz crystal for industrial temperature operations. KDS can be contacted at kouhou@kdsj.co.jp or http://www.kdsj.co.jp for further information on this crystal type.



Figure 21. Power Down/Up Mode AC Waveforms

Table 14. Power Down/Up AC Characteristics

| Symbol                         | Parameter <sup>(1)</sup>                                                   | Min | Тур | Max | Unit  |
|--------------------------------|----------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>F</sub> <sup>(2)</sup>  | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 |     |     | μs    |
| t <sub>FB</sub> <sup>(3)</sup> | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time        | 10  |     |     | μs    |
| t <sub>PFD</sub>               | PFI to PFO Propagation Delay                                               |     | 15  | 25  | μs    |
| t <sub>R</sub>                 | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 10  |     |     | μѕ    |
| t <sub>RB</sub>                | VSS to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time                    | 1   |     |     | μs    |
| t <sub>REC(4)</sub>            | Power up Deselect Time                                                     | 40  |     | 200 | ms    |
| t <sub>DR</sub> <sup>(5)</sup> | Expected Data Retention Time                                               | 10  |     |     | YEARS |

Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = -40 to 85°C; V<sub>CC</sub> = 2.7 to 3.6V or 4.5 to 5.5V (except where noted).

2. V<sub>PFD</sub>(max) to V<sub>PFD</sub>(min) fall time of less than tF may result in deselection/write protection not occurring until 200µs after V<sub>CC</sub> passes VPFD(min).

3. VPFD(min) to VSS fall time of less than tFB may cause corruption of RAM data.

4. Programmable (see Table 7., page 21)

5. At 25°C (when using SOH28 + M4T28-BR12SH SNAPHAT top); V<sub>CC</sub> = 0V.

# PACKAGE MECHANICAL INFORMATION

Figure 22. SO16 - 16-lead Plastic Small Outline, Package Outline



Note: Drawing is not to scale.

Table 15. SO16 – 16-lead Plastic Small Outline, Package Mechanical Data

| Symbol |      | mm   |       |       | inches |       |
|--------|------|------|-------|-------|--------|-------|
| Symbol | Тур. | Min. | Max.  | Тур.  | Min.   | Max.  |
| А      |      |      | 1.75  |       |        | 0.069 |
| A1     |      | 0.10 | 0.25  |       | 0.004  | 0.010 |
| A2     |      |      | 1.60  |       |        | 0.063 |
| В      |      | 0.35 | 0.46  |       | 0.014  | 0.018 |
| С      |      | 0.19 | 0.25  |       | 0.007  | 0.010 |
| D      |      | 9.80 | 10.00 |       | 0.386  | 0.394 |
| E      |      | 3.80 | 4.00  |       | 0.150  | 0.158 |
| е      | 1.27 | _    | -     | 0.050 | _      | -     |
| Н      |      | 5.80 | 6.20  |       | 0.228  | 0.244 |
| L      |      | 0.40 | 1.27  |       | 0.016  | 0.050 |
| а      |      | 0°   | 8°    |       | 0°     | 8°    |
| N      |      | 16   |       |       | 16     |       |
| СР     |      |      | 0.10  |       |        | 0.004 |