

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# M48T129Y M48T129V

# 5.0 or 3.3 V, 1 Mbit (128 Kbit x 8) TIMEKEEPER® SRAM

Not recommended for new design

#### **Features**

- Integrated, ultra low power SRAM, real-time clock, power-fail control circuit, battery, and crystal
- BCD coded century, year, month, day, date, hours, minutes, and seconds
- Battery low warning flag
- Automatic power-fail chip deselect and WRITE protection
- Two WRITE protect voltages: (V<sub>PFD</sub> = power-fail deselect voltage)
  - M48T129Y:  $V_{CC}$  = 4.5 to 5.5 V; 4.2 V  $\leq$  V<sub>PFD</sub>  $\leq$  4.5 V
  - M48T129V:  $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}$ ; 2.7 V  $\leq$  V<sub>PFD</sub>  $\leq$  3.0 V
- Conventional SRAM operation; unlimited WRITE cycles
- Software controlled clock calibration for high accuracy applications
- 10 years of data retention and clock operation in the absence of power
- Self-contained battery and crystal in DIP package
- Microprocessor power-on reset (valid even during battery backup mode)
- Programmable alarm output active in battery backup mode
- RoHS compliant
  - Lead-free second level interconnect



# **Contents**

| 1    | Desc | eription                                            |
|------|------|-----------------------------------------------------|
| 2    | Oper | rating modes                                        |
|      | 2.1  | READ mode                                           |
|      | 2.2  | WRITE mode                                          |
|      | 2.3  | Data retention mode                                 |
| 3    | Cloc | k operations                                        |
|      | 3.1  | TIMEKEEPER® registers                               |
|      | 3.2  | TIMEKEEPER® registers                               |
|      | 3.3  | Setting the clock                                   |
|      | 3.4  | Stopping and starting the oscillator                |
|      | 3.5  | Calibrating the clock                               |
|      | 3.6  | Setting the alarm clock                             |
|      | 3.7  | Watchdog timer                                      |
|      | 3.8  | Power-on reset                                      |
|      | 3.9  | Battery low warning                                 |
|      | 3.10 | Initial power-on defaults                           |
|      | 3.11 | V <sub>CC</sub> noise and negative going transients |
| 4    | Maxi | mum ratings                                         |
| 5 50 | DC a | and AC parameters                                   |
| 6    | Pack | age mechanical data                                 |
| 7    | Envi | ronmental information                               |
| 8    | Part | numbering 26                                        |
| 9    | Revi | sion history                                        |

# **List of tables**

| Table 1.<br>Table 2.   | Signal names                                                | 7  |
|------------------------|-------------------------------------------------------------|----|
| Table 3.               | READ mode AC characteristics                                |    |
| Table 4.<br>Table 5.   | WRITE mode AC characteristics                               |    |
| Table 5.               | TIMEKEEPER® register map                                    |    |
| Table 7.               | Absolute maximum ratings                                    |    |
| Table 8.               | Operating and AC measurement conditions                     |    |
| Table 9.               | Capacitance                                                 |    |
| Table 10.              | DC characteristics                                          | 2  |
| Table 11.<br>Table 12. | Power down/up AC characteristics                            | 3  |
| Table 12.              | DMDIDOO OO nin ningtis DID mandula mandunan mandanisal data |    |
| Table 14.              | Ordering information scheme                                 | :6 |
| Table 15.              | Document revision history                                   | 7  |
|                        |                                                             |    |
|                        | Ordering information scheme                                 |    |
|                        | 18,                                                         |    |
|                        | cO <sup>1</sup>                                             |    |
|                        |                                                             |    |
|                        |                                                             |    |
|                        |                                                             |    |
|                        | (5)                                                         |    |
|                        |                                                             |    |
|                        |                                                             |    |
|                        | , OO, O                                                     |    |
|                        | 010                                                         |    |
|                        | · C                                                         |    |
|                        |                                                             |    |
|                        |                                                             |    |
| 1050                   |                                                             |    |
| 10-                    |                                                             |    |
|                        | ate Product(s).                                             |    |
|                        |                                                             |    |
|                        |                                                             |    |
|                        |                                                             |    |

# **List of figures**

| Figure 1.  | Logic diagram                                                   | : |
|------------|-----------------------------------------------------------------|---|
| Figure 2.  | 32-pin module connections                                       | 3 |
| Figure 3.  | Block diagram                                                   | • |
| Figure 4.  | Chip enable or output enable controlled, READ mode AC waveforms |   |
| Figure 5.  | Address controlled, READ mode AC waveforms                      |   |
| Figure 6.  | WRITE enable controlled, WRITE AC waveforms                     | • |
| Figure 7.  | Chip enable controlled, WRITE AC waveforms                      |   |
| Figure 8.  | Crystal accuracy across temperature                             | 2 |
| Figure 9.  | Calibration waveform                                            | 2 |
| Figure 10. | Alarm interrupt reset waveform                                  | 2 |
| Figure 11. | Backup mode alarm waveforms                                     |   |
| Figure 12. | AC testing lead girquit                                         | 1 |
| Figure 13. | Power down/up mode AC waveforms                                 | 2 |
| Figure 15  | PMDIP32 – 32-nin plastic DIP module, package outline            | 1 |
| Figure 16. | Recycling symbols                                               | 5 |
| Obsola     | Logic diagram                                                   |   |
|            |                                                                 |   |
|            |                                                                 |   |

# 1 Description

The M48T129Y/V TIMEKEEPER<sup>®</sup> RAM is a 128 Kb x 8 non-volatile static RAM and real-time clock with programmable alarms and a watchdog timer. The special DIP package provides a fully integrated battery-backed memory and real-time clock solution. The M48T129Y/V directly replaces industry standard 128 Kb x 8 SRAM. It also provides the non-volatility of Flash without any requirement for special WRITE timing or limitations on the number of WRITEs that can be performed.

The 32-pin, 600 mil DIP hybrid houses a controller chip, SRAM, quartz crystal, and a long-life lithium button cell in a single package.

Figure 1. Logic diagram



Table 1. Signal names

|       | A0-A16          | Address inputs                                 |
|-------|-----------------|------------------------------------------------|
|       | DQ0-DQ7         | Data Inputs / outputs                          |
|       | Ē               | Chip enable input                              |
| 7/6   | G               | Output enable input                            |
| 1250, | $\overline{W}$  | WRITE enable input                             |
| Ob    | RST             | Reset output (open drain)                      |
|       | ĪRQ/FT          | Interrupt / frequency test output (open drain) |
|       | V <sub>CC</sub> | Supply voltage                                 |
|       | $V_{SS}$        | Ground                                         |

Figure 2. 32-pin module connections



Figure 3. Block diagram



# 2 Operating modes

Figure 3 on page 6 illustrates the static memory array and the quartz controlled clock oscillator. The clock locations contain the century, year, month, date, day, hour, minute, and second in 24-hour BCD format. Corrections for 28, 29 (leap year - valid until 2100), 30, and 31 day months are made automatically. The nine clock bytes (1FFFFh-1FFF9h and 1FFF1h) are not the actual clock counters, they are memory locations consisting of BiPORT™ READ/WRITE memory cells within the static RAM array.

The M48T129Y/V includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array. Byte 1FFF8h is the clock control register. This byte controls user access to the clock information and also stores the clock calibration setting.

Byte 1FF7h contains the watchdog timer setting. The watchdog timer can generate either a reset or an interrupt, depending on the state of the watchdog steering bit (WDS). Bytes 1FFF6h-1FFF2h include bits that, when programmed, provide for clock alarm functionality. Alarms are activated when the register content matches the month, date, hours, minutes, and seconds of the clock registers. Byte 1FFF1h contains century information. Byte 1FFF0h contains additional flag information pertaining to the watchdog timer, the alarm condition and the battery status. The M48T129Y/V also has its own power-fail detect circuit. This control circuitry constantly monitors the supply voltage for an out of tolerance condition. When  $V_{CC}$  is out of tolerance, the circuit write protects the TIMEKEEPER® register data and external SRAM, providing data security in the midst of unpredictable system operation. As  $V_{CC}$  falls below battery backup switchover voltage ( $V_{SO}$ ), the control circuitry automatically switches to the battery, maintaining data and clock operation until valid power is restored.

Table 2. Operating modes

|       | Mode     | Vcc                                                      | E        | G        | W        | DQ0-<br>DQ7      | Power               |
|-------|----------|----------------------------------------------------------|----------|----------|----------|------------------|---------------------|
|       | Deselect | 151 551                                                  | $V_{IH}$ | Χ        | Χ        | High Z           | Standby             |
|       | WRITE    | 4.5 to 5.5V<br>or                                        | $V_{IL}$ | Χ        | $V_{IL}$ | D <sub>IN</sub>  | Active              |
| \ 0   | READ     | 3.0 to 3.6V                                              | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub> | Active              |
|       | READ     |                                                          | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | High Z           | Active              |
| -1050 | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(1)</sup> | Х        | Х        | Х        | High Z           | CMOS standby        |
| 70    | Deselect | ≤ V <sub>SO</sub> <sup>(1)</sup>                         | Х        | Χ        | Χ        | High Z           | Battery backup mode |

<sup>1.</sup> See Table 12 on page 23 for details.

Note:  $X = V_{IH}$  or  $V_{IL}$ ;  $V_{SO}$  = battery backup switchover voltage.

### 2.1 READ mode

The M48T129Y/V is in the READ mode whenever  $\overline{W}$  (WRITE enable) is high and  $\overline{E}$  (chip enable) is low. The unique address specified by the 17 address inputs defines which one of the 131,072 bytes of data is to be accessed. Valid data will be available at the data I/O pins within  $t_{AVQV}$  (address access time) after the last address input signal is stable, providing the  $\overline{E}$  and  $\overline{G}$  access times are also satisfied. If the  $\overline{E}$  and  $\overline{G}$  access times are not met, valid data will be available after the latter of the chip enable access times ( $t_{ELQV}$ ) or output enable access time ( $t_{GLOV}$ ).

The state of the eight three-state data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ . If the address inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for  $t_{AXQX}$  (output data hold time) but will go indeterminate until the next address access.







Table 3. **READ mode AC characteristics** 

|                                  |                                         | M48T | 129Y | M48T       | Unit |    |
|----------------------------------|-----------------------------------------|------|------|------------|------|----|
| Symbol                           | Parameter <sup>(1)</sup>                | -7   | 70   | -8         |      |    |
|                                  |                                         | Min  | Max  | Min        | Max  |    |
| t <sub>AVAV</sub>                | READ cycle time                         | 70   |      | 85         |      | ns |
| t <sub>AVQV</sub>                | Address valid to output valid           |      | 70   |            | 85   | ns |
| t <sub>ELQV</sub>                | Chip enable low to output valid         |      | 70   |            | 85   | ns |
| t <sub>GLQV</sub>                | Output enable low to output valid       |      | 40   |            | 55   | ns |
| t <sub>ELQX</sub> (2)            | Chip enable low to output transition    | 5    |      | 5          |      | ns |
| t <sub>GLQX</sub> <sup>(2)</sup> | Output enable low to output transition  | 5    |      | 5          | 119  | ns |
| t <sub>EHQZ</sub> (2)            | Chip enable high to output Hi-Z         |      | 25   |            | 30   | ns |
| t <sub>GHQZ</sub> (2)            | Output enable high to output Hi-Z       |      | 25   | Al         | 30   | ns |
| t <sub>AXQX</sub>                | Address transition to output transition | 5    | 0    | <b>(</b> 5 |      | ns |

obsolete Product(s) 1. Valid for ambient operating temperature: T<sub>A</sub> = 0 to 70 °C; V<sub>CC</sub> = 4.5 to 5.5 V or 3.0 to 3.6 V (except where

### 2.2 WRITE mode

The M48T129Y/V is in the WRITE mode whenever  $\overline{W}$  (WRITE enable) and  $\overline{E}$  (chip enable) are low state after the address inputs are stable.

The start of a WRITE is referenced from the latter occurring falling edge of  $\overline{W}$  or  $\overline{E}$ . A WRITE is terminated by the earlier rising edge of  $\overline{W}$  or  $\overline{E}$ . The addresses must be held valid throughout the cycle.  $\overline{E}$  or  $\overline{W}$  must return high for a minimum of  $t_{EHAX}$  from chip enable or  $t_{WHAX}$  from WRITE Enable prior to the initiation of another READ or WRITE cycle. Data-in must be valid  $t_{DVWH}$  prior to the end of WRITE and remain valid for  $t_{WHDX}$  afterward.  $\overline{G}$  should be kept high during WRITE cycles to avoid bus contention; although, if the output bus has been activated by a low on  $\overline{E}$  and  $\overline{G}$  a low on  $\overline{W}$  will disable the outputs  $t_{WLQZ}$  after  $\overline{W}$  falls.

Figure 6. WRITE enable controlled, WRITE AC waveforms



Figure 7. Chip enable controlled, WRITE AC waveforms



|                                     |                                         | M48T | 129Y | M48T | Unit |    |
|-------------------------------------|-----------------------------------------|------|------|------|------|----|
| Symbol                              | Parameter <sup>(1)</sup>                | -7   | 70   | -85  |      |    |
|                                     |                                         | Min  | Max  | Min  | Max  |    |
| t <sub>AVAV</sub>                   | WRITE cycle time                        | 70   |      | 85   |      | ns |
| t <sub>AVWL</sub>                   | Address valid to WRITE enable low       | 0    |      | 0    |      | ns |
| t <sub>AVEL</sub>                   | Address valid to chip enable low        | 0    |      | 0    |      | ns |
| t <sub>WLWH</sub>                   | WRITE enable pulse width                | 50   |      | 60   |      | ns |
| t <sub>ELEH</sub>                   | Chip enable low to chip enable high     | 55   |      | 65   |      | ns |
| t <sub>WHAX</sub>                   | WRITE enable high to address transition |      |      | 5    | /    | ns |
| t <sub>EHAX</sub>                   | Chip enable high to address transition  | 10   |      | 15   | 1/5  | ns |
| t <sub>DVWH</sub>                   | Input valid to WRITE enable high        | 30   |      | 35   |      | ns |
| t <sub>DVEH</sub>                   | Input valid to chip enable high         | 30   |      | 35   |      | ns |
| t <sub>WHDX</sub>                   | WRITE enable high to input transition   | 5    | 710  | 5    |      | ns |
| t <sub>EHDX</sub>                   | Chip enable high to input transition    | 10   |      | 15   |      | ns |
| t <sub>WLQZ</sub> <sup>(2)(3)</sup> | WRITE enable low to output Hi-Z         | -x0  | 25   |      | 30   | ns |
| t <sub>AVWH</sub>                   | Address valid to WRITE enable high      | 60   |      | 70   |      | ns |
| t <sub>AVEH</sub>                   | Address valid to chip enable high       | 60   |      | 70   |      | ns |
| t <sub>WHQX</sub> <sup>(2)(3)</sup> | WRITE enable high to output transition  | 5    |      | 5    |      | ns |

Table 4. WRITE mode AC characteristics

# 2.3 Data retention mode

With valid  $V_{CC}$  applied, the M48T129Y/V operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically deselect, write protecting itself when  $V_{CC}$  falls between  $V_{PFD}$  (max),  $V_{PFD}$  (min) window. All outputs become high impedance and all inputs are treated as "Don't care."

Note:

A power failure during a WRITE cycle may corrupt data at the current addressed location, but does not jeopardize the rest of the RAM's content. At voltages below  $V_{PFD}$  (min), the memory will be in a write protected state, provided the  $V_{CC}$  fall time is not less than  $t_F$  The M48T129Y/V may respond to transient noise spikes on  $V_{CC}$  that cross into the deselect window during the time the device is sampling  $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended.

When  $V_{CC}$  drops below  $V_{SO}$ , the control circuit switches power to the internal battery, preserving data and powering the clock. The internal energy source will maintain data in the M48T129Y/V for an accumulated period of at least 10 years at room temperature. As system power rises above  $V_{SO}$ , the battery is disconnected, and the power supply is switched to external  $V_{CC}$ . Deselect continues for  $t_{REC}$  after  $V_{CC}$  reaches  $V_{PFD}$  (max). For a further more detailed review of lifetime calculations, please see application note AN1012.

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).

<sup>2.</sup>  $C_L = 5 pF$ .

<sup>3.</sup> If  $\overline{E}$  goes low simultaneously with  $\overline{W}$  going low, the outputs remain in the high impedance state.

# 3 Clock operations

# 3.1 TIMEKEEPER® registers

The M48T129Y/V offers 16 internal registers which contain TIMEKEEPER<sup>®</sup>, alarm, watchdog, interrupt, flag, and control data. These registers are memory locations which contain external (user accessible) and internal copies of the data (usually referred to as BiPORT<sup>™</sup> TIMEKEEPER cells). The external copies are independent of internal functions except that they are updated periodically by the simultaneous transfer of the incremented internal copy. TIMEKEEPER<sup>®</sup> and alarm registers store data in BCD.

## 3.2 Reading the clock

Updates to the TIMEKEEPER<sup>®</sup> registers should be halted before clock data is read to prevent reading data in transition. The BiPORT™ TIMEKEEPER cells in the RAM array are only data registers and not the actual clock counters, so updating the registers can be halted without disturbing the clock itself.

Updating is halted when a '1' is written to the READ bit, D6 in the control register (1FFF8h). As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and time that were current at the moment the halt command was issued. All of the TIMEKEEPER® registers are updated simultaneously. A halt will not interrupt an update in progress. Updating occurs 1 second after the READ bit is reset to a '0.'

## 3.3 Setting the clock

Bit D7 of the control register (1FFF8h) is the WRITE bit. Setting the WRITE bit to a '1,' like the READ bit, halts updates to the TIMEKEEPER® registers. The user can then load them with the correct day, date, and time data in 24-hour BCD format (see *Table 5 on page 13*).

Resetting the WRITE bit to a '0' then transfers the values of all time registers (1FFFFh-1FFF9h, 1FFF1h) to the actual TIMEKEEPER® counters and allows normal operation to resume. After the WRITE bit is reset, the next clock update will occur approximately one second later.

Note: Upon power-up following a power failure, both the WRITE bit and the READ bit will be reset to '0.'

# 3.4 Stopping and starting the oscillator

The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is located at bit D7 within 1FFF9h. Setting it to a '1' stops the oscillator. When reset to a '0', the M48T129Y/V oscillator starts within one second.

Note: It is not necessary to set the WRITE bit when setting or resetting the FREQUENCY TEST bit (FT) or the STOP bit (ST).

12/28 Doc ID 5710 Rev 5

Table 5. TIMEKEEPER® register map

| Address | Data |      |         |        |                        |           | Function/range |         |            |       |
|---------|------|------|---------|--------|------------------------|-----------|----------------|---------|------------|-------|
| Address | D7   | D6   | D5      | D4     | D3                     | D2        | D1             | D0      | BCD format |       |
| 1FFFFh  |      | 10 Y | ⁄ears   |        |                        | Ye        | ar             |         | Year       | 00-99 |
| 1FFFEh  | 0    | 0    | 0       | 10 M   |                        | Mor       | nth            |         | Month      | 01-12 |
| 1FFFDh  | 0    | 0    | 10      | date   |                        | Da        | te             |         | Date       | 01-31 |
| 1FFFCh  | 0    | FT   | 0       | 0      | 0                      | Da        | y of we        | ek      | Day        | 01-07 |
| 1FFFBh  | 0    | 0    | 10 h    | nours  | Hours (24-hour format) |           |                | Hours   | 00-23      |       |
| 1FFFAh  | 0    | 1    | 0 minut | es     | Minutes                |           |                | Minutes | 00-59      |       |
| 1FFF9h  | ST   | 1    | 0 secon | ds     | Seconds                |           |                | Seconds | 00-59      |       |
| 1FFF8h  | W    | R    | S       |        | Ca                     | libration |                |         | Control    | (5)   |
| 1FFF7h  | WDS  | BMB4 | BMB3    | BMB2   | BMB1                   | BMB0      | RB1            | RB0     | Watchdog   |       |
| 1FFF6h  | AFE  | 0    | ABE     | Al 10M |                        | Alarm r   | nonth          |         | A month    | 01-12 |
| 1FFF5h  | RPT4 | RPT5 | Al 10   | ) date |                        | Alarm     | date           | ~ v (   | Al date    | 01-31 |
| 1FFF4h  | RPT3 | 0    | Al 10   | hours  |                        | Alarm     | hours          | 7       | A hours    | 00-23 |
| 1FFF3h  | RPT2 | Al   | 10 minu | ıtes   | Alarm minutes          |           | A min          | 00-59   |            |       |
| 1FFF2h  | RPT1 | Al   | 10 seco | nds    | ds Alarm seconds       |           | A sec          | 00-59   |            |       |
| 1FFF1h  |      | 1000 | year    |        | C                      | 100 y     | ear            |         | Century    | 00-99 |
| 1FFF0h  | WDF  | AF   | 0       | BL     | Y                      | Υ         | Υ              | Υ       | Flag       |       |

#### Keys:

S = SIGN bit

FT = FREQUENCY TEST bit

R = READ bit

W = WRITE bit

ST = STOP bit

0 = Must be set to '0'

Y = '1' or '0'

BL = Battery low (read only)

AF = Alarm flag (read only)

WDS = Watchdog steering bit

BMB0-BMB4 = Watchdog multiplier bits

RB0-RB1 = Watchdog resolution bits

AFE = Alarm flag enable

ABE = Alarm in battery backup mode enable

RPT1-RPT5 = Alarm repeat mode bits

WDF = Watchdog flag (read only)

### 3.5 Calibrating the clock

The M48T129Y/V is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. The devices are factory calibrated at 25 °C and tested for accuracy. Clock accuracy will not exceed 35 ppm (parts per million) oscillator frequency error at 25 °C, which equates to about ±1.53 minutes per month (see *Figure 8 on page 15*). When the calibration circuit is properly employed, accuracy improves to better than +1/–2 ppm at 25 °C. The oscillation rate of crystals changes with temperature. The M48T129Y/V design employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in *Figure 9 on page 15*.

The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five calibration bits found in the control register. Adding counts speeds the clock up, subtracting counts slows the clock down. The calibration bits occupy the five lower order bits (D4-D0) in the control register 1FFF8h. These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles.

If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125, 829, 120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is running at exactly 32,768Hz, each of the 31 increments in the calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month. Figure 9 on page 15 illustrates a TIMEKEEPER® calibration waveform.

Two methods are available for ascertaining how much calibration a given M48T129Y/V may require. The first involves setting the clock, letting it run for a month and comparing it to a known accurate reference and recording deviation over a fixed period of time.

Calibration values, including the number of seconds lost or gained in a given period, can be found in the application note "AN934, Timekeeper calibration."

This allows the designer to give the end user the ability to calibrate the clock as the environment requires, even if the final product is packaged in a non-user serviceable enclosure. The designer could provide a simple utility that accesses the calibration byte.

The second approach is better suited to a manufacturing environment, and involves the use of the  $\overline{IRQ}/FT$  pin. The pin will toggle at 512 Hz, when the stop bit (ST, D7 of 1FFF9h) is '0,' the frequency test bit (FT, D6 of 1FFFCh) is '1,' the alarm flag enable bit (AFE, D7 of 1FFF6h) is '0,' and the watchdog steering bit (WDS, D7 of 1FFF7h) is '1' or the watchdog register (1FFF7h = 0) is reset.

Note: A 4 second settling time must be allowed before reading the 512 Hz output.

Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.010124 Hz would indicate a +20 ppm oscillator frequency error, requiring a –10 (WR001010) to be loaded into the calibration byte for correction. Note that setting or changing the calibration byte does not affect the frequency test output frequency.

The  $\overline{\text{IRQ}}/\text{FT}$  pin is an open drain output which requires a pull-up resistor for proper operation. A 500-10 k $\Omega$  resistor is recommended in order to control the rise time. The FT bit is cleared on power-up.

**577** 

Frequency (ppm) 20 0 -20 -40 -60 -80  $\frac{\Delta F}{F}$  = -0.038  $\frac{ppm}{C^2} (T - T_0)^2 \pm 10\%$ -100 T<sub>0</sub> = 25 °C -120 -140-160 50 10 20 30 -40 -30 -20 -10 60 70 80 Temperature °C AI00999

Figure 8. Crystal accuracy across temperature





### 3.6 Setting the alarm clock

Registers 1FFF6h-1FFF2h contain the alarm settings. The alarm can be configured to go off at a prescribed time on a specific month, date, hour, minute, or second or repeat every month, day, hour, minute, or second. It can also be programmed to go off while the M48T129Y/V is in the battery back-up to serve as a system wake-up call.

Bits RPT5-RPT1 put the alarm in the repeat mode of operation. *Table 6 on page 16* shows the possible configurations. Codes not listed in the table default to the once per second mode to quickly alert the user of an incorrect alarm setting.

Note: User must transition address (or toggle chip enable) to see flag bit change.

When the clock information matches the alarm clock settings based on the match criteria defined by RPT5-RPT1, the AF (alarm flag) is set. If AFE (alarm flag enable) is also set, the alarm condition activates the  $\overline{IRQ}/FT$  pin. To disable alarm, write '0' to the alarm date register and RPT1-5. The  $\overline{IRQ}/FT$  output is cleared by a READ to the flags register as shown in *Figure 10* A subsequent READ of the flags register is necessary to see that the value of the alarm flag has been reset to '0.'

The IRQ/FT pin can also be activated in the battery back-up mode. The IRQ/FT will go low if an alarm occurs and both ABE (alarm in battery backup mode enable) and AFE are set. The ABE and AFE bits are reset during power-up, therefore an alarm generated during power-up will only set AF. The user can read the flag register at system boot-up to determine if an alarm was generated while the M48T129Y/V was in the deselect mode during power-up. Figure 11 on page 17 illustrates the backup mode alarm timing.

Figure 10. Alarm interrupt reset waveform



Table 6. Alarm repeat mode

| RPT5 | RPT4 | RPT3 | RPT2 | RPT1 | Alarm activated |  |
|------|------|------|------|------|-----------------|--|
| 1    | 1    | 1    | 1    | 1    | Once per second |  |
| 1    | 1    | 1    | 1    | 0    | Once per minute |  |
| 1    | 1    | 1    | 0    | 0    | Once per hour   |  |
| 1    | 1    | 0    | 0    | 0    | Once per day    |  |
| 1    | 0    | 0    | 0    | 0    | Once per month  |  |
| 0    | 0    | 0    | 0    | 0    | Once per year   |  |



Figure 11. Backup mode alarm waveforms

### 3.7 Watchdog timer

The watchdog timer can be used to detect an out-of-control microprocessor. The user programs the watchdog timer by setting the desired amount of time-out into the watchdog register, address 1FFF7h. Bits BMB4-BMB0 store a binary multiplier and the two lower order bits RB1-RB0 select the resolution, where 00 = 1/16 second, 01 = 1/4 second, 10 = 1 second, and 11 = 4 seconds. The amount of time-out is then determined to be the multiplication of the five-bit multiplier value with the resolution. (For example: writing 00001110 in the watchdog register = 3\*1 or 3 seconds).

Note:

Accuracy of timer is a function of the selected resolution.

If the processor does not reset the timer within the specified period, the M48T129Y/V sets the WDF (watchdog flag) and generates a watchdog interrupt or a microprocessor reset. WDF is reset by reading the flags register (address 1FFF0h). The most significant bit of the watchdog register is the watchdog steering bit (WDS). When set to a '0,' the watchdog will activate the IRQ/FT pin when timed-out. When WDS is set to a '1,' the watchdog will output a negative pulse on the RST pin for 40 to 200 ms. The watchdog register and the FT bit will reset to a '0' at the end of a watchdog time-out when the WDS bit is set to a '1.'

The watchdog timer can be reset by two methods:

- a transition (high-to-low or low-to-high) can be applied to the watchdog input pin (WDI);
  or
- 2. the microprocessor can perform a WRITE of the watchdog register.

The time-out period then starts over. The WDI pin should be tied to  $V_{SS}$  if not used. The watchdog will be reset on each transition (edge) seen by the WDI pin. In the order to perform a software reset of the watchdog timer, the original time-out period can be written into the watchdog register, effectively restarting the count-down cycle.

Should the watchdog timer time-out, and the WDS bit is programmed to output an interrupt, a value of "00h" needs to be written to the watchdog register in order to clear the IRQ/FT pin. This will also disable the watchdog function until it is again programmed correctly. A READ of the flags register will reset the watchdog flag (bit D7; register 1FFF0h).

The watchdog function is automatically disabled upon power-down and the watchdog register is cleared. If the watchdog function is set to output to the  $\overline{IRQ}/FT$  pin and the frequency test function is activated, the watchdog or alarm function prevails and the frequency test function is denied.

#### 3.8 Power-on reset

The M48T129Y/V continuously monitors  $V_{CC}$ . When  $V_{CC}$  falls to the power fail detect trip point, the  $\overline{RST}$  pulls low (open drain) and remains low on power-up for  $t_{REC}$  after  $V_{CC}$  passes  $V_{PFD}$  (max). The  $\overline{RST}$  pin is an open drain output and an appropriate pull-up resistor to  $V_{CC}$  should be chosen to control the rise time.

### 3.9 Battery low warning

The M48T129Y/V automatically performs battery voltage monitoring upon power-up and at factory-programmed time intervals of approximately 24 hours. The battery low (BL) bit, bit D4 of flags register 1FFF0h, will be asserted if the battery voltage is found to be less than approximately 2.5 V.

If a battery low is generated during a power-up sequence, this indicates that the battery is below approximately 2.5 volts and may not be able to maintain data integrity in the SRAM. Data should be considered suspect and verified as correct.

If a battery low indication is generated during the 24-hour interval check, this indicates that the battery is near end of life. However, data is not compromised due to the fact that a nominal  $V_{CC}$  is supplied.

The M48T129Y/V only monitors the battery when a nominal  $V_{CC}$  is applied to the device. Thus applications which require extensive durations in the battery back-up mode should be powered-up periodically (at least once every few months) in order for this technique to be beneficial. Additionally, if a battery low is indicated, data integrity should be verified upon power-up via a checksum or other technique.

# 3.10 Initial power-on defaults

Upon application of power to the device, the following register bits are set to a '0' state: WDS, BMB0-BMB4, RB0,RB1, AFE, ABE, W, R and FT.

## 3.11 V<sub>CC</sub> noise and negative going transients

 $I_{CC}$  transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the  $V_{CC}$  bus. These transients can be reduced if capacitors are used to store energy which stabilizes the  $V_{CC}$  bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1  $\mu$ F (see *Figure 12*) is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on  $V_{CC}$  that drive it to values below  $V_{SS}$  by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, ST recommends connecting a schottky diode from  $V_{CC}$  to  $V_{SS}$  (cathode connected to  $V_{CC}$ , anode to  $V_{SS}$ ). (Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface-mount).

Figure 12. Supply voltage protection



#### **Maximum ratings** 4

Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 7. **Absolute maximum ratings** 

| Symbol                             | Parameter                                            | Value     | Unit                         |    |
|------------------------------------|------------------------------------------------------|-----------|------------------------------|----|
| T <sub>A</sub>                     | Ambient operating temperature                        | 0 to 70   | °C                           |    |
| T <sub>STG</sub>                   | Storage temperature (V <sub>CC</sub> off, oscillator | -40 to 85 | G°C                          |    |
| T <sub>SLD</sub> <sup>(1)(2)</sup> | Lead solder temperature for 10 second                | 260       | °C                           |    |
| V <sub>IO</sub>                    | Input or output voltages                             |           | -0.3 to V <sub>CC</sub> +0.3 | V  |
| V                                  | Supply voltage                                       | M48T129Y  | -0.3 to 7.0                  | V  |
| V <sub>CC</sub>                    | Supply voltage                                       | M48T129V  | -0.3 to 4.6                  | V  |
| Io                                 | Output current                                       | ×8        | 20                           | mA |
| P <sub>D</sub>                     | Power dissipation                                    | 18/       | 1                            | W  |

Soldering temperature of the IC leads is to not exceed 260 °C for 10 seconds. Furthermore, the devices shall not be exposed to IR reflow nor preheat cycles (as performed as part of wave soldering). ST recommends the devices be hand-soldered or placed in sockets to avoid heat damage to the batteries.

Caution:

Negative undershoots below -0.3 V are not allowed on any pin while in the battery backup one te Prodi

<sup>2.</sup> For DIP packaged devices, ultrasonic vibrations should not be used for post-solder cleaning to avoid damaging the crystal.

# 5 DC and AC parameters

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC characteristic tables are derived from tests performed under the measurement conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

Table 8. Operating and AC measurement conditions

| Parameter                                       | M48T129Y   | M48T129V   | Unit |
|-------------------------------------------------|------------|------------|------|
| Supply voltage (V <sub>CC</sub> )               | 4.5 to 5.5 | 3.0 to 3.6 | V    |
| Ambient operating temperature (T <sub>A</sub> ) | 0 to 70    | 0 to 70    | C°C  |
| Load capacitance (C <sub>L</sub> )              | 100        | 50         | pF   |
| Input rise and fall times                       | ≤ 5        | ≤5         | ns   |
| Input pulse voltages                            | 0 to 3     | 0 to 3     | V    |
| Input and output timing ref. voltages           | 1.5        | 1.5        | V    |

Note: Output Hi-Z is defined as the point where data is no longer driven.

Figure 13. AC testing load circuit



Note:

Excluding open drain output pins; 50 pF for M48T129V.

Table 9. Capacitance

| Symbol              | Parameter <sup>(1)(2)</sup> | Min | Max | Unit |
|---------------------|-----------------------------|-----|-----|------|
| C <sub>IN</sub>     | Input capacitance           | -   | 20  | pF   |
| C <sub>IO</sub> (3) | Input / output capacitance  | -   | 20  | pF   |

- Effective capacitance measured with power supply at 5 V (M48T129Y) or 3.3 V (M48T129V); sampled only, not 100% tested.
- 2. At 25 °C, f = 1 MHz.
- 3. Outputs deselected.

Table 10. DC characteristics

|                                |                               |                                         | M48T129Y<br>-70 |                       | M48T129V |                       |      |
|--------------------------------|-------------------------------|-----------------------------------------|-----------------|-----------------------|----------|-----------------------|------|
| Sym.                           | Parameter                     | Test condition <sup>(1)</sup>           |                 |                       | -85      |                       | Unit |
|                                |                               |                                         | Min             | Max                   | Min      | Max                   |      |
| I <sub>LI</sub> <sup>(2)</sup> | Input leakage current         | $0 \text{ V} \leq V_{IN} \leq V_{CC}$   |                 | ±2                    |          | ±2                    | μΑ   |
| I <sub>LO</sub> <sup>(2)</sup> | Output leakage current        | $0 \text{ V} \leq V_{OUT} \leq V_{CC}$  |                 | ±2                    |          | ±2                    | μΑ   |
| I <sub>CC</sub>                | Supply current                | Outputs open                            |                 | 95                    |          | 50                    | mA   |
| I <sub>CC1</sub>               | Supply current (standby) TTL  | E = V <sub>IH</sub>                     |                 | 8                     |          | 4                     | mA   |
| I <sub>CC2</sub>               | Supply current (standby) CMOS | $\overline{E} = V_{CC} - 0.2 \text{ V}$ |                 | 4                     |          | 3                     | mA   |
| V <sub>IL</sub>                | Input low voltage             |                                         | -0.3            | 0.8                   | -0.3     | 0.4                   | ٧    |
| V <sub>IH</sub>                | Input high voltage            |                                         | 2.2             | V <sub>CC</sub> + 0.3 | 2.2      | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OL</sub>                | Output low voltage            | I <sub>OL</sub> = 2.1 mA                |                 | 0.4                   |          | 0.4                   | V    |
| V <sub>OH</sub>                | Output high voltage           | I <sub>OH</sub> = -1 mA                 | 2.4             |                       | 2.2      | <i>y</i>              | V    |

obsolete Product(s). 1. Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).

 $V_{CC}$ V<sub>PFD</sub> (max) V<sub>PFD</sub> (min) VSO tF → tRB tREC **INPUTS** RECOGNIZED DON'T CARE RECOGNIZED HIGH-Z VALID **OUTPUTS VALID** RST AI01805

Figure 14. Power down/up mode AC waveforms

Table 11. Power down/up AC characteristics

| Symbol                         | Parameter <sup>(1)</sup>                                                   | Min     | Max | Unit |
|--------------------------------|----------------------------------------------------------------------------|---------|-----|------|
| t <sub>F</sub> <sup>(2)</sup>  | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> fall time | 300     |     | μs   |
| t <sub>FB</sub> <sup>(3)</sup> | V <sub>PED</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> fall time        | 29Y 10  |     | μs   |
| 'FB` ′                         | M48T1                                                                      | 29V 150 |     | μs   |
| t <sub>R</sub>                 | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> rise time | 0       |     | μs   |
| t <sub>RB</sub>                | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> rise time        | 1       |     | μs   |
| t <sub>REC</sub>               | V <sub>PFD</sub> (max) to RST high                                         | 40      | 200 | ms   |

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).

Table 12. Power down/up trip points DC characteristics

| Symbol                         | Parameter <sup>(1)(2)</sup>       | Min      | Тур | Max                     | Unit |       |
|--------------------------------|-----------------------------------|----------|-----|-------------------------|------|-------|
| V <sub>PFD</sub>               | Power-fail deselect voltage       | M48T129Y | 4.2 | 4.35                    | 4.5  | V     |
|                                | Fower-iaii deselect voltage       | M48T129V | 2.7 | 2.9                     | 3.0  | V     |
| V <sub>SO</sub>                | Pottery hadrup switcheyer voltage |          |     | 3.0                     |      | V     |
|                                | Battery backup switchover voltage | M48T129V |     | V <sub>PFD</sub> –100mV |      |       |
| t <sub>DR</sub> <sup>(3)</sup> | Expected data retention time      |          | 10  |                         |      | YEARS |

<sup>1.</sup> All voltages referenced to V<sub>SS</sub>.

V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200 μs after V<sub>CC</sub> passes V<sub>PFD</sub> (min).

<sup>3.</sup>  $V_{PFD}$  (min) to  $V_{SS}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data.

<sup>2.</sup> Valid for ambient operating temperature:  $T_A = 0$  to 70 °C;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).

<sup>3.</sup> At 25 °C;  $V_{CC}$  = 0 V.

#### Package mechanical data 6

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.

Figure 15. PMDIP32 - 32-pin plastic DIP module, package outline



Note: Drawing is not to scale.

PMDIP32 - 32-pin plastic DIP module, package mechanical data Table 13.

|        | Symbol | mm   |       | inches |     |       |       |
|--------|--------|------|-------|--------|-----|-------|-------|
|        |        | Тур  | Min   | Max    | Тур | Min   | Max   |
|        | Α      | 90.  | 9.27  | 9.52   |     | 0.365 | 0.375 |
|        | A1     |      | 0.38  | _      |     | 0.015 | _     |
|        | В      |      | 0.43  | 0.59   |     | 0.017 | 0.023 |
| 76     | С      |      | 0.20  | 0.33   |     | 0.008 | 0.013 |
| 010501 | D      |      | 42.42 | 43.18  |     | 1.670 | 1.700 |
| 003    | Е      |      | 18.03 | 18.80  |     | 0.710 | 0.740 |
| O.     | e1     |      | 2.29  | 2.79   |     | 0.090 | 0.110 |
|        | e3     | 38.1 |       |        | 1.5 |       |       |
|        | eA     |      | 14.99 | 16.00  |     | 0.590 | 0.630 |
|        | L      |      | 3.05  | 3.81   |     | 0.120 | 0.150 |
|        | S      |      | 1.91  | 2.79   |     | 0.075 | 0.110 |
|        | N      |      | 32    |        |     | 32    |       |

## 7 Environmental information

Figure 16. Recycling symbols

Specific Producties



This product contains a non-rechargeable lithium (lithium carbon monofluoride chemistry) button cell battery fully encapsulated in the final product.

Recycle or dispose of batteries in accordance with the battery manufacturer's instructions and local/national disposal and recycling regulations.