Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # M93C86-x M93C76-x M93C66-x M93C56-x M93C56-x 16-Kbit, 8-Kbit, 4-Kbit, 2-Kbit and 1-Kbit (8-bit or 16-bit wide) MICROWIRE™ serial access EEPROM Datasheet - production data #### **Features** - Industry standard MICROWIRE™ bus - Single supply voltage: - 2.5 V to 5.5 V for M93Cx6-W - 1.8 V to 5.5 V for M93Cx6-R - Dual organization: by word (x16) or byte (x8) - Programming instructions that work on: byte, word or entire memory - Self-timed programming cycle with auto-erase: 5 ms - READY/BUSY signal during programming - 2 MHz clock rate - · Sequential read operation - Enhanced ESD/latch-up behavior - More than 4 million write cycles - More than 200-year data retention - Packages - SO8, TSSOP8, UFDFPN8 packages: ECOPACK2®) - PDIP8 package: ECOPACK1® Table 1. Device summary | Reference | Part<br>number | Memory<br>size | Supply<br>voltage | |------------|----------------|----------------|-------------------| | M93C46-x | M93C46-W | 1 Kbit | 2.5 V to 5.5 V | | W193040-X | M93C46-R | 1 Kolt | 1.8 V to 5.5 V | | M93C56-x | M93C56-W | 2 Kbit | 2.5 V to 5.5 V | | W193C30-X | M93C56-R | Z KOIL | 1.8 V to 5.5 V | | M93C66-x | M93C66-W | 4 Kbit | 2.5 V to 5.5 V | | W193C00-X | M93C66-R | 4 Kolt | 1.8 V to 5.5 V | | M93C76-x | M93C76-W | 8 Kbit | 2.5 V to 5.5 V | | W193C7 0-X | M93C76-R | O KOIL | 1.8 V to 5.5 V | | M93C86-x | M93C86-W | 16 Kbit | 2.5 V to 5.5 V | | INIBOCOD-X | M93C86-R | 10 Kbit | 1.8 V to 5.5 V | ## **Contents** | 1 | Des | cription | | 6 | |----|--------|-----------|---------------------------------------------|----| | 2 | Con | necting | to the serial bus | 8 | | 3 | Ope | rating fe | eatures | 9 | | | 3.1 | Supply | voltage (V <sub>CC</sub> ) | 9 | | | | 3.1.1 | Operating supply voltage (V <sub>CC</sub> ) | | | | | 3.1.2 | Power-up conditions | 9 | | | | 3.1.3 | Power-up and device reset | 9 | | | | 3.1.4 | Power-down | 9 | | 4 | Mem | nory org | janization | 10 | | 5 | Insti | ructions | · | 11 | | | 5.1 | Read [ | Data from Memory | 13 | | | 5.2 | Erase | and Write data | 13 | | | | 5.2.1 | Write Enable and Write Disable | 13 | | | | 5.2.2 | Write | 13 | | | | 5.2.3 | Write All | 15 | | | | 5.2.4 | Erase Byte or Word | 16 | | | | 5.2.5 | Erase All | 16 | | 6 | REA | DY/BUS | SY status | 17 | | 7 | Initia | al delive | ery state | 17 | | 8 | Cloc | k pulse | counter | 18 | | 9 | Max | imum ra | atings | 19 | | 10 | DC a | and AC | parameters | 20 | | 11 | Pacl | kage inf | ormation | 25 | | | 11.1 | PDIP8 | package information | 25 | | | 11.2 | | package information | | | M93C86 | 6-x M93C76 | 6-x M93C66-x M93C56-x M93C46-x | Contents | |--------|------------|--------------------------------|----------| | | 11.3 | UFDFN8 package information | 28 | | | 11.4 | TSSOP8 package information | 30 | | 12 | Part | numbering | 31 | | 13 | Revi | sion history | | ## List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------------------|----| | Table 2. | Memory size versus organization | 6 | | Table 3. | Signal names | | | Table 4. | Instruction set for the M93C46 | 11 | | Table 5. | Instruction set for the M93C56 and M93C66 | 12 | | Table 6. | Instruction set for the M93C76 and M93C86 | 12 | | Table 7. | Absolute maximum ratings | 19 | | Table 8. | Operating conditions (M93Cx6-W) | 20 | | Table 9. | Operating conditions (M93Cx6-R) | | | Table 10. | Cycling performance | 20 | | Table 11. | Memory cell data retention | 20 | | Table 12. | AC measurement conditions | 20 | | Table 13. | Input and output capacitance | 21 | | Table 14. | DC characteristics (M93Cx6-W, device grade 6) | 21 | | Table 16. | AC characteristics (M93Cx6-W, M93Cx6-R, device grade 6) | 22 | | Table 15. | DC characteristics (M93Cx6-R) | | | Table 17. | AC characteristics (M93Cx6-R) | 23 | | Table 18. | PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, | | | | package mechanical data | 25 | | Table 19. | SO8N – 8-lead plastic small outline, 150 mils body width, | | | | package mechanical data | 26 | | Table 20. | UFDFN8 - 8-lead, 2 × 3 mm, 0.5 mm pitch ultra thin profile fine pitch dual flat | | | | package mechanical data | 29 | | Table 21. | TSSOP8 – 8-lead thin shrink small outline, 3 x 4.4 mm, 0.5 mm pitch, | | | | package mechanical data | | | Table 22. | Ordering information scheme | 31 | | Table 23 | Document revision history | 33 | # **List of figures** | Figure 1. | Logic diagram | 6 | |------------|---------------------------------------------------------------------------|----| | Figure 2. | 8-pin package connections (top view) | 7 | | Figure 3. | Bus master and memory devices on the serial bus | | | Figure 4. | M93Cx6 ORG input connection | | | Figure 5. | READ, WRITE, WEN, WDS sequences | | | Figure 6. | WRAL sequence | | | Figure 7. | ERASE, ERAL sequences | | | Figure 8. | Write sequence with one clock glitch | | | Figure 9. | AC testing input output waveforms | | | Figure 10. | Synchronous timing (Start and op-code input) | 24 | | Figure 11. | Synchronous timing (Read) | | | Figure 12. | Synchronous timing (Write) | 24 | | Figure 13. | PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, | | | | package outline | 25 | | Figure 14. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline | | | Figure 15. | SO8N – 8-lead plastic small outline, 150 mils body width, | | | | package recommended footprint | 27 | | Figure 16. | UFDFN8 - 8-lead, 2 × 3 mm, 0.5 mm pitch ultra thin profile fine pitch | | | _ | dual flat package outline | 28 | | Figure 17. | TSSOP8 – 8-lead thin shrink small outline, 3 x 4.4 mm, 0.5 mm pitch, | | | - | package outline | 30 | | | | | ## 1 Description The M93C46 (1 Kbit), M93C56 (2 Kbit), M93C66 (4 Kbit), M93C76 (8 Kbit) and M93C86 (16 Kbit) are Electrically Erasable PROgrammable Memory (EEPROM) devices accessed through the MICROWIRE™ bus protocol. The memory array can be configured either in bytes (x8b) or in words (x16b). The M93Cx6-W devices operate within a voltage supply range from 2.5 V to 5.5 V and the M93Cx6-R devices operate within a voltage supply range from 1.8 V to 5.5 V. All these devices operate with a clock frequency of 2 MHz (or less), over an ambient temperature range of - $40 \, ^{\circ}\text{C} / + 85 \, ^{\circ}\text{C}$ . | | | , | | |--------|----------------|-----------------------|------------------------| | Device | Number of bits | Number of 8-bit bytes | Number of 16-bit words | | M93C86 | 16384 | 2048 | 1024 | | M93C76 | 8192 | 1024 | 512 | | M93C66 | 4096 | 512 | 256 | | M93C56 | 2048 | 256 | 128 | | M93C46 | 1024 | 128 | 64 | Table 2. Memory size versus organization Table 3. Signal names | Signal name | Function | Direction | |-----------------|---------------------|-----------| | S | Chip Select | Input | | D | Serial Data input | Input | | Q | Serial Data output | Output | | С | Serial Clock | Input | | ORG | Organization Select | Input | | V <sub>CC</sub> | Supply voltage | - | | V <sub>SS</sub> | Ground | - | Figure 2. 8-pin package connections (top view) - 1. See Section 11: Package information for package dimensions, and how to identify pin-1. - DU = Don't Use. The DU (do not use) pin does not contribute to the normal operation of the device. It is reserved for use by STMicroelectronics during test sequences. The pin may be left unconnected or may be connected to V<sub>CC</sub> or V<sub>SS</sub>. ## 2 Connecting to the serial bus Figure 3 shows an example of three memory devices connected to an MCU, on a serial bus. Only one device is selected at a time, so only one device drives the Serial Data output (Q) line at a time, the other devices are high impedance. The pull-down resistor R (represented in *Figure 3*) ensures that no device is selected if the bus master leaves the S line in the high impedance state. In applications where the bus master may be in a state where all inputs/outputs are high impedance at the same time (for example, if the bus master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the S line is pulled low): this ensures that C does not become high at the same time as S goes low, and so, that the $t_{\rm SI\ CH}$ requirement is met. The typical value of R is 100 k $\Omega$ Figure 3. Bus master and memory devices on the serial bus 4 ## 3 Operating features ## 3.1 Supply voltage $(V_{CC})$ #### 3.1.1 Operating supply voltage (V<sub>CC</sub>) Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied. In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle (t<sub>w</sub>). #### 3.1.2 Power-up conditions When the power supply is turned on, $V_{CC}$ rises from $V_{SS}$ to $V_{CC}$ . During this time, the Chip Select (S) line is not allowed to float and should be driven to $V_{SS}$ , it is therefore recommended to connect the S line to $V_{SS}$ via a suitable pull-down resistor. #### 3.1.3 Power-up and device reset In order to prevent inadvertent Write operations during power-up, a power on reset (POR) circuit is included. At power-up (continuous rise of $V_{CC}$ ), the device does not respond to any instruction until $V_{CC}$ has reached the power on reset threshold voltage (this threshold is lower than the minimum $V_{CC}$ operating voltage defined in Operating conditions, in Section 10: DC and AC parameters). When V<sub>CC</sub> passes the POR threshold, the device is reset and is in the following state: - Standby Power mode - deselected (assuming that there is a pull-down resistor on the S line) #### 3.1.4 Power-down At power-down (continuous decrease in $V_{CC}$ ), as soon as $V_{CC}$ drops from the normal operating voltage to below the power on reset threshold voltage, the device stops responding to any instruction sent to it. During power-down, the device must be deselected and in the Standby Power mode (that is, there should be no internal Write cycle in progress). ## 4 Memory organization The M93Cx6 memory is organized either as bytes (x8) or as words (x16). If Organization Select (ORG) is left unconnected (or connected to $V_{CC}$ ) the x16 organization is selected; when Organization Select (ORG) is connected to Ground (V\_SS) the x8 organization is selected. When the M93Cx6 is in Standby mode, Organization Select (ORG) should be set either to $V_{SS}$ or $V_{CC}$ to reach the device minimum power consumption (as any voltage between $V_{SS}$ and $V_{CC}$ applied to ORG input may increase the device Standby current). Figure 4. M93Cx6 ORG input connection 57 ### 5 Instructions The instruction set of the M93Cx6 devices contains seven instructions, as summarized in *Table 4* to *Table 6*. Each instruction consists of the following parts, as shown in *Figure 5*: *READ, WRITE, WEN, WDS sequences*: - Each instruction is preceded by a rising edge on Chip Select Input (S) with Serial Clock (C) being held low. - A start bit, which is the first '1' read on Serial Data Input (D) during the rising edge of Serial Clock (C). - Two op-code bits, read on Serial Data Input (D) during the rising edge of Serial Clock (C). (Some instructions also use the first two bits of the address to define the op-code). - The address bits of the byte or word that is to be accessed. For the M93C46, the address is made up of 6 bits for the x16 organization or 7 bits for the x8 organization (see *Table 4*). For the M93C56 and M93C66, the address is made up of 8 bits for the x16 organization or 9 bits for the x8 organization (see *Table 5*). For the M93C76 and M93C86, the address is made up of 10 bits for the x16 organization or 11 bits for the x8 organization (see *Table 6*). The M93Cx6 devices are fabricated in CMOS technology and are therefore able to run as slow as 0 Hz (static input signals) or as fast as the maximum ratings specified in "AC characteristics" tables, in *Section 10: DC and AC parameters*. x8 origination (ORG = 0) x16 origination (ORG = 1) Start Op-Required Required Instruction Description **Address** bit code Address Data clock Data clock (1) cycles cycles Read Data from READ 1 10 A6-A0 Q7-Q0 A5-A0 Q15-Q0 Memory Write Data to **WRITE** 1 01 A6-A0 D7-D0 18 A5-A0 D15-D0 25 Memory WEN Write Enable 1 00 11X XXXX 10 11 XXXX 9 00X **WDS** Write Disable 1 00 10 00 XXXX 9 XXXX Erase Byte or **ERASE** A6-A0 10 A5-A0 9 1 11 Word 10X **ERAL** Erase All Memory 1 00 10 10 XXXX 9 XXXX Write All Memory 01X **WRAL** 1 D7-D0 18 01 XXXX D15-D0 00 25 with same Data XXXX Table 4. Instruction set for the M93C46 <sup>1.</sup> X = Don't Care bit. Table 5. Instruction set for the M93C56 and M93C66 | | | | | x8 origination (ORG = 0) | | | x16 origination (ORG = 1) | | | |-------------|---------------------------------|--------------|----|--------------------------|-----------|-----------------------|---------------------------|------------|-----------------------| | Instruction | Description | Start<br>bit | | Address<br>(1) (2) | Data | Required clock cycles | Address<br>(1) (3) | Data | Required clock cycles | | READ | Read Data from Memory | 1 | 10 | A8-A0 | Q7-<br>Q0 | - | A7-A0 | Q15-<br>Q0 | - | | WRITE | Write Data to Memory | 1 | 01 | A8-A0 | D7-<br>D0 | 20 | A7-A0 | D15-D0 | 27 | | WEN | Write Enable | 1 | 00 | 1 1XXX<br>XXXX | - | 12 | 11XX<br>XXXX | - | 11 | | WDS | Write Disable | 1 | 00 | 0 0XXX<br>XXXX | - | 12 | 00XX<br>XXXX | - | 11 | | ERASE | Erase Byte or Word | 1 | 11 | A8-A0 | - | 12 | A7-A0 | - | 11 | | ERAL | Erase All Memory | 1 | 00 | 1 0XXX<br>XXXX | - | 12 | 10XX<br>XXXX | - | 11 | | WRAL | Write All Memory with same Data | 1 | 00 | 0 1XXX<br>XXXX | D7-<br>D0 | 20 | 01XX<br>XXXX | D15-D0 | 27 | <sup>1.</sup> X = Don't Care bit. Table 6. Instruction set for the M93C76 and M93C86 | | | | | x8 Origination (ORG = 0) | | | x16 Origination (ORG = 1) | | | |-------------|---------------------------------|--------------|-------------|--------------------------|-------|-----------------------|---------------------------|--------|-----------------------| | Instruction | Description | Start<br>bit | Op-<br>code | Address<br>(1)(2) | Data | Required clock cycles | Address<br>(1) (3) | Data | Required clock cycles | | READ | Read Data from<br>Memory | 1 | 10 | A10-A0 | Q7-Q0 | - | A9-A0 | Q15-Q0 | - | | WRITE | Write Data to<br>Memory | 1 | 01 | A10-A0 | D7-D0 | 22 | A9-A0 | D15-D0 | 29 | | WEN | Write Enable | 1 | 00 | 11X XXXX<br>XXXX | - | 14 | 11 XXXX<br>XXXX | - | 13 | | WDS | Write Disable | 1 | 00 | 00X XXXX<br>XXXX | - | 14 | 00 XXXX<br>XXXX | - | 13 | | ERASE | Erase Byte or Word | 1 | 11 | A10-A0 | - | 14 | A9-A0 | - | 13 | | ERAL | Erase All Memory | 1 | 00 | 10X XXXX<br>XXXX | - | 14 | 10 XXXX<br>XXXX | - | 13 | | WRAL | Write All Memory with same Data | 1 | 00 | 01X XXXX<br>XXXX | D7-D0 | 22 | 01 XXXX<br>XXXX | D15-D0 | 29 | <sup>1.</sup> X = Don't Care bit. <sup>2.</sup> Address bit A8 is not decoded by the M93C56. <sup>3.</sup> Address bit A7 is not decoded by the M93C56. <sup>2.</sup> Address bit A10 is not decoded by the M93C76. <sup>3.</sup> Address bit A9 is not decoded by the M93C76. ### 5.1 Read Data from Memory The Read Data from Memory (READ) instruction outputs data on Serial Data Output (Q). When the instruction is received, the op-code and address are decoded, and the data from the memory is transferred to an output shift register. A dummy 0 bit is output first, followed by the 8-bit byte or 16-bit word, with the most significant bit first. Output data changes are triggered by the rising edge of Serial Clock (C). The M93Cx6 automatically increments the internal address register and clocks out the next byte (or word) as long as the Chip Select Input (S) is held High. In this case, the dummy 0 bit is *not* output between bytes (or words) and a continuous stream of data can be read (the address counter automatically rolls over to 00h when the highest address is reached). #### 5.2 Erase and Write data #### 5.2.1 Write Enable and Write Disable The Write Enable (WEN) instruction enables the future execution of erase or write instructions, and the Write Disable (WDS) instruction disables it. When power is first applied, the M93Cx6 initializes itself so that erase and write instructions are disabled. After a Write Enable (WEN) instruction has been executed, erasing and writing remains enabled until a Write Disable (WDS) instruction is executed, or until $V_{\rm CC}$ falls below the power-on reset threshold voltage. To protect the memory contents from accidental corruption, it is advisable to issue the Write Disable (WDS) instruction after every write cycle. The Read Data from Memory (READ) instruction is not affected by the Write Enable (WEN) or Write Disable (WDS) instructions. #### 5.2.2 Write For the Write Data to Memory (WRITE) instruction, 8 or 16 data bits follow the op-code and address bits. These form the byte or word that is to be written. As with the other bits, Serial Data Input (D) is sampled on the rising edge of Serial Clock (C). After the last data bit has been sampled, the Chip Select Input (S) must be taken low before the next rising edge of Serial Clock (C). If Chip Select Input (S) is brought low before or after this specific time frame, the self-timed programming cycle will not be started, and the addressed location will not be programmed. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described later in this document. Once the Write cycle has been started, it is internally self-timed (the external clock signal on Serial Clock (C) may be stopped or left running after the start of a Write cycle). The Write cycle is automatically preceded by an Erase cycle, so it is unnecessary to execute an explicit erase instruction before a Write Data to Memory (WRITE) instruction. Figure 5. READ, WRITE, WEN, WDS sequences 1. For the meanings of An, Xn, Qn and Dn, see *Table 4*, *Table 5* and *Table 6*. #### 5.2.3 Write All As with the Erase All Memory (ERAL) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that a dummy address be provided. As with the Write Data to Memory (WRITE) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that an 8-bit data byte, or 16-bit data word, be provided. This value is written to all the addresses of the memory device. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described next. Figure 6. WRAL sequence 1. For the meanings of Xn and Dn, please see *Table 4*, *Table 5* and *Table 6*. #### 5.2.4 Erase Byte or Word The Erase Byte or Word (ERASE) instruction sets the bits of the addressed memory byte (or word) to 1. Once the address has been correctly decoded, the falling edge of the Chip Select Input (S) starts the self-timed <a href="Erase">Erase</a> cycle. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in <a href="Section 6: READY/BUSY">Section 6: READY/BUSY</a> status. Figure 7. ERASE, ERAL sequences 1. For the meanings of An and Xn, please see *Table 4*, *Table 5* and *Table 6*. #### 5.2.5 Erase All The Erase All Memory (ERAL) instruction erases the whole memory (all memory bits are set to 1). The format of the instruction requires that a dummy address be provided. The Erase cycle is conducted in the same way as the Erase instruction (ERASE). The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in Section 6: READY/BUSY status. ## 6 READY/BUSY status While the Write or Erase cycle is underway, for a WRITE, ERASE, WRAL or ERAL instruction, the Busy signal (Q=0) is returned whenever Chip Select input (S) is driven high. (Please note, though, that there is an initial delay, of $t_{SLSH}$ , before this status information becomes available). In this state, the M93Cx6 ignores any data on the bus. When the Write cycle is completed, and Chip Select Input (S) is driven high, the Ready signal (Q=1) indicates that the M93Cx6 is ready to receive the next instruction. Serial Data Output (Q) remains set to 1 until the Chip Select Input (S) is brought low or until a new start bit is decoded. ## 7 Initial delivery state The device is delivered with all bits in the memory array set to 1 (each byte contains FFh). ## 8 Clock pulse counter In a noisy environment, the number of pulses received on Serial Clock (C) may be greater than the number delivered by the master (the microcontroller). This can lead to a misalignment of the instruction of one or more bits (as shown in *Figure 8*) and may lead to the writing of erroneous data at an erroneous address. To avoid this problem, the M93Cx6 has an on-chip counter that counts the clock pulses from the start bit until the falling edge of the Chip Select Input (S). If the number of clock pulses received is not the number expected, the WRITE, ERASE, ERAL or WRAL instruction is aborted, and the contents of the memory are not modified. The number of clock cycles expected for each instruction, and for each member of the M93Cx6 family, are summarized in *Table 4: Instruction set for the M93C46* to *Table 6: Instruction set for the M93C76 and M93C86*. For example, a Write Data to Memory (WRITE) instruction on the M93C56 (or M93C66) expects 20 clock cycles (for the x8 organization) from the start bit to the falling edge of Chip Select Input (S). That is: - 1 Start bit - + 2 Op-code bits - + 9 Address bits - + 8 Data bits Figure 8. Write sequence with one clock glitch ## 9 Maximum ratings Stressing the device outside the ratings listed in the Absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 7. Absolute maximum ratings | Symbol | Parameter | | Min. | Max. | Unit | |-------------------|--------------------------------------------|--------------------------------|--------------------|----------------------|------| | | Ambient operating temperature | <del>-4</del> 0 | 130 | °C | | | T <sub>STG</sub> | Storage temperature | <del>-</del> 65 | 150 | °C | | | т | Lead temperature during soldering | PDIP | - | 260 <sup>(1)</sup> | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | other packages | See n | See note (2) | | | V <sub>OUT</sub> | Output range (Q = V <sub>OH</sub> or Hi-Z) | | -0.50 | V <sub>CC</sub> +0.5 | V | | V <sub>IN</sub> | Input range | -0.50 | V <sub>CC</sub> +1 | V | | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | V | | | V <sub>ESD</sub> | Electrostatic discharge voltage (hun | nan body model) <sup>(3)</sup> | - | 4000 | V | <sup>1.</sup> TLEAD max must *not* be applied for more than 10 s. Compliant with JEDEC standard J-STD-020D (for small-body, Sn-Pb or Pb free assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS directive 2011/65/EU of July 2011). <sup>3.</sup> Positive and negative pulses applied on pin pairs, according to the AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001-2012), C1 = 100 pF, R1 = 1500 $\Omega$ , R2 = 500 $\Omega$ ). #### **DC and AC parameters** 10 This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. Table 8. Operating conditions (M93Cx6-W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | Table 9. Operating conditions (M93Cx6-R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | Table 10. Cycling performance<sup>(1)</sup> | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |--------|-----------------------|----------------------------------------------------------------------------------------|------|-----------|-------------| | Novolo | NA/ | $TA \le 25 \text{ °C},$ $V_{CC}(\text{min}) < V_{CC} < V_{CC}(\text{max})$ | - | 4,000,000 | Write cycle | | Ncycle | Write cycle endurance | $\label{eq:TA = 85 °C,} \begin{split} &V_{CC}(min) < V_{CC} < V_{CC}(max) \end{split}$ | - | 1,200,000 | write cycle | <sup>1.</sup> Cycling performance for products identified by process letter K. Table 11. Memory cell data retention<sup>(1)</sup> | Parameter | Test conditions | Min. | Unit | |----------------|-----------------|------|------| | Data retention | TA = 55 °C | 200 | Year | For products identified by process letter K. The data retention behavior is checked in production, while the 200-year limit is defined from characterization and qualification results. Table 12. AC measurement conditions | Symbol | Parameter | Min. | Max. | Unit | |--------|------------------------------------------------------------------------------|--------------------------------------------|------|------| | $C_L$ | Load capacitance | 10 | pF | | | - | Input rise and fall times | | 50 | ns | | - | Input voltage levels 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | | | | - | - Input timing reference voltages 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> | | | | | - | Output timing reference voltages | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> | | V | DocID4997 Rev 17 20/35 Figure 9. AC testing input output waveforms Table 13. Input and output capacitance | Symbol | Parameter | Parameter Test condition <sup>(1)</sup> | | Max | Unit | |------------------|--------------------|-----------------------------------------|---|-----|------| | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0V | - | 8 | pF | | C <sub>IN</sub> | Input capacitance | $V_{IN} = 0V$ | - | 6 | pF | <sup>1.</sup> Sampled only, not 100% tested, at $T_A$ = 25 °C and a frequency of 1 MHz. Table 14. DC characteristics (M93Cx6-W, device grade 6) | Symbol | Parameter Test condition (in addition to the conditions defined in Table 8 and Table 12) | | Min. | Max. | Unit | |------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current | $0V \le V_{IN} \le V_{CC}$ | - | ±2.5 | μΑ | | I <sub>LO</sub> | Output leakage current | $0V \le V_{OUT} \le V_{CC}$ , Q in Hi-Z | - | ±2.5 | μΑ | | | Operating quantu querent | $V_{CC} = 5 \text{ V, } S = V_{IH}, f = 2 \text{ MHz},$<br>Q = open | - | 2 | mA | | Icc | Operating supply current | $V_{CC}$ = 2.5 V, S = $V_{IH}$ , f = 2 MHz,<br>Q = open | - | 1 | mA | | | Standby supply current | $V_{CC} = 2.5 \text{ V, S} = V_{SS}, C = V_{SS},$ $ORG = V_{SS} \text{ or } V_{CC},$ $pin7 = V_{CC}, V_{SS} \text{ or Hi-Z}$ | | 2 <sup>(1)</sup> | μΑ | | I <sub>CC1</sub> | | $\begin{split} V_{CC} = 5.5 \text{ V, S} &= V_{SS}, C = V_{SS}, \\ \text{ORG} &= V_{SS} \text{ or } V_{CC}, \\ \text{pin7} &= \text{VCC, } V_{SS} \text{ or Hi-Z} \end{split}$ | - | 3 <sup>(2)</sup> | μΑ | | V <sub>IL</sub> | Input low voltage (D, C, S) | - | -0.45 | 0.2 V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | Input high voltage (D, C, S) | - | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V | Output low voltage (O) | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 2.1 mA | - | 0.4 | V | | V <sub>OL</sub> | Output low voltage (Q) | $V_{CC}$ = 2.5 V, $I_{OL}$ = 100 $\mu A$ | - | 0.2 | V | | V. | Output high voltage (O) | $V_{CC} = 5 \text{ V}, I_{OH} = -400 \mu\text{A}$ | 0.8 V <sub>CC</sub> | - | V | | V <sub>OH</sub> | Output high voltage (Q) | $V_{CC} = 2.5 \text{ V}, I_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> -0.2 | - | V | <sup>1.</sup> $5 \,\mu\text{A}$ for previous devices identified with the process letter G. <sup>2.</sup> Tested only for current devices identified with the process letter K. | Table 10. De diaracteristics (modexe 11) | | | | | | | | | |------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|------|--|--|--| | Symbol | Parameter | Test condition | Min. | Max. | Unit | | | | | I <sub>LI</sub> | Input leakage current | $0V \le V_{IN} \le V_{CC}$ | - | ±2.5 | μΑ | | | | | I <sub>LO</sub> | Output leakage current | $0V \le V_{OUT} \le V_{CC}$ , Q in Hi-Z | - | ±2.5 | μΑ | | | | | I <sub>CC</sub> | | $V_{CC} = 5 \text{ V, } S = V_{IH}, f = 2 \text{ MHz},$ $Q = \text{open}$ | | 2 | mA | | | | | | Operating supply current | $V_{CC}$ = 1.8 V, S = $V_{IH}$ , f = 1 MHz,<br>Q = open | - | 1 | mA | | | | | I <sub>CC1</sub> | Standby supply current | $V_{CC}$ = 1.8 V, S = $V_{SS}$ , C = $V_{SS}$ ,<br>ORG = $V_{SS}$ or $V_{CC}$ ,<br>pin7 = $V_{CC}$ , $V_{SS}$ or Hi-Z | - | 1 <sup>(1)</sup> | μΑ | | | | | V <sub>IL</sub> | Input low voltage (D, C, S) | - | -0.45 | 0.2 V <sub>CC</sub> | V | | | | | V <sub>IH</sub> | Input high voltage (D, C, S) | - | 0.8 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | | | | V <sub>OL</sub> | Output low voltage (Q) | $V_{CC} = 1.8 \text{ V}, I_{OL} = 100 \mu\text{A}$ | - | 0.2 | V | | | | | V <sub>OH</sub> | Output high voltage (Q) | $V_{CC} = 1.8 \text{ V}, I_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> -0.2 | - | V | | | | Table 15. DC characteristics (M93Cx6-R) Table 16. AC characteristics (M93Cx6-W, M93Cx6-R<sup>(1)</sup>, device grade 6) | Test conditions specified in <i>Table 8</i> and <i>Table 12</i> | | | | | | | | |-----------------------------------------------------------------|------------------|-------------------------------------|------|------|------|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | f <sub>C</sub> | f <sub>SK</sub> | Clock frequency | D.C. | 2 | MHz | | | | t <sub>SLCH</sub> | | Chip Select low to Clock high | 50 | - | ns | | | | t <sub>SHCH</sub> | t <sub>CSS</sub> | Chip Select setup time | 50 | - | ns | | | | t <sub>SLSH</sub> (2) | t <sub>CS</sub> | Chip Select low to Chip Select high | 200 | - | ns | | | | t <sub>CHCL</sub> (3) | t <sub>SKH</sub> | Clock high time | 200 | - | ns | | | | t <sub>CLCH</sub> (3) | t <sub>SKL</sub> | Clock low time | 200 | - | ns | | | | t <sub>DVCH</sub> | t <sub>DIS</sub> | Data in setup time | 50 | - | ns | | | | t <sub>CHDX</sub> | t <sub>DIH</sub> | Data in hold time | 50 | - | ns | | | | t <sub>CLSH</sub> | t <sub>SKS</sub> | Clock setup time (relative to S) | 50 | - | ns | | | | t <sub>CLSL</sub> | t <sub>CSH</sub> | Chip Select hold time | 0 | - | ns | | | | t <sub>SHQV</sub> | t <sub>SV</sub> | Chip Select to READY/BUSY status | - | 200 | ns | | | | t <sub>SLQZ</sub> | t <sub>DF</sub> | Chip Select low to output Hi-Z | - | 100 | ns | | | | t <sub>CHQL</sub> | t <sub>PD0</sub> | Delay to output low | - | 200 | ns | | | | t <sub>CHQV</sub> | t <sub>PD1</sub> | Delay to output valid | - | 200 | ns | | | | t <sub>W</sub> | t <sub>WP</sub> | Erase or Write cycle time | - | 5 | ms | | | All M93Cx6-R devices operate with a clock frequency of 1MHz, as defined in Table 17. Only the new M93Cx6-R devices (identified with the process letter K) can operate with the 2 MHz timing values defined in this table. <sup>1.</sup> $2 \mu A$ for previous devices identified with process letter G. <sup>2.</sup> Chip Select Input (S) must be brought low for a minimum of $t_{SLSH}$ between consecutive instruction cycles. <sup>3.</sup> $t_{CHCL} + t_{CLCH} \ge 1 / f_C$ . Table 17. AC characteristics (M93Cx6-R)<sup>(1)</sup> | Test conditions specified in Table 9 and Table 12 | | | | | | | | |---------------------------------------------------|------------------|-------------------------------------|------|------|------|--|--| | Symbol | Alt. | Parameter | Min. | Max. | Unit | | | | f <sub>C</sub> | $f_{SK}$ | Clock frequency | D.C. | 1 | MHz | | | | t <sub>SLCH</sub> | | Chip Select low to Clock high | 250 | - | ns | | | | t <sub>SHCH</sub> | t <sub>CSS</sub> | Chip Select setup time | 50 | - | ns | | | | t <sub>SLSH</sub> <sup>(2)</sup> | t <sub>CS</sub> | Chip Select low to Chip Select high | 250 | - | ns | | | | t <sub>CHCL</sub> (3) | t <sub>SKH</sub> | Clock high time | 250 | - | ns | | | | t <sub>CLCH</sub> (3) | t <sub>SKL</sub> | Clock low time | 250 | - | ns | | | | t <sub>DVCH</sub> | t <sub>DIS</sub> | Data in setup time | 100 | - | ns | | | | t <sub>CHDX</sub> | t <sub>DIH</sub> | Data in hold time | 100 | - | ns | | | | t <sub>CLSH</sub> | t <sub>SKS</sub> | Clock setup time (relative to S) | 100 | - | ns | | | | t <sub>CLSL</sub> | t <sub>CSH</sub> | Chip Select hold time | 0 | - | ns | | | | t <sub>SHQV</sub> | t <sub>SV</sub> | Chip Select to READY/BUSY status | - | 400 | ns | | | | t <sub>SLQZ</sub> | t <sub>DF</sub> | Chip Select low to output Hi-Z | - | 200 | ns | | | | t <sub>CHQL</sub> | t <sub>PD0</sub> | Delay to output low | - | 400 | ns | | | | t <sub>CHQV</sub> | t <sub>PD1</sub> | Delay to output valid | - | 400 | ns | | | | t <sub>W</sub> | t <sub>WP</sub> | Erase or Write cycle time | - | 10 | ms | | | The new M93Cx6-R devices identified with the process letter K can operate with a clock frequency of 2 MHz and an Erase (or Write) cycle of 5 ms, as shown in Table 16. <sup>2.</sup> Chip Select Input (S) must be brought low for a minimum of $t_{SLSH}$ between consecutive instruction cycles. <sup>3.</sup> $t_{CHCL} + t_{CLCH} \ge 1 / f_C$ . C tCLSH tCHCL S tSHCH tCLCH S TART OP CODE OP CODE START OP CODE INPUT ai01428 Figure 10. Synchronous timing (Start and op-code input) 24/35 ## 11 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark. ## 11.1 PDIP8 package information Figure 13. PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, package outline 1. Drawing is not to scale. Table 18. PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|------|-------|-----------------------|--------|--------|--| | | Тур. | Min. | Max. | Тур. | Min. | Max. | | | А | - | - | 5.33 | - | - | 0.2098 | | | A1 | - | 0.38 | - | - | 0.015 | - | | | A2 | 3.3 | 2.92 | 4.95 | 0.1299 | 0.115 | 0.1949 | | | b | 0.46 | 0.36 | 0.56 | 0.0181 | 0.0142 | 0.022 | | | b2 | 1.52 | 1.14 | 1.78 | 0.0598 | 0.0449 | 0.0701 | | | С | 0.25 | 0.2 | 0.36 | 0.0098 | 0.0079 | 0.0142 | | | D | 9.27 | 9.02 | 10.16 | 0.365 | 0.3551 | 0.4 | | | E | 7.87 | 7.62 | 8.26 | 0.3098 | 0.3 | 0.3252 | | | E1 | 6.35 | 6.1 | 7.11 | 0.25 | 0.2402 | 0.2799 | |