## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range


#### Abstract

General Description The MAX1178/MAX1188 16-bit, low-power, successiveapproximation analog-to-digital converters (ADCs) feature automatic power-down, a factory-trimmed internal clock, and a byte-wide parallel interface. The devices operate from a single +4.75 V to +5.25 V analog supply and feature a separate digital supply input for direct interface with $\mathrm{a}+2.7 \mathrm{~V}$ to +5.25 V digital logic. The MAX1188 accepts a bipolar analog input voltage range of $\pm 10 \mathrm{~V}$, while the MAX1178 accepts a bipolar analog input voltage range of $\pm 5 \mathrm{~V}$. All devices consume no more than 26.5 mW at a sampling rate of 135 ksps when using an external reference, and 31 mW when using the internal +4.096 V reference. AutoShutdown ${ }^{\text {TM }}$ reduces supply current to 0.4 mA at 10 ksps . The MAX1178/MAX1188 are ideal for high-performance, battery-powered, data-acquisition applications. Excellent AC performance (THD $=-100 \mathrm{~dB}$ ) and DC accuracy ( $\pm 2$ LSB INL) make the MAX1178/MAX1188 ideal for industrial process control, instrumentation, and medical applications. The MAX1178/MAX1188 are available in a 20-pin TSSOP package and are fully specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ extended temperature range and the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ commercial temperature range.


## Applications

Temperature Sensing and Monitoring Industrial Process Control
I/O Modules
Data-Acquisition Systems
Precision Instrumentation

Pin Configuration and Functional Diagram appear at end of data sheet.

AutoShutdown is a trademark of Maxim Integrated Products, Inc.
__Features

- Byte-Wide Parallel Interface
- Analog Input Voltage Range: $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}$
- Single +4.75V to +5.25V Analog Supply Voltage
- Interface with +2.7V to +5.25V Digital Logic
- $\pm 2$ LSB INL
- $\pm 1$ LSB DNL
- Low Supply Current (max)
2.9mA (External Reference)
3.8mA (Internal Reference)

5 $\mu$ A AutoShutdown Mode

- Small Footprint
- 20-Pin TSSOP Package

Ordering Information

| PART | TEMP RANGE | PIN- <br> PACKAGE | INPUT <br> VOLTAGE <br> RANGE (V) |
| :--- | :---: | :---: | :---: |
| MAX1178ACUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 5$ |
| MAX1178BCUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 5$ |
| MAX1178CCUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 5$ |
| MAX1178AEUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 5$ |
| MAX1178BEUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 5$ |
| MAX1178CEUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 5$ |

Ordering Information continued at end of data sheet.
Typical Operating Circuit


## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

ABSOLUTE MAXIMUM RATINGS

| AV ${ }^{\text {d }}$ to AGND | -0.3V to +6 V |
| :---: | :---: |
| DV ${ }_{\text {D }}$ to DGND. | -0.3V to +6V |
| AGND to DGND. | -0.3V to +0.3 V |
| AIN to AGND . | ..-16.5V to +16.5V |
| REF, REFADJ to AGND | -0.3V to ( AV DD +0.3 V ) |
| $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{HBEN}$ to DGND | -0.3V to +6V |
| $\mathrm{D}_{-}, \overline{\mathrm{EOC}}$ to DGND . | -0.3V to ( $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ ) |
| Maximum Continuous C | Pin ..................... 50 mA |


| Continuous Power Dissipation $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)$ TSSOP (derate $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) | ....879mW |
| :---: | :---: |
| Operating Temperature Ranges |  |
| MAX11_ _ CUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| MAX11_-_EUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | ..-65 ${ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ}$ |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(A V_{D D}=D V_{D D}=+5 \mathrm{~V} \pm 5 \%\right.$, external reference $=+4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=10 \mu \mathrm{~F}, \mathrm{C}_{\text {REFADJ }}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\text {REFADJ }}=A V_{D D}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)


## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

## ELECTRICAL CHARACTERISTICS (continued)

$\left(A V_{D D}=D V_{D D}=+5 \mathrm{~V} \pm 5 \%\right.$, external reference $=+4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=10 \mu \mathrm{~F}, \mathrm{C}_{\text {REFADJ }}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\text {REFADJ }}=\mathrm{AV}$ DD, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Current | IAIN | MAX1178, | Normal operation | -1.8 |  | +0.4 | mA |
|  |  | $-5 \mathrm{~V} \leq \mathrm{V}_{\text {AIN }} \leq+5 \mathrm{~V}$ | Shutdown mode | -1.8 |  | +1.8 |  |
|  |  | MAX1188, <br> $-10 \mathrm{~V} \leq \mathrm{V}_{\text {AIN }} \leq+10 \mathrm{~V}$ | Normal operation | -1.8 |  | +1.2 |  |
|  |  |  | Shutdown mode | -1.8 |  | +1.8 |  |
| Input Current Step at Power-Up | IPU | MAX1178, $\mathrm{V}_{\text {AIN }}=+5 \mathrm{~V}$, shutdown mode to operating mode |  |  | 1 | 1.4 | mA |
|  |  | MAX1188, $\mathrm{V}_{\text {AIN }}=+10 \mathrm{~V}$, shutdown mode to operating mode |  |  | 0.5 | 0.7 |  |
| Input Capacitance | CIN |  |  |  | 10 |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |  |
| REF Output Voltage | VREF |  |  | 4.056 | 4.096 | 4.136 | V |
| REF Output Tempco |  |  |  |  | $\pm 35$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| REF Short-Circuit Current | IREF-SC |  |  |  | $\pm 10$ |  | mA |
| EXTERNAL REFERENCE |  |  |  |  |  |  |  |
| REF and REFADJ Input-Voltage Range |  |  |  | 3.8 |  | 4.2 | V |
| REFADJ Buffer-Disable Threshold |  |  |  | $A V_{D D}-$ <br> 0.4 |  | $\begin{gathered} A V_{D D}- \\ 0.1 \end{gathered}$ | V |
| REF Input Current | IREF | Normal mode, fSAMPLE $=135 \mathrm{ksps}$ |  |  | 60 | 100 | $\mu \mathrm{A}$ |
|  |  | Shutdown mode (Note 1) |  |  | $\pm 0.1$ | $\pm 10$ |  |
| REFADJ Input Current | IREFADJ | REFADJ $=$ AV ${ }_{\text {DD }}$ |  |  | 16 |  | $\mu \mathrm{A}$ |
| DIGITAL INPUTS/OUTPUTS |  |  |  |  |  |  |  |
| Output High Voltage | VOH | $\begin{aligned} & \text { ISOURCE }=0.5 \mathrm{~mA}, \mathrm{DV} \text { DD }=+2.7 \mathrm{~V} \text { to }+5.25 \mathrm{~V}, \\ & A V_{\mathrm{DD}}=+5.25 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \text { DVDD - } \\ 0.4 \end{gathered}$ |  |  | V |
| Output Low Voltage | VoL | $\begin{aligned} & \mathrm{I}_{\mathrm{SINK}}=1.6 \mathrm{~mA}, \mathrm{DV} \mathrm{DD}=+2.7 \mathrm{~V} \text { to }+5.25 \mathrm{~V}, \\ & \mathrm{AV} \text { DD }=+5.25 \mathrm{~V} \end{aligned}$ |  |  |  | 0.4 | V |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  | $\begin{aligned} & 0.7 \times \\ & D V_{D D} \end{aligned}$ |  |  | V |
| Input Low Voltage | VIL |  |  |  |  | $\begin{aligned} & 0.3 \times \\ & D V_{D D} \end{aligned}$ | V |
| Input Leakage Current |  | Digital input = DVDD |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| Input Hysteresis | V HYST |  |  |  | 0.2 |  | V |
| Input Capacitance | $\mathrm{CIN}^{\text {N }}$ |  |  |  | 15 |  | pF |
| Tri-State Output Leakage | Ioz |  |  |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Tri-State Output Capacitance | Coz |  |  |  | 15 |  | pF |

## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

## ELECTRICAL CHARACTERISTICS (continued)

$\left(A V_{D D}=D V_{D D}=+5 \mathrm{~V} \pm 5 \%\right.$, external reference $=+4.096 \mathrm{~V}, C_{R E F}=10 \mu F, C_{\text {REFADJ }}=0.1 \mu F, V_{\text {REFADJ }}=A V_{D D}, T_{A}=T_{\text {MIN }}$ to $T_{M A X}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |  |  |  |
| Analog Supply Voltage | AVDD |  | 4.75 |  | 5.25 | V |
| Digital Supply Voltage | DVDD |  | 2.70 |  | 5.25 | V |
| Analog Supply Current | IAVDD | External reference, 135ksps |  | 4 | 5.3 | mA |
|  |  | Internal reference, 135ksps |  | 5.2 | 6.2 |  |
| Shutdown Supply Current | ISHDN | Shutdown mode (Note 1), digital input = DVDD or OV |  | 0.5 | 5 | $\mu \mathrm{A}$ |
|  |  | Standby mode |  | 3.7 |  | mA |
| Digital Supply Current | IDVDD |  |  |  | 0.75 | mA |
| Power-Supply Rejection |  | $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{VD}=4.75 \mathrm{~V}$ to 5.25 V |  | 3.5 |  | LSB |

## TIMING CHARACTERISTICS (Figures 1 and 2)

$\left(A V_{D D}=+4.75 \mathrm{~V}\right.$ to $+5.25 \mathrm{~V}, \mathrm{DV}_{\mathrm{DD}}=+2.7 \mathrm{~V}$ to AV DD , external reference $=+4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=10 \mu \mathrm{~F}, \mathrm{C}_{\text {REFADJ }}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\text {REFADJ }}=\mathrm{AV}$ DD , CLOAD $=20 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Sampling Rate | fsample-max |  |  | 135 | ksps |
| Acquisition Time | tacQ |  | 2 |  | $\mu \mathrm{s}$ |
| Conversion Time | tconv |  |  | 4.7 | $\mu \mathrm{s}$ |
| $\overline{\mathrm{CS}}$ Pulse-Width High | tCSH | (Note 2) | 40 |  | ns |
| $\overline{\text { CS }}$ Pulse-Width Low (Note 2) | tCSL | DV ${ }_{\text {DD }}=4.75 \mathrm{~V}$ to 5.25 V | 40 |  | ns |
|  |  | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 5.25 V | 60 |  |  |
| R// to $\overline{\mathrm{CS}}$ Fall Setup Time | tDS |  | 0 |  | ns |
| R/C to $\overline{\mathrm{CS}}$ Fall Hold Time | toh | DV $\mathrm{DD}=4.75 \mathrm{~V}$ to 5.25 V | 40 |  | ns |
|  |  | DV $\mathrm{DD}=2.7 \mathrm{~V}$ to 5.25 V | 60 |  |  |
| $\overline{\mathrm{CS}}$ to Output Data Valid | tDO | DV ${ }_{\text {DD }}=4.75 \mathrm{~V}$ to 5.25 V |  | 40 | ns |
|  |  | DV $\mathrm{DD}=2.7 \mathrm{~V}$ to 5.25 V |  | 80 |  |
| $\overline{\text { EOC Fall to } \overline{\mathrm{CS}} \text { Fall }}$ | tDV |  | 0 |  | ns |
| $\overline{\mathrm{CS}}$ Rise to $\overline{\mathrm{EOC}}$ Rise | teoc | DV $\mathrm{DD}=4.75 \mathrm{~V}$ to 5.25 V |  | 40 | ns |
|  |  | DV $\mathrm{DD}=2.7 \mathrm{~V}$ to 5.25 V |  | 80 |  |
| Bus Relinquish Time | $t_{B R}$ | DV ${ }_{\text {DD }}=4.75 \mathrm{~V}$ to 5.25 V |  | 40 | ns |
|  |  | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 5.25 V |  | 80 |  |
| HBEN Transition to Output Data Valid | tDo1 | DV ${ }_{\text {DD }}=4.75 \mathrm{~V}$ to 5.25 V |  | 40 | ns |
|  |  | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 5.25 V |  | 80 |  |

Note 1: Maximum specification is limited by automated test equipment.
Note 2: To ensure best performance, finish reading the data and wait tBR before starting a new acquisition.

## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

## Typical Operating Characteristics

(Typical Operating Circuit, $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=+5 \mathrm{~V}$, external reference $=+4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=10 \mu \mathrm{~F}, \mathrm{CREFADJ}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\text {REFADJ }}=\mathrm{AV}$ DD, $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)



GAIN ERROR vs. TEMPERATURE


DNL vs. CODE


SHUTDOWN CURRENT (AVDD + DVDD) vs. TEMPERATURE


INTERNAL REFERENCE
vs. TEMPERATURE


SUPPLY CURRENT (AVDD + DVDD) vs. TEMPERATURE


OFFSET ERROR vs. TEMPERATURE


FFT AT $\mathbf{1 k H z}$


## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

## Typical Operating Characteristics (continued)

(Typical Operating Circuit, $A V_{D D}=D_{D D}=+5 \mathrm{~V}$, external reference $=+4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=10 \mu \mathrm{~F}, \mathrm{C}_{\text {REFADJ }}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\text {REFADJ }}=\mathrm{AV}$ DD, CLOAD $=20 \mathrm{pF}$. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | D4/D12 | Tri-State Digital-Data Output |
| 2 | D5/D13 | Tri-State Digital-Data Output |
| 3 | D6/D14 | Tri-State Digital-Data Output |
| 4 | D7/D15 | Tri-State Digital-Data Output. D15 is the MSB. |
| 5 | R/C | Read/Convert Input. Power up and put the MAX1178/MAX1188 in acquisition mode by holding R/C low during the first falling edge of $\overline{\mathrm{CS}}$. During the second falling edge of $\overline{\mathrm{CS}}$, the level on $\mathrm{R} / \overline{\mathrm{C}}$ determines whether the reference and reference buffer power down or remain on after conversion. Set $R / \bar{C}$ high during the second falling edge of $\overline{C S}$ to power down the reference and buffer, or set $R / \bar{C}$ low to leave the reference and buffer powered up. Set R/C high during the third falling edge of $\overline{\mathrm{CS}}$ to put valid data on the bus. |
| 6 | $\overline{\mathrm{EOC}}$ | End of Conversion. $\overline{\text { EOC }}$ drives low when conversion is complete. |
| 7 | AVDD | Analog Supply Input. Bypass with a $0.1 \mu \mathrm{~F}$ capacitor to AGND. |
| 8 | AGND | Analog Ground. Primary analog ground (star ground). |
| 9 | AIN | Analog Input |
| 10 | AGND | Analog Ground. Connect pin 10 to pin 8. |
| 11 | REFADJ | Reference Buffer Output. Bypass REFADJ with a $0.1 \mu \mathrm{~F}$ capacitor to AGND for internal reference mode. Connect REFADJ to AVDD to select external reference mode. |
| 12 | REF | Reference Input/Output. Bypass REF with a 10нF capacitor to AGND for internal reference mode. External reference input when in external reference mode. |

# 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range 

Pin Description (continued)

| PIN | NAME | $\quad$ FUNCTION |
| :---: | :---: | :--- |
| 13 | HBEN | High-Byte Enable Input. Used to multiplex the 16-bit conversion result. <br> 1: MSB available on the data bus. <br> 0: LSB available on the data bus. |
| 14 | $\overline{\mathrm{CS}}$ | Convert Start. The first falling edge of $\overline{\mathrm{CS}}$ powers up the device and enables acquire mode when R/C <br> is low. The second falling edge of $\overline{\mathrm{CS}}$ starts conversion. The third falling edge of $\overline{\mathrm{CS}}$ loads the result <br> onto the bus when R/C is high. |
| 15 | DGND | Digital Ground |
| 16 | DVDD | Digital Supply Voltage. Bypass with a 0.1 1 F capacitor to DGND. |
| 17 | D0/D8 | Tri-State Digital-Data Output. D0 is the LSB. |
| 18 | D1/D9 | Tri-State Digital-Data Output |
| 19 | D2/D10 | Tri-State Digital-Data Output |
| 20 | D3/D11 | Tri-State Digital-Data Output |



Figure 1. Load Circuits

## Detailed Description

## Converter Operation

The MAX1178/MAX1188 use a successive-approximation (SAR) conversion technique with an inherent track-and-hold (T/H) stage to convert an analog input into a 16-bit digital output. Parallel outputs provide a highspeed interface to microprocessors ( $\mu \mathrm{Ps}$ ). The Functional Diagram shows a simplified internal architecture of the MAX1178/MAX1188. Figure 3 shows a typical operating circuit for the MAX1178/MAX1188.

## Analog Input

Input Scaler
The MAX1178/MAX1188 have an input scaler, which allows conversion of true bipolar input voltages and input voltages greater than the power supply, while operating from a single +5 V analog supply. The input scaler attenuates and shifts the analog input to match the input range of the internal digital-to-analog converter (DAC). The MAX1178 input voltage range is $\pm 5 \mathrm{~V}$, while the MAX1188 input voltage range is $\pm 10 \mathrm{~V}$. Figure 4 shows the equivalent input circuit of the MAX1178/ MAX1188. This circuit limits the current going into or out of AIN to less than 1.8 mA .

Track and Hold (T/H)
In track mode, the internal hold capacitor acquires the analog signal (Figure 4). In hold mode, the T/H switches open and the capacitive DAC samples the analog input. During the acquisition, the analog input (AIN) charges capacitor CHOLD. The acquisition ends on the second falling edge of $\overline{\mathrm{CS}}$. At this instant, the T/H switches open. The retained charge on CHOLD represents a sample of the input. In hold mode, the capacitive DAC adjusts during the remainder of the conversion time to restore node T/H OUT to zero within the limits of 16-bit resolution. Force $\overline{\mathrm{CS}}$ low to put valid data on the bus after conversion is complete.

## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range



Figure 2. MAX1178/MAX1188 Timing Diagram

Power-Down Modes
Select standby mode or shutdown mode with the R/C bit during the second falling edge of $\overline{\mathrm{CS}}$ (see the Selecting Standby or Shutdown Mode section). The MAX1178/MAX1188 automatically enter either standby mode (reference and buffer on) or shutdown (reference and buffer off) after each conversion, depending on the status of $R / \bar{C}$ during the second falling edge of $\overline{\mathrm{CS}}$.

## Internal Clock

The MAX1178/MAX1188 generate an internal conversion clock to free the $\mu \mathrm{P}$ from the burden of running the SAR conversion clock. Total conversion time (tconv) after entering hold mode (second falling edge of $\overline{\mathrm{CS}}$ ) to end-of-conversion (EOC) falling is $4.7 \mu \mathrm{~s}$ (max).

## Applications Information

## Starting a Conversion

$\overline{\mathrm{CS}}$ and $\mathrm{R} / \overline{\mathrm{C}}$ control acquisition and conversion in the MAX1178/MAX1188 (Figure 2). The first falling edge of CS powers up the device and puts it in acquire mode if $R / \bar{C}$ is low. The convert start is ignored if $R / \bar{C}$ is high. The MAX1178/MAX1188 need at least 12 ms for the internal reference to wake up and settle before starting the conversion ( Crefadj $=0.1 \mu \mathrm{~F}, \mathrm{CreF}=10 \mu \mathrm{~F}$ ), if powering up from shutdown.


Figure 3. Typical Operating Circuit for the MAX1178/MAX1188

# 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range 

## Selecting Standby or Shutdown Mode

The MAX1178/MAX1188 have a selectable standby or low-power shutdown mode. In standby mode, the ADC's internal reference and reference buffer do not power down between conversions, eliminating the need to wait for the reference to power up before performing the next conversion. Shutdown mode powers down the reference and reference buffer after completing a conversion. The reference and reference buffer require a minimum of 12 ms to power up and settle from shutdown (CREFADJ = $0.1 \mu \mathrm{~F}, \mathrm{CREF}=10 \mu \mathrm{~F})$.
The state of $R / \bar{C}$ at the second falling edge of $\overline{C S}$ selects which power-down mode the MAX1178/ MAX1188 enter upon conversion completion. Holding R/C low causes the MAX1178/MAX1188 to enter standby mode. The reference and buffer are left on after the conversion completes. R/C high causes the MAX1178/MAX1188 to enter shutdown mode and power-down the reference and buffer after conversion (Figures 5 and 6). Set the voltage at R/C high during the second falling edge of $\overline{\mathrm{CS}}$ to realize the lowest current operation.

## Standby Mode

While in standby mode, the supply current is less than 3.7 mA (typ). The next falling edge of $\overline{\mathrm{CS}}$ with $\mathrm{R} / \overline{\mathrm{C}}$ low causes the MAX1178/MAX1188 to exit standby mode and begin acquisition. The reference and reference buffer remain active to allow quick turn-on time.

## Shutdown Mode

In shutdown mode, the reference and reference buffer are shut down between conversions. Shutdown mode reduces supply current to $0.5 \mu \mathrm{~A}$ (typ) immediately after the conversion. The next falling edge of $\overline{C S}$ with $R / \bar{C}$ low causes the reference and buffer to wake up and enter acquisition mode. To achieve 16 -bit accuracy, allow 12 ms for the internal reference to wake up (CreFADJ = $\left.0.1 \mu F, C_{R E F}=10 \mu F\right)$.

## Internal and External Reference Internal Reference

 The internal reference of the MAX1178/MAX1188 is internally buffered to provide +4.096 V output at REF. Bypass REF to AGND and REFADJ to AGND with $10 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$, respectively. Sink or source current at REFADJ to make fine adjustments to the internal reference. The input impedance of REFADJ is nominally $5 \mathrm{k} \Omega$. Use the circuit in Figure 7 to adjust the internal reference to $\pm 1.5 \%$.

Figure 4. Equivalent Input Circuit


Figure 5. Selecting Standby Mode


Figure 6. Selecting Shutdown Mode

## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range



Figure 7. MAX1178/MAX1188 Reference-Adjust Circuit

## External Reference

An external reference can be placed at either the input (REFADJ) or the output (REF) of the MAX1178/ MAX1188s' internal buffer amplifier. Using the buffered REFADJ input makes buffering the external reference unnecessary. The input impedance of REFADJ is typically $5 \mathrm{k} \Omega$. The internal buffer output must be bypassed at REF with a $10 \mu \mathrm{~F}$ capacitor.
Connect REFADJ to AVDD to disable the internal buffer. Directly drive REF using an external 3.8 V to 4.2 V reference. During conversion, the external reference must be able to drive $100 \mu \mathrm{~A}$ of DC load current and have an output impedance of $10 \Omega$ or less.
For optimal performance, buffer the reference through an op amp and bypass REF with a $10 \mu \mathrm{~F}$ capacitor. Consider the MAX1178/MAX1188s' equivalent input noise ( 0.6 LSB) when choosing a reference.

## Reading the Conversion Result

$\overline{E O C}$ is provided to flag the $\mu \mathrm{P}$ when a conversion is complete. The falling edge of EOC signals that the data is valid and ready to be output to the bus. D0-D15 are the parallel outputs of the MAX1178/MAX1188. These tri-state outputs allow for direct connection to a microcontroller I/O bus. The outputs remain high impedance during acquisition and conversion. Data is loaded onto the output bus with the third falling edge of $\overline{\mathrm{CS}}$ with $\mathrm{R} / \overline{\mathrm{C}}$ high (after tDo). Bringing $\overline{\mathrm{CS}}$ high forces the output bus back to high impedance. The MAX1178/MAX1188 then wait for the next falling edge of $\overline{\mathrm{CS}}$ to start the next conversion cycle (Figure 2).
HBEN toggles the output between the high/low byte. The low byte is loaded onto the output bus when HBEN is low, and the high byte is on the bus when HBEN is high.


Figure 8. MAX1178 Transfer Function


Figure 9. MAX1188 Transfer Function

## Transfer Function

Figures 8 and 9 show the MAX1178/MAX1188 output transfer functions. The MAX1178 and MAX1188 outputs are coded in offset binary.

Input Buffer
Most applications require an input buffer amplifier to achieve 16-bit accuracy and prevent loading the source. When the input signal is multiplexed, switch the channels immediately after acquisition, rather than near the end of, or after, a conversion. This allows more time for the input buffer amplifier to respond to a large step

# 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range 



Figure 10. MAX1178/MAX1188 Fast-Settling Input Buffer
change in input signal. The input amplifier must have a high enough slew rate to complete the required output voltage change before the beginning of the acquisition time. Figure 10 shows an example of this circuit using the MAX427.
Figures 11 and 12 show how the MAX1178/MAX1188 analog input current varies depending on whether the chip is operating or powered down. The part is fully powered down between conversions if the voltage at $R / \bar{C}$ is set high during the second falling edge of $\overline{C S}$. The input current abruptly steps to the powered-up value at the start of acquisition. This step in the input current can disrupt the ADC input, depending on the driving circuit's output impedance at high frequencies. If the driving circuit cannot fully settle by the end of acquisition, the accuracy of the system can be compromised. To avoid this situation, increase the acquisition time, use a driving circuit that can settle within tACQ, or leave the MAX1178/MAX1188 powered up by setting the voltage at $\mathrm{R} / \overline{\mathrm{C}}$ low during the second falling edge of $\overline{\mathrm{CS}}$.

## Layout, Grounding, and Bypassing

For best performance, use printed circuit boards. Do not run analog and digital lines parallel to each other, and do not lay out digital signal paths underneath the ADC package. Use separate analog and digital ground planes with only one point connecting the two ground systems (analog and digital) as close to the device as possible.
Route digital signals far away from sensitive analog and reference inputs. If digital lines must cross analog lines,


Figure 11. MAX1178 Analog Input Current


Figure 12. MAX1188 Analog Input Current
do so at right angles to minimize coupling digital noise onto the analog lines. If the analog and digital sections share the same supply, isolate the digital and analog supply by connecting them with a low-value (10 $\Omega$ ) resistor or ferrite bead.
The ADC is sensitive to high-frequency noise on the AVDD supply. Bypass AVDD to AGND with a $0.1 \mu \mathrm{~F}$ capacitor in parallel with a $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ low-ESR capacitor with the smallest capacitor closest to the device. Keep capacitor leads short to minimize stray inductance.

# 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range 

## Definitions

## Integral Nonlinearity

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1178/MAX1188 are measured using the end-point method.

Differential Nonlinearity Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of 1 LSB guarantees no missing codes and a monotonic transfer function.

## Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization noise error only and results directly from the ADC's resolution ( N bits):

$$
\text { SNR }=(6.02 \times N+1.76) \mathrm{dB}
$$

where $N=16$ bits.
In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. The SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

## Signal-to-Noise Plus Distortion

Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all the other ADC output signals:

$$
\operatorname{SINAD}(\mathrm{dB})=20 \times \log \left[\frac{\text { Signal }_{\mathrm{RMS}}}{\left(\text { Noise }+ \text { Distortion }_{\mathrm{RMS}}\right.}\right]
$$

Effective Number of Bits Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the ENOB as follows:

$$
\mathrm{ENOB}=\frac{\mathrm{SINAD}-1.76}{6.02}
$$

Total Harmonic Distortion
Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
T H D=20 \times \log \left[\frac{\sqrt{V_{2}{ }^{2}+V_{3}{ }^{2}+V_{4}{ }^{2}+V_{5}{ }^{2}}}{V_{1}}\right]
$$

where $V_{1}$ is the fundamental amplitude and $V_{2}$ through $V_{5}$ are the 2nd-through 5th-order harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest frequency component.

# 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range 

Functional Diagram


Pin Configuration

|  |  |  |
| :---: | :---: | :---: |
|  | - | $20{ }^{2} \mathrm{D} 3 / \mathrm{D} 11$ |
|  |  | 19 D2/D10 |
|  |  | 18 D1/D9 |
|  | AVAXI/V | $17 \mathrm{D} / \mathrm{D}^{2}$ |
|  | MAX1178 | 16 DV DD |
|  | MAX1188 | 15 DGND |
|  |  | $14 . \overline{C S}$ |
|  |  | 13 HBEN |
|  |  | 12 REF |
|  |  | 11 refadj |
|  | TSSOP |  |

Ordering Information (continued)

| PART | TEMP RANGE | PIN- <br> PACKAGE | INPUT <br> VOLTAGE <br> RANGE (V) |
| :---: | :---: | :---: | :---: |
| MAX1188ACUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 10$ |
| MAX1188BCUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 10$ |
| MAX1188CCUP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 10$ |
| MAX1188AEUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 10$ |
| MAX1188BEUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 10$ |
| MAX1188CEUP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 10$ |

Chip Information
TRANSISTOR COUNT: 15,383
PROCESS: BiCMOS

## 16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

