# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





RELIABILITY REPORT FOR MAX14629EETJ+ PLASTIC ENCAPSULATED DEVICES

April 27, 2012

#### MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by          |  |  |
|----------------------|--|--|
| Sokhom Chum          |  |  |
| Quality Assurance    |  |  |
| Reliability Engineer |  |  |



#### Conclusion

The MAX14629EETJ+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### Table of Contents

| IDevice Description         | IVDie Information              |
|-----------------------------|--------------------------------|
| IIManufacturing Information | VQuality Assurance Information |
| IIIPackaging Information    | VIReliability Evaluation       |
| Attachments                 |                                |

#### I. Device Description

A. General

The MAX14598E/MAX14629E are complete detection solutions allowing for USB-compliant battery charging, Its charger-detection block can detect all USB chargers, Apple chargers, and others, The USB enumeration block simplifies the charging of a dead battery while remaining 100% USB compliant.

The devices include support for USB Battery Charger Detection Revision 1.2, including data-contact detection (DCD), The USB charger-detection circuitry detects USB standard downstream port (SOP), USB charging downstream port (COP), or dedicated charger port (DCP), This circuitry also detects Apple chargers (500mA, 1A, and 2A) and other chargers (with 0+/0- bias voltages), The USB enumeration function operates when an SOP is detected to enable USB-compliant dead battery charging with no support from the host microprocessor.

External chargers are controlled through three open-drain outputs (ISET1, ISET2, and SUSP) This feature makes the device ideal to support most battery chargers (single Li+ cell and dual series Li+ cells) with external control. The charger control can be a combination of GPIO and 12C through the microprocessor host. The device includes overvoltage protection (OVP) and 5,25V (typ) LDO mode to protect against VBUS voltages up to 28V.

The MAX14598E/MAX14629E are optionally available in a 30-bump, O.4mm pitch wafer-level package (WLP) and a 32-pin , TOFN package, The devices operate over the extended -40°C to +85°C temperature range.



#### II. Manufacturing Information

| A. Description/Function:         | USB Charger Detector with Enumeration |
|----------------------------------|---------------------------------------|
| B. Process:                      | S18                                   |
| C. Number of Device Transistors: | 95067                                 |
| D. Fabrication Location:         | Japan                                 |
| E. Assembly Location:            | China                                 |
| F. Date of Initial Production:   | March 28, 2012                        |

#### III. Packaging Information

| A. Package Type:                                               | 32L TQFN                 |
|----------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                 | Copper                   |
| C. Lead Finish:                                                | 100% matte Tin           |
| D. Die Attach:                                                 | Conductive               |
| E. Bondwire:                                                   | Au (1 mil dia.)          |
| F. Mold Material:                                              | Epoxy with silica filler |
| G. Assembly Diagram:                                           | #05-9000-4904 / A        |
| H. Flammability Rating:                                        | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per</li> </ol> | 1                        |
| JEDEC standard J-STD-020-C                                     |                          |
| JEDEC standard J-STD-020-C<br>J. Single Layer Theta Ja:        | 47°C/W                   |
|                                                                |                          |
| J. Single Layer Theta Ja:                                      | 47°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 98.03 X 87.8 mils                                                                   |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | AI with Ti/TiN Barrier                                                              |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | 0.18µm                                                                              |
| F. Minimum Metal Spacing:  | 0.18µm                                                                              |
| G. Bondpad Dimensions:     |                                                                                     |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)              |
|-----------------------------------|-----------------------------------------------------------------|
|                                   | Don Lipps (Manager, Reliability Engineering)                    |
|                                   | Bryan Preeshl (Vice President of QA)                            |
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. |
|                                   | 0.1% For all Visual Defects.                                    |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                    |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{\text{192 x 4340 x 79 x 2}} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 13.9 \times 10^{-9}$   $\lambda = 13.9 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.40 @ 25C and 6.96 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot EAEF6A020A D/C 1204)

The AL31-1 die type has been found to have all pins able to withstand a HBM transient pulse of:

 ESD-HBM:
 +/-2500V per JEDEC JESD22-A114

 ESD-MM:
 +/-160V per JEDEC JESD22-A115

Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



### Table 1 Reliability Evaluation Test Results

#### MAX14629EETJ+

| TEST ITEM           | TEST CONDITION                                     | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|---------------------|----------------------------------------------------|----------------------------------|-------------|-----------------------|----------------------|
| Static Life Test (N | lote 1)<br>Ta = 135°C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 79          | 0                     | E1KZCQ003B, D/C 1125 |

Note 1: Life Test Data may represent plastic DIP qualification lots.