# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



19-4590; Rev 1; 7/09

EVALUATION KIT AVAILABLE



## **1-Phase Quick-PWM GPU Controller**

## **General Description**

The MAX17409 is a 1-phase Quick-PWM<sup>™</sup> step-down VID power-supply controller for high-performance graphics processors. The Quick-PWM control provides instantaneous response to fast-load current steps. Active voltage positioning reduces power dissipation and bulk output capacitance requirements and allows ideal positioning compensation for tantalum, polymer, or ceramic bulk output capacitors.

The MAX17409 is intended for two different notebook processor core applications: either bucking down the battery directly to create the core voltage, or bucking down the +5V system supply. The single-stage conversion method allows this device to directly step down high-voltage batteries for the highest possible efficiency. Alternatively, 2-stage conversion (stepping down the +5V system supply instead of the battery) at higher switching frequency provides the minimum possible physical size.

A slew-rate controller allows controlled transitions between VID codes. A thermistor-based temperature sensor provides programmable thermal protection.

The MAX17409 is available in a 28-pin, 4mm x 4mm TQFN package.

## **Applications**

Graphics Core (GPU) Power Supplies Voltage-Positioned Step-Down Converters 2-to-4 Li+ Cells Battery to Processor Core Supply Converters Notebooks/Desktops/Servers

## \_Features

- 1-Phase Quick-PWM Controller
- ±6mV V<sub>OUT</sub> Accuracy Over Line, Load, and Temperature
- 6-Bit Graphics DAC (12.5mV LSB)
- ♦ Active Voltage Positioning with Adjustable Gain
- Accurate Droop and Current Limit
- Remote Output and Ground Sense
- Buffered 2V Reference Output for Offsets
- Power-Good Window Comparator
- Temperature Comparator
- Drives Large Synchronous Rectifier FETs
- ♦ 2V to 26V Power Input Range
- Adjustable Switching Frequency (600kHz max)
- Output Overvoltage and Undervoltage Protection
- Soft-Startup and Soft-Shutdown
- Internal Boost Diodes

## **Ordering Information**

| PART         | TEMP RANGE      | PIN-PACKAGE |  |  |
|--------------|-----------------|-------------|--|--|
| MAX17409GTI+ | -40°C to +105°C | 28 TQFN-EP* |  |  |
|              |                 |             |  |  |

+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

## **Pin Configuration**



Quick-PWM is a trademark of Maxim Integrated Products, Inc.

## 

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> , V <sub>DD</sub> to GND | 0.3V to +6V                      |
|------------------------------------------|----------------------------------|
| G0–G5 to GND                             | 0.3V to +6V                      |
| CSP, CSN to GND                          | 0.3V to +6V                      |
| ILIM, THRM, VRHOT, PWRGD to GND          | 0.3V to +6V                      |
| SKIP to GND                              | 0.3V to +6V                      |
| CCV, FB, IMON, REF to GND                | 0.3V to (V <sub>CC</sub> + 0.3V) |
| SHDN to GND (Note 1)                     | 0.3V to +30V                     |
| TON to GND                               | 0.3V to +30V                     |
| GNDS/OFSP, PGND to GND (Note 2)          | 0.3V to +0.3V                    |
| Internal Driver (Note 2)                 |                                  |
| DL to PGND.                              | 0.3V to (V <sub>DD</sub> + 0.3V) |
| BST to GND                               | 0.3V to +36V                     |

| LX to BST                                 | 6V to +0.3V                |
|-------------------------------------------|----------------------------|
| BST to V <sub>DD</sub>                    | 0.3V to +30V               |
| DH to LX                                  | 0.3V to $(V_{BST} + 0.3V)$ |
| Continuous Power Dissipation ( $T_A = +7$ | ′0°C)                      |
| 28-Pin 4mm x 4mm TQFN                     |                            |
| (derate 21.3mW/°C above +70°C)            | 1702mW                     |
| Operating Temperature Range               | 40°C to +105°C             |
| Junction Temperature                      | +150°C                     |
| Storage Temperature Range                 | 65°C to +165°C             |
| Lead Temperature (soldering, 10s)         | +300°C                     |
|                                           |                            |

Note 1: SHDN might be forced to 12V for the purpose of debugging prototype breadboards using the no-fault test mode, which disables fault protection.

Note 2: Measurements valid using a 20MHz bandwidth limit.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = 0^{\circ}C$  to +85°C, unless otherwise specified. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 3)

| PARAMETER                                      | SYMBOL    | CONDITIONS                                                                                                   |                                     | MIN   | ТҮР   | MAX   | UNITS |
|------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|-------|-------|-------|-------|
| PWM CONTROLLER                                 |           | ·                                                                                                            |                                     |       |       |       |       |
| Input Voltage Range                            |           | V <sub>CC</sub> , V <sub>DD</sub>                                                                            |                                     | 4.5   |       | 5.5   | V     |
| DC Output-Voltage Accuracy                     |           | Measured at FB with respect to GNDS;<br>includes load-regulation error (Note 4)                              |                                     |       |       | +6    | mV    |
| Line Regulation Error                          |           | $V_{CC}$ = 4.5V to 5.5V, $V_{IN}$                                                                            | = 4.5V to 26V                       |       | 0.1   |       | %     |
| GNDS Input Range                               |           |                                                                                                              |                                     | -200  |       | +200  | mV    |
| GNDS/OFSP Gain                                 | Agnds     | $\Delta V_{OUT}/\Delta V_{GNDS}$ , -200m                                                                     | $/ \le V_{GNDS} \le +200 \text{mV}$ | 0.97  | 1.00  | 1.03  | V/V   |
| GNDS/OFSP Input Bias Current                   | IGNDS     |                                                                                                              |                                     | -2    |       | +2    | μA    |
| REE Voltago                                    | Vocc      | $V_{CC} = 4.5V$ to 5.5V, $I_{REF} = 100\mu A$                                                                |                                     | 1.98  | 2.000 | 2.02  | V     |
|                                                | VREF      | I <sub>REF</sub> = 0 to 1mA                                                                                  |                                     | 1.97  | 2.000 | 2.02  | v     |
| Dynamic VID Slew-Rate Accuracy                 |           |                                                                                                              |                                     | 11.0  | 12.5  | 14.0  | mV/µs |
| Soft-Start/Soft-Shutdown<br>Slew-Rate Accuracy |           |                                                                                                              |                                     | 1.248 | 1.56  | 1.872 | mV/µs |
|                                                |           |                                                                                                              | $R_{TON} = 96.75 k\Omega$           | 142   | 167   | 192   |       |
| On-Time (Note 5)                               | ton       | $V_{IN} = 12V, V_{FB} = 1.2V$                                                                                | $R_{TON} = 200 k\Omega$             | 300   | 333   | 366   | ns    |
|                                                |           |                                                                                                              | $R_{TON} = 303.25 k\Omega$          | 425   | 500   | 575   |       |
| Minimum Off-Time                               | toff(MIN) | Measured at DH (Note 5)                                                                                      |                                     |       | 300   | 375   | ns    |
| TON Shutdown Input Current                     |           | $\overline{\text{SHDN}} = \text{GND}, V_{\text{IN}} = 26V, V_{\text{CC}} = V_{\text{DD}} = 0 \text{ or } 5V$ |                                     |       | 0.01  | 0.1   | μA    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = 0^{\circ}C$  to +85°C, unless otherwise specified. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 3)

| PARAMETER                                         | SYMBOL             | co                                                                             | NDITIONS                                                        | MIN  | ТҮР  | MAX  | UNITS |
|---------------------------------------------------|--------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|-------|
| BIAS CURRENTS                                     |                    | ł                                                                              |                                                                 | 1    |      |      | 1     |
| Quiescent Supply Current (V <sub>CC</sub> )       | ICC                | Measured at V <sub>CC</sub> , above the regulat                                | SKIP = 5V, FB forced<br>ion point                               |      | 1.5  | 3    | mA    |
| Quiescent Supply Current (VDD)                    | IDD                | Measured at V <sub>DD</sub> , above the regulat                                | SKIP = 0V, FB forced<br>ion point, $T_A = +25^{\circ}C$         |      | 0.02 | 1    | μA    |
| Shutdown Supply Current (V <sub>CC</sub> )        |                    | Measured at V <sub>CC</sub> , 3                                                | $\overline{SHDN} = GND, T_A = +25^{\circ}C$                     |      | 0.01 | 1    | μA    |
| Shutdown Supply Current (V <sub>DD</sub> )        |                    | Measured at V <sub>DD</sub> , 3                                                | $\overline{SHDN} = GND, T_A = +25^{\circ}C$                     |      | 0.01 | 1    | μA    |
| FAULT PROTECTION                                  |                    |                                                                                |                                                                 |      |      |      |       |
| Output Overvoltage Protection                     |                    | Skip mode after or<br>regulation voltage<br>measured at FB w<br>output voltage | utput reaches the<br>e or PWM mode;<br>rith respect to unloaded | 250  | 300  | 350  | mV    |
| Threshold                                         | VOVP               | Soft-start, soft-shu<br>output have not re<br>voltage; measure                 | itdown, skip mode, and<br>eached the regulation<br>d at FB      | 1.45 | 1.50 | 1.55 | V     |
|                                                   |                    | Minimum OVP three                                                              | Minimum OVP threshold; measured at FB                           |      | 0.8  |      |       |
| Output Overvoltage Propagation<br>Delay           | tovp               | FB forced 25mV above trip threshold                                            |                                                                 |      | 10   |      | μs    |
| Output Undervoltage Protection<br>Threshold       | VUVP               | Measured at FB w<br>output voltage                                             | ith respect to unloaded                                         | -450 | -400 | -350 | mV    |
| Output Undervoltage<br>Propagation Delay          | tuvp               | FB forced 25mV below trip threshold                                            |                                                                 |      | 10   |      | μs    |
| PWRGD Startup Delay                               |                    | Measured at start                                                              | up from the time when                                           | 3    | 5    | 8    | ms    |
|                                                   |                    | Measured at FB<br>with respect to                                              | Lower threshold, falling edge (undervoltage)                    | -350 | -300 | -250 |       |
| PWRGD Inresnoid                                   |                    | voltage, 15mV<br>hysteresis (typ)                                              | Upper threshold, rising edge (overvoltage)                      | +150 | +200 | +250 | mv    |
| PWRGD Transition Blanking<br>Time                 | <sup>t</sup> BLANK | Measured from the<br>the target voltage<br>slew rate                           | e time when FB reaches<br>(Note 4) based on the                 |      | 20   |      | μs    |
| PWRGD Delay                                       |                    | FB forced 25mV outside the PWRGD trip<br>thresholds                            |                                                                 |      | 10   |      | μs    |
| PWRGD Output Low Voltage                          |                    | I <sub>SINK</sub> = 3mA                                                        |                                                                 |      |      | 0.4  | V     |
| PWRGD Leakage Current                             |                    | High state, PWRG                                                               | D forced to 5V                                                  |      |      | 1    | μA    |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold | VUVLO(VCC)         | Rising edge, 50m<br>controller disable                                         | V typical hysteresis,<br>d below this level                     | 4.05 | 4.25 | 4.48 | V     |
| CSN Discharge Resistance<br>in UVLO               |                    | $V_{CC} = V_{DD} = 4.0V$                                                       |                                                                 |      | 8    |      | Ω     |



## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = 0^{\circ}C$  to +85°C, unless otherwise specified. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 3)

| PARAMETER                                              | SYMBOL                | co                                                                                       | NDITIONS                                                     | MIN   | ТҮР  | MAX   | UNITS |
|--------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------|------|-------|-------|
| THERMAL COMPARATOR AND F                               | ROTECTION             |                                                                                          |                                                              |       |      |       |       |
| VRHOT Trip Threshold                                   |                       | Measured at THR<br>falling edge; typic                                                   | M with respect to V <sub>CC</sub> ;<br>al hysteresis = 100mV | 29.2  | 30   | 30.8  | %     |
| VRHOT Delay                                            | t VRHOT               | THRM forced 25m threshold; falling                                                       | N below the VRHOT trip                                       |       | 10   |       | μs    |
| VRHOT Output On-Resistance                             | RVRHOT                | Low state                                                                                |                                                              |       | 2    | 8     | Ω     |
| VRHOT Leakage Current                                  | <b>I</b> VRHOT        | High state, VRHOT                                                                        | forced to 5V, $T_A = +25^{\circ}C$                           |       |      | 1     | μA    |
| THRM Input Leakage                                     | ITHRM                 | VTHRM = 0 to 5V, 7                                                                       | $\Gamma_A = +25^{\circ}C$                                    | -100  |      | +100  | nA    |
| Thermal-Shutdown Threshold                             | TSHDN                 | Typical hysteresis                                                                       | s = 15°C                                                     |       | 160  |       | °C    |
| VALLEY CURRENT LIMIT AND D                             | ROOP                  |                                                                                          |                                                              |       |      |       |       |
| Current-Limit Threshold Voltage                        | VUNAT                 |                                                                                          | $V_{REF} - V_{ILIM} = 100 mV$                                | 7     | 10   | 13    | m\/   |
| (Positive Adjustable)                                  | V LIIVII I            | VCSP VCSN                                                                                | $V_{REF} - V_{ILIM} = 500 mV$                                | 45    | 50   | 55    | 111 V |
| Current-Limit Threshold Voltage<br>(Positive Default)  |                       | $ILIM = V_{CC}, V_{CSP}$                                                                 | 20                                                           | 22.5  | 25   | mV    |       |
| Current-Limit Threshold Voltage<br>(Negative) Accuracy | VLIMIT(NEG)           | VCSP - VCSN, nom                                                                         | -4                                                           |       | +4   | mV    |       |
| Current-Limit Threshold Voltage<br>(Zero Crossing)     | Vzero                 | Vpgnd - VLX                                                                              |                                                              |       | 1    |       | mV    |
| CSP, CSN Common-Mode<br>Input Range                    |                       |                                                                                          |                                                              | 0     |      | 1.9   | V     |
| CSP, CSN Input Current                                 |                       | $T_A = +25^{\circ}C$                                                                     |                                                              | -0.2  |      | +0.2  | μA    |
| ILIM Input Current                                     |                       | $T_A = +25^{\circ}C$                                                                     |                                                              | -100  |      | +100  | nA    |
| Droop Amplifier (GMD) Offset                           |                       | (V <sub>CSP</sub> - V <sub>CSN</sub> ) at I <sub>F</sub>                                 | B = 0                                                        | -0.75 |      | +0.75 | mV    |
| Droop Amplifier (GMD)<br>Transconductance              |                       | $\Delta I_{FB}/\Delta (V_{CSP} - V_{CSI})$<br>FB = CSN = 0.45<br>and (V_{CSP} - V_{CSN}) | v);<br>/ to 2.0V,<br>= -15.0mV to +15.0mV                    | 592   | 600  | 608   | μS    |
| GATE DRIVERS                                           |                       |                                                                                          |                                                              |       |      |       |       |
| DH Cata Driver On Registeres                           | Devreus               | BST - LX forced                                                                          | High state (pullup)                                          |       | 0.9  | 2.5   | 0     |
|                                                        | TON(DH)               | to 5V                                                                                    | Low state (pulldown)                                         |       | 0.7  | 2.0   | 52    |
| DL Cata Driver On Registerage                          | Devices               | High state (pullup                                                                       | )                                                            |       | 0.7  | 2.0   | 0     |
|                                                        | RON(DL)               | Low state (pulldow                                                                       | wn)                                                          |       | 0.25 | 0.7   | 52    |
| DH Gate-Driver Source Current                          | IDH(SOURCE)           | DH forced to 2.5V                                                                        | , BST - LX forced to 5V                                      |       | 2.2  |       | А     |
| DH Gate-Driver Sink Current                            | I <sub>DH(SINK)</sub> | DH forced to 2.5V                                                                        | , BST - LX forced to 5V                                      |       | 2.7  |       | А     |
| DL Gate-Driver Source Current                          | IDL(SOURCE)           | DL forced to 2.5V                                                                        |                                                              |       | 2.7  |       | А     |
| DL Gate-Driver Sink Current                            | IDL(SINK)             | DL forced to 2.5V                                                                        |                                                              |       | 8    |       | A     |
| Internal BST Switch<br>On-Resistance                   | R <sub>BST</sub>      | I <sub>BST</sub> = 10mA, V <sub>DD</sub>                                                 | ) = 5V                                                       |       | 10   | 20    | Ω     |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = 0^{\circ}C$  to +85°C, unless otherwise specified. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 3)

| PARAMETER                                     | SYMBOL               | CONDITIONS                                                                    |      | ТҮР  | MAX  | UNITS |
|-----------------------------------------------|----------------------|-------------------------------------------------------------------------------|------|------|------|-------|
| CURRENT MONITOR                               |                      |                                                                               |      |      |      |       |
| Current-Monitor Transconductance              | G <sub>m(IMON)</sub> | $\Delta I_{IMON}/\Delta (V_{CSP} - V_{CSN}), V_{CSN} = 0.5V \text{ to } 1.0V$ | 4.9  | 5.0  | 51   | mS    |
| Current-Monitor Offset Referred to V(CSP,CSN) |                      | I <sub>IMON</sub> = 0                                                         | -1.0 |      | +1.0 | mV    |
| IMON Clamp Voltage                            | VIMON                | I <sub>IMON</sub> = -1.0mA                                                    | 1.05 | 1.10 | 1.15 | V     |
| LOGIC AND I/O                                 |                      |                                                                               |      |      |      |       |
| Logic-Input High Voltage                      | V <sub>IH</sub>      | SHDN, SKIP                                                                    | 2.3  |      |      | V     |
| Logic-Input Low Voltage                       | VIL                  | SHDN, SKIP                                                                    |      |      | 1.0  | V     |
| Low-Voltage Logic-Input<br>High Voltage       | VIHLV                | G0–G5                                                                         | 0.67 |      |      | V     |
| Low-Voltage Logic-Input<br>Low Voltage        | VILLV                | G0–G5                                                                         |      |      | 0.33 | V     |
| Logic-Input Current                           |                      | $T_A = +25^{\circ}C$ , SHDN, SKIP, G0–G5 = 0 or 5V                            | -1   |      | +1   | μA    |

## **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise specified.) (Note 3)

| PARAMETER                                      | SYMBOL    | CONDIT                                                                 | IONS                               | MIN   | ТҮР | MAX   | UNITS |
|------------------------------------------------|-----------|------------------------------------------------------------------------|------------------------------------|-------|-----|-------|-------|
| PWM CONTROLLER                                 |           | ·                                                                      |                                    |       |     |       |       |
| Input Voltage Range                            |           | V <sub>CC</sub> , V <sub>DD</sub>                                      |                                    | 4.5   |     | 5.5   | V     |
| DC Output-Voltage Accuracy                     |           | Measured at FB with re includes load regulatio                         | spect to GNDS,<br>n error (Note 4) | -10   |     | +10   | mV    |
| GNDS Input Range                               |           | For positive offset and                                                | remote-sense errors                | -200  |     | +200  | mV    |
| GNDS/OFSP Gain                                 | Agnds     | $\Delta V_{OUT}/\Delta V_{GNDS}$ , -200mV                              | $\leq V_{GNDS} \leq +200 mV$       | 0.95  |     | 1.05  | V/V   |
| REE Voltage                                    | Vocc      | $V_{CC} = 4.5V$ to 5.5V, IREF                                          | = = 100µA                          | 1.97  |     | 2.03  | V     |
| her voltage                                    | VREF      | IREF = 0 to 1mA                                                        |                                    | 1.95  |     | 2.03  | V I   |
| Dynamic VID Slew-Rate Accuracy                 |           |                                                                        |                                    | 10    |     | 15    | mV/µs |
| Soft-Start/Soft-Shutdown<br>Slew-Rate Accuracy |           |                                                                        |                                    | 1.248 |     | 1.872 | mV/µs |
|                                                |           |                                                                        | $R_{TON} = 96.75 k\Omega$          | 142   |     | 192   |       |
| On-Time (Note 5)                               | ton       | $V_{IN} = 12V, V_{FB} = 1.2V$                                          | $R_{TON} = 200 k\Omega$            | 300   |     | 366   | ns    |
|                                                |           |                                                                        | $R_{TON} = 303.25 k\Omega$         | 425   |     | 575   |       |
| Minimum Off-Time                               | toff(MIN) | Measured at DH (Note 5)                                                |                                    |       |     | 400   | ns    |
| BIAS CURRENTS                                  | ·         | ·                                                                      |                                    |       |     |       |       |
| Quiescent Supply Current (V <sub>CC</sub> )    | ICC       | Measured at $V_{CC}$ , SKIP = 5V, FB forced above the regulation point |                                    |       |     | 3     | mA    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise specified.) (Note 3)

| PARAMETER                                              | SYMBOL           | cc                                                                                          | NDITIONS                                                                                                                           | MIN  | ТҮР | MAX  | UNITS |
|--------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| FAULT PROTECTION                                       |                  |                                                                                             |                                                                                                                                    |      |     |      | •     |
| Output Overvoltage-Protection                          | Vovp             | Skip mode after o<br>regulation voltage<br>measured at FB w<br>output voltage               | Skip mode after output reaches the<br>regulation voltage or PWM mode;<br>measured at FB with respect to unloaded<br>output voltage |      |     | 350  | mV    |
|                                                        |                  | Soft-start, soft-shu<br>output have not re<br>voltage, measure                              | utdown, skip mode, and<br>eached the regulation<br>d at FB                                                                         | 1.45 |     | 1.55 | V     |
| Output Undervoltage-Protection<br>Threshold            | V <sub>UVP</sub> | Measured at FB w<br>output voltage                                                          | vith respect to unloaded                                                                                                           | -450 |     | -350 | mV    |
| PWRGD Startup Delay                                    |                  | Measured at start<br>SHDN goes high                                                         | up from the time when                                                                                                              | 3    |     | 8    | ms    |
| DWDCD Threaded                                         |                  | Measured at FB<br>with respect to                                                           | Lower threshold, falling edge (undervoltage)                                                                                       | -350 |     | -250 | mV    |
| PWRGD Inreshold                                        |                  | voltage; 15mV<br>hysteresis (typ)                                                           | Upper threshold, rising edge (overvoltage)                                                                                         | +150 |     | +250 | mV    |
| PWRGD Output Low Voltage                               |                  | I <sub>SINK</sub> = 3mA                                                                     |                                                                                                                                    |      |     | 0.4  | V     |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold      | VUVLO(VCC)       | Rising edge, 50mV typical hysteresis, controller disabled below this level                  |                                                                                                                                    | 4.0  |     | 4.5  | V     |
| THERMAL COMPARATOR AND F                               | ROTECTION        |                                                                                             |                                                                                                                                    |      |     |      |       |
| VRHOT Trip Threshold                                   |                  | Measured at THR<br>falling edge; typic                                                      | M with respect to V <sub>CC</sub> ;<br>al hysteresis = 100mV                                                                       | 29.2 |     | 30.8 | %     |
| VRHOT Output On-Resistance                             | RVRHOT           | Low state                                                                                   |                                                                                                                                    |      |     | 8    | Ω     |
| VALLEY CURRENT LIMIT AND D                             | ROOP             |                                                                                             |                                                                                                                                    |      |     |      |       |
| Current-Limit Threshold Voltage                        | VUNAT            |                                                                                             | $V_{REF} - V_{ILIM} = 100 mV$                                                                                                      | 7    |     | 13   | m\/   |
| (Positive Adjustable)                                  | ▲ LIIVII I       |                                                                                             | $V_{REF} - V_{ILIM} = 500 mV$                                                                                                      | 45   |     | 55   |       |
| Current-Limit Threshold Voltage<br>(Positive Default)  |                  | $ILIM = V_{CC}, V_{CSP}$                                                                    | - V <sub>CSN</sub>                                                                                                                 | 20   |     | 25   | mV    |
| Current-Limit Threshold Voltage<br>(Negative) Accuracy | VLIMIT(NEG)      | V <sub>CSP</sub> - V <sub>CSN</sub> , nom                                                   | inally -125% of $V_{LIMIT}$                                                                                                        | -5   |     | +5   | mV    |
| CSP, CSN Common-Mode<br>Input Range                    |                  |                                                                                             |                                                                                                                                    | 0    |     | 1.9  | V     |
| Droop Amplifier GMD) Offset                            |                  | (V <sub>CSP</sub> - V <sub>CSN</sub> ) at I <sub>F</sub>                                    | B = 0                                                                                                                              | -1.0 |     | +1.0 | mV    |
| Droop Amplifier (GMD)<br>Transconductance              |                  | $\Delta I_{FB} / \Delta (V_{CSP} - V_{CSI})$<br>FB = CSN = 0.45V<br>and (V_{CSP} - V_{CSN}) | v);<br>/ to 2.0V,<br>= -15.0mV to +15.0mV                                                                                          | 588  |     | 612  | μS    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1,  $V_{IN} = 12V$ ,  $V_{DD} = V_{CC} = 5V$ ,  $\overline{SHDN} = ILIM = V_{CC}$ , SKIP = GNDS = PGND = GND,  $V_{FB} = V_{CSP} = V_{CSN} = 1.05V$ ; G5–G0 set for 1.05V (G0–G5 = 100110);  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise specified.) (Note 3)

| PARAMETER                                     | SYMBOL               | cc                                            | MIN                                          | ТҮР  | MAX | UNITS |    |
|-----------------------------------------------|----------------------|-----------------------------------------------|----------------------------------------------|------|-----|-------|----|
| GATE DRIVERS                                  |                      |                                               |                                              |      |     |       |    |
| DH Gato Driver On Resistance                  | Ronious              | BST - LX forced                               | High state (pullup)                          |      |     | 2.5   |    |
| Dh'Gale-Dhver On-nesistance                   | n ON(DH)             | to 5V                                         | Low state (pulldown)                         |      |     | 2.0   |    |
| DL Gate-Driver On-Besistance                  | BONIDU               | High state (pullup                            | ))                                           |      |     | 2.0   |    |
| DE Gale-Differ On-nesistance                  | TON(DL)              | Low state (pulldov                            | wn)                                          |      |     | 0.7   |    |
| Internal BST Switch<br>On-Resistance          | R <sub>BST</sub>     | I <sub>BST</sub> = 10mA, V <sub>DD</sub> = 5V |                                              |      |     | 20    |    |
| CURRENT MONITOR                               |                      |                                               |                                              |      |     |       |    |
| Current-Monitor Transconductance              | G <sub>m(IMON)</sub> | $\Delta I_{IMON} / \Delta (V_{CSP} - V)$      | $V_{\rm CSN}$ ) $V_{\rm CSN}$ = 0.5V to 1.0V | 4.9  |     | 5.1   | mS |
| Current-Monitor Offset Referred to V(CSP,CSN) |                      | I <sub>IMON</sub> = 0                         |                                              | -1.0 |     | +1.0  | mV |
| IMON Clamp Voltage                            | VIMON                | IIMON = -1.0mA                                |                                              | 1.05 |     | 1.15  | V  |
| LOGIC AND I/O                                 |                      |                                               |                                              | -    |     |       |    |
| Logic-Input High Voltage                      | VIH                  | SHDN, SKIP                                    |                                              | 2.3  |     |       | V  |
| Logic-Input Low Voltage                       | VIL                  | SHDN, SKIP                                    | SHDN, SKIP                                   |      |     | 1.0   | V  |
| Low-Voltage Logic-Input<br>High Voltage       | VIHLV                | G0-G5                                         |                                              | 0.67 |     |       | V  |
| Low-Voltage Logic-Input<br>Low Voltage        | VILLV                | G0-G5                                         |                                              |      |     | 0.33  | V  |

Note 3: Limits are 100% production tested at  $T_A = +25^{\circ}$ C. Maximum and minimum limits over temperature are guaranteed by design and characterization.

Note 4: The equation for the target voltage VTARGET is:

 $V_{TARGET}$  = the slew-rate-controlled version of  $V_{DAC}$ , where  $V_{DAC}$  = 0 for shutdown,  $V_{DAC}$  =  $V_{VID}$  otherwise (the  $V_{VID}$  voltages for all possible VID codes are given in Table 4).

In pulse-skipping mode, the output rises by approximately 1.5% when transitioning from continuous conduction to no load.

Note 5: On-time and minimum off-time specifications are measured from 50% to 50% at the DH pin, with LX forced to 0V, BST forced to 5V, and a 500pF capacitor from DH to LX to simulate external MOSFET gate capacitance. Actual in-circuit times might be different due to MOSFET switching speeds.

## **Typical Operating Characteristics**

16

(Circuit of Figure 1, V<sub>IN</sub> = 12V, V<sub>CC</sub> = V<sub>DD</sub> = 5V, SHDN = V<sub>CC</sub>, G0–G5 set for 1.05V (G0–G5 = 100110), T<sub>A</sub> = +25°C, unless otherwise specified.)



M IXI M

F

D. PWRGD, 5V/div

I<sub>OUT</sub> = 0A, SKIP MODE

E. DL, 5V/div



1ms/div

## Typical Operating Characteristics (continued)



0

A. SHDN, 5V/div

C. V<sub>OUT</sub>, 500mV/div

B. I<sub>LX</sub>, 10A/div



A. SHDN, 5V/div

C. V<sub>OUT</sub>, 500mV/div

B. I<sub>LX</sub>, 10A/div

0





E

D. PWRGD, 5V/div

I<sub>OUT</sub> = 0A, SKIP MODE

E. DL, 5V/div

100µs/div

10

TRANSCONDUCTANCE (mS)

**MAX17409** 

|     |           | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | NAME      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |           | Current Monitor Output. The MAX17409 IMON output sources a current that is directly proportional to the current-sense voltage as defined by:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |           | IIMON = Gm(IMON) × (VCSP - VCSN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |           | where $G_{m(IMON)} = 5mS$ (typ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |           | The IMON current is unidirectional (sources current out of IMON only) for positive current-sense values. For negative current-sense voltages, the IMON current is zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1   | IMON      | Connect an external resistor between IMON and GNDS to create the desired IMON gain based on the following equation:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |           | $R_{IMON} = 1.0V/(I_{LOAD(MAX)} \times R_{SENSE} \times G_{m(IMON)})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |           | where ILOAD(MAX) is the maximum load current, and RSENSE is the current-sense voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |           | The IMON voltage is internally clamped to 1.1V. The transconductance amplifier and voltage clamp are internally compensated, so IMON cannot drive large external capacitance values. To filter the IMON signal, use an RC filter as shown in Figure 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2   | GNDS/OFSP | Remote Ground-Sense Input/Positive Offset Input. Connect directly to the ground-sense pin or ground connection of the load. GNDS internally connects to a transconductance amplifier that adjusts the feedback voltage—compensating for voltage drops between the regulator's ground and the processor's ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |           | Remote-Sense Feedback Input and Voltage-Positioning Transconductance Amplifier Output.<br>Connect resistor R <sub>FB</sub> between FB and the output remote-sense pin (or Kelvin-sensed to the supply<br>pin of the load) for best accuracy and to set the steady-state droop based on the voltage-<br>positioning gain requirement:                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |           | $R_{FB} = R_{DROOP}/(R_{SENSE} \times G_{MD})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3   | FB        | where $R_{DROOP\_DC}$ is the desired voltage-positioning slope, $G_{MD} = 600\mu S$ (typ), and $R_{SENSE}$ is the current-sense resistance with respect to CSP to CSN current-sense inputs. See the <i>Current Sense</i> section for details on designing with sense resistors or inductor DCR sensing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |           | Shorting FB directly to the output effectively disables voltage positioning, but impacts the stability requirements. Designs that disable voltage positioning require a higher minimum output capacitance ESR to maintain stability (see the <i>Output Capacitor Selection</i> section).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |           | FB enters a high-impedance state in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4   | CSN       | Negative Inductor Current-Sense Input. Connect CSN to the negative terminal of the inductor current-sensing resistor or directly to the negative terminal of the inductor if the lossless DCR sensing method is used (see Figure 3).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5   | CSP       | Positive Inductor Current-Sense Input. Connect CSP to the positive terminal of the inductor current-<br>sensing resistor or directly to the positive terminal of the filtering capacitor used when the<br>lossless DCR sensing method is used (see Figure 3).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6   | SKIP      | Pulse-Skipping Control Input. The SKIP signal indicates the power usage and sets the operating mode of the MAX17409. When the system forces SKIP high, the MAX17409 immediately enters automatic pulse-skipping mode. The controller returns to continuous forced-PWM mode when SKIP is pulled low and the output is in regulation. SKIP determines the operating mode and output-voltage transition slew rate as shown in the truth table below:         SKIP       Functionality         0       Normal slew rate, forced-PWM mode         1       Normal slew rate, skip mode         The SKIP state is ignored during soft-start and shutdown. The MAX17409 always uses pulse-skipping mode during startup to ensure a monotonic power-up. During shutdown, the controller |



## Pin Description (continued)

| PIN   | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | THRM            | Comparator Input for Thermal Protection. THRM connects to the positive input of an internal comparator. The comparator's negative input connects to an internal resistive voltage-divider that accurately sets the THRM threshold to 30% of the V <sub>CC</sub> voltage. Connect the output of a resistor-divider and thermistor-divider (between V <sub>CC</sub> and GND) to THRM with the values selected so the voltage at THRM falls below 30% of V <sub>CC</sub> (1.5V when V <sub>CC</sub> = 5V) at the desired high temperature.                                                                                                                                                                                                                                                                                                                                                                            |
| 8     | TON             | Switching Frequency-Setting Input. An external resistor (R <sub>TON</sub> ) between the input power source and TON sets the switching frequency ( $f_{SW} = 1/t_{SW}$ ) according to the following equation used to determine the nominal switching period:<br>$t_{SW} = 16.3 \text{pF} \times (R_{TON} + 6.5 \text{k}\Omega)$<br>TON enters a high impedance in shutdown to reduce the input quiescent current. If the TON current is less than 10µA, the MAX17409 disables the controller, sets the TON OPEN fault latch, and pulls DH and DL low.                                                                                                                                                                                                                                                                                                                                                               |
| 9     | PWRGD           | Open-Drain Power-Good Output. The MAX17409 forces PWRGD low when SHDN is pulled low. After<br>the controller is properly powered up, PWRGD becomes a high-impedance output as long as the<br>feedback voltage is in regulation and the startup blanking time has expired.<br>PWRGD becomes active 5ms after the MAX17409 reaches the VID target. The MAX17409 pulls<br>PWRGD low when shutdown (SHDN = GND) is pulled low, during startup, and during shutdown<br>transitions.<br>The PWRGD upper threshold is blanked during any downward output-voltage transition that occurs<br>when the MAX17409 is in skip mode (SKIP = $V_{CC}$ ). PWRGD remains blanked until the transition-<br>related PWRGD blanking period expires <b>and</b> the controller detects the output is in regulation (error-<br>amplifier edge occurs).<br><b>Note:</b> The pullup resistance on PWRGD causes additional shutdown current. |
| 10    | SHDN            | Shutdown Control Input. Connect to V <sub>CC</sub> for normal operation. Connect to ground to put the controller into the low-power 1 $\mu$ A (max) shutdown state. During startup, the controller ramps up the output voltage with a 1.56mV/ $\mu$ s slew rate to the selected target voltage. During the shutdown transition, the MAX17409 softly ramps down the output voltage with a 1.56mV/ $\mu$ s slew rate. Forcing SHDN to 11V ~ 13V disables overvoltage protection, undervoltage protection, and thermal shutdown, and clears the fault latches.                                                                                                                                                                                                                                                                                                                                                        |
| 11–16 | G0–G5           | Low-Voltage (1.0V Logic) VID DAC Code Inputs. The G0–G5 inputs do not have internal pullups. These 1.0V logic inputs are designed to interface directly with the $\mu$ P. The output voltage is set by the DAC code indicated by the logic-level voltages on G0–G5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 17    | PGND            | Power Ground. Ground connection for the DL driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18    | DL              | Low-Side Gate-Driver Output. DL swings from $V_{DD}$ to PGND. DL is forced low in shutdown. DL is also forced low when an output overvoltage fault is detected, overriding any negative current-limit condition that might be present. DL is forced low in skip mode after detecting an inductor current zero crossing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 19    | V <sub>DD</sub> | Driver-Supply Voltage Input. V <sub>DD</sub> supplies power to the low-side gate driver (DL) and to the internal BST switch used to refresh the BST capacitor. Connect V <sub>DD</sub> to the 4.5V to 5.5V system supply voltage. Bypass V <sub>DD</sub> to PGND with a $1\mu$ F or greater ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 20    | BST             | Boost Flying Capacitor Connection. BST provides the upper supply rail for the DH high-side gate driver. An internal switch between $V_{DD}$ and BST charges the flying capacitor while the low-side MOSFET is on (DL pulled high and LX pulled to ground).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 21    | LX              | Inductor Connection. LX serves as the lower supply rail for the DH high-side gate driver. The MAX17409 also uses LX as the input to the zero-crossing comparator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## Pin Description (continued)

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 22  | DH              | High-Side Gate-Driver Output. DH swings from LX to BST. The controller pulls DH low in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 23  | GND             | Analog Ground. Internally connected to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 24  | VRHOT           | Thermal Comparator's Open-Drain Output. The comparator pulls $\overline{VRHOT}$ low when the voltage at THRM drops below 30% of V <sub>CC</sub> (1.5V with 5V V <sub>CC</sub> ). $\overline{VRHOT}$ is high impedance in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 25  | REF             | Buffered 2V Reference Output. Bypass REF with a 100pF to 1000pF capacitor. Do not exceed 1000pF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 26  | ILIM            | Valley Current-Limit Adjustment Input. The valley current-limit threshold voltage at CSP to CSN equals precisely 1/10 of the differential REF to ILIM voltage over a 0.1V to 0.5V range (10mV to current-sense range). The negative current-limit threshold is nominally -125% of the correspond valley current-limit threshold. Connect ILIM directly to V <sub>CC</sub> to set the default 22.5mV current-limit threshold setting.                                                                                                                                                                                                                                               |  |  |
| 27  | V <sub>CC</sub> | Analog Supply Voltage. Connect to a 4.5V to 5.5V source. Bypass to GND with a $1\mu$ F minimum capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 28  | CCV             | Integrator Capacitor Connection. Connect a capacitor (C <sub>CCV</sub> ) from CCV to GND to set the integration time constant. Choose the capacitor value according to:<br>$16\pi \times [C_{CCV}/G_{m(CCV)}] \times f_{SW} >> 1$ where G <sub>m(CCV)</sub> = 320µS (max) is the integrator's transconductance and f <sub>SW</sub> is the switching frequency set by the R <sub>TON</sub> resistance.<br>The integrator is internally disabled during any downward output-voltage transition that occurs in pulse-skipping mode, and remains disabled until the transition blanking period expires <b>and</b> the output reaches regulation (error-amplifier transition detected). |  |  |
| _   | EP              | Exposed Pad (Backside). Internally connected to the substrate. Connect to the ground plane through a thermally enhanced via.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |

# **MAX17409**

# **1-Phase Quick-PWM GPU Controller**



Figure 1. MAX17409 Application Circuit



Figure 2. Functional Diagram

## Table 1. Component Selection for Standard Applications

| •                                                      |                                                         |                                                                    |                                                                             |  |  |
|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| DESIGN PARAMETERS                                      | 14A DESIGN                                              | 9A DESIGN                                                          | 5A DESIGN                                                                   |  |  |
| Input Voltage Range                                    | 8V to 20V                                               | 8V to 20V                                                          | 8V to 20V                                                                   |  |  |
| Maximum Load Current                                   | 14A                                                     | 9A                                                                 | 5A                                                                          |  |  |
| Transient Load Current 10A                             |                                                         | 7A                                                                 | 4A                                                                          |  |  |
| COMPONENTS                                             |                                                         |                                                                    |                                                                             |  |  |
| TON Resistance (R <sub>TON</sub> )                     | 200kΩ<br>(f <sub>SW</sub> = 300kHz)                     | 170kΩ<br>(f <sub>SW</sub> = 350kHz)                                | 150kΩ<br>(f <sub>SW</sub> = 390kHz)                                         |  |  |
| Inductance<br>(L1)                                     | 0.6μH, 17A, 2.3mΩ<br>NEC-TOKIN MPC0750LR60C             | 0.75μH, 10.7A, 6.2m <b>Ω</b><br>TOKO FDVE0630-R75M                 | 1.50μH, 8A, 12.1mΩ<br>TOKO FDVE0630-1R5M                                    |  |  |
| High-Side MOSFET (N <sub>HI</sub> )                    | 9.4mΩ/12.0mΩ (typ/max)<br>Fairchild FDS6298             | 11mΩ/13.75mΩ (typ/max)<br>Vishay Si7392DP                          | 14.5m $\Omega$ /20.5m $\Omega$ (typ/max)<br>International Rectifier IRF7904 |  |  |
| Low-Side MOSFET (N <sub>LO</sub> )                     | 4.2mΩ/5.0mΩ (typ/max)<br>Fairchild FDS8670              | $5m\Omega/6.5m\Omega$ (typ/max)<br>International Rectifier IRF7822 | 10mΩ/13mΩ (typ/max)<br>International Rectifier IRF7904                      |  |  |
| Output Capacitors<br>(C <sub>OUT</sub> )               | 1x 470μF, 6mΩ, 2V<br>SANYO 2TPE470M6                    | 1x 330μF, 6mΩ, 2V<br>SANYO 2TPE330M6                               | 1x 220μF, 6mΩ, 2V<br>SANYO 2TPE220M6                                        |  |  |
| Input Capacitors<br>(CIN)                              | 2x 10µF, 25V ceramic (1210) 1x 10µF, 25V ceramic (1210) |                                                                    | 1x 10μF, 25V ceramic (1210)                                                 |  |  |
| REF/ILIM Resistance (R2) 10kΩ                          |                                                         | 17.8kΩ                                                             | 20k <b>Ω</b>                                                                |  |  |
| ILIM/GND Resistance (R3) 63.4kΩ                        |                                                         | 60.4kΩ                                                             | 54.9k <b>Ω</b>                                                              |  |  |
| FB Resistance (R <sub>FB</sub> ) 100Ω                  |                                                         | 100Ω                                                               | 100Ω                                                                        |  |  |
| Feedforward Capacitance 0.22µF (C3)                    |                                                         | 0.15µF                                                             | 0.1µF                                                                       |  |  |
| LX/CSP Resistance (R10)                                | _X/CSP Resistance (R10) 1.3kΩ                           |                                                                    | 1.3kΩ                                                                       |  |  |
| $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ |                                                         | $2k\Omega + 10k\Omega \text{ NTC } (B = 3380)$                     | $2k\Omega + 10\Omega$ NTC (B = 3380)                                        |  |  |
| DCR Sense Capacitance<br>(C7)                          | 0.22µF, 6V ceramic (0603)                               | 0.1µF, 6V ceramic (0603)                                           | 0.1µF, 6V ceramic (0603)                                                    |  |  |
| IMON Resistance (R <sub>IMON</sub> ) 6.81kΩ            |                                                         | 3.92kΩ                                                             | 3.24kΩ                                                                      |  |  |

## Table 2. Component Suppliers

| <b>!</b>                 |                          |  |  |
|--------------------------|--------------------------|--|--|
| MANUFACTURER             | WEBSITE                  |  |  |
| AVX Corporation          | www.avxcorp.com          |  |  |
| Fairchild Semiconductor  | www.fairchildsemi.com    |  |  |
| NEC-TOKIN America, Inc.  | www.nec-tokinamerica.com |  |  |
| Panasonic Corp.          | www.panasonic.com        |  |  |
| SANYO Electric Co., Ltd. | www.sanyodevice.com      |  |  |

| MANUFACTURER                                   | WEBSITE               |
|------------------------------------------------|-----------------------|
| Taiyo Yuden                                    | www.t-yuden.com       |
| TDK Corp.                                      | www.component.tdk.com |
| TOKO America, Inc.                             | www.tokoam.com        |
| Toshiba America Electronic<br>Components, Inc. | www.toshiba.com/taec  |
| Vishay                                         | www.vishay.com        |

## **Detailed Description**

#### Free-Running, Constant On-Time PWM Controller with Input Feed-Forward

The Quick-PWM control architecture is a pseudo-fixedfrequency, constant-on-time, current-mode regulator with voltage feed-forward (Figure 2). This architecture relies on the output filter capacitor's ESR to act as the current-sense resistor, so the output ripple voltage provides the PWM ramp signal. The control algorithm is simple: the high-side switch on-time is determined solely by a one-shot whose period is inversely proportional to input voltage, and directly proportional to output voltage (see the *On-Time One-Shot* section). Another oneshot sets a minimum off-time. The on-time one-shot triggers when the error comparator goes low, the inductor current is below the valley current-limit threshold, and the minimum off-time one-shot times out.

#### +5V Bias Supply (Vcc and VDD)

The Quick-PWM controller requires an external +5V bias supply in addition to the battery. Typically, this +5V bias supply is the notebook's 95% efficient +5V system supply. Keeping the bias supply external to the IC improves efficiency and eliminates the cost associated with the +5V linear regulator that would otherwise be needed to supply the PWM circuit and gate drivers. If stand-alone capability is needed, the +5V bias supply can be generated with an external linear regulator.

The +5V bias supply must provide V<sub>CC</sub> (PWM controller) and V<sub>DD</sub> (gate-drive power), so the maximum current drawn is:

 $I_{BIAS} = I_{CC} + f_{SW} \left( Q_{G(LOW)} + Q_{G(HIGH)} \right)$ 

where I<sub>CC</sub> is provided in the *Electrical Characteristics* table, f<sub>SW</sub> is the switching frequency, and Q<sub>G(LOW)</sub> and Q<sub>G(HIGH)</sub> are the MOSFET data sheet's total gate-charge specification limits at V<sub>GS</sub> = 5V.

 $V_{IN}$  and  $V_{DD}$  can be connected together if the input power source is a fixed +4.5V to +5.5V supply. If the +5V bias supply is powered up prior to the battery supply, the enable signal (SHDN going from low to high) must be delayed until the battery voltage is present to ensure startup.

#### Switching Frequency (TON)

Connect a resistor ( $R_{TON}$ ) between TON and  $V_{IN}$  to set the switching period ( $t_{SW} = 1/f_{SW}$ ):

 $t_{SW} = 16.3 pF \times (R_{TON} + 6.5 k\Omega)$ 

A 96.75k $\Omega$  to 303.25k $\Omega$  corresponds to switching periods of 167ns (600kHz) to 500ns (200kHz), respectively.

High-frequency (600kHz) operation optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. This might be acceptable in ultra-portable devices where the load currents are lower and the controller is powered from a lower voltage supply. Low-frequency (200kHz) operation offers the best overall efficiency at the expense of component size and board space.

#### **On-Time One-Shot**

The core contains a fast, low-jitter, adjustable one-shot that sets the high-side MOSFET's on-time. The one-shot varies the on-time in response to the input and feed-back voltages. The main high-side switch on-time is inversely proportional to the input voltage as measured by the R<sub>TON</sub> input, and proportional to the feedback voltage (V<sub>FB</sub>):

$$t_{ON(MAIN)} = \frac{t_{SW} \left( V_{FB} + 0.075 V \right)}{V_{IN}}$$

where the switching period ( $t_{SW} = 1/f_{SW}$ ) is set by the resistor at the TON pin and 0.075V is an approximation to accommodate the expected drop across the low-side MOSFET switch.

This algorithm results in a nearly constant switching frequency and balanced inductor currents despite the lack of a fixed-frequency clock generator. The benefits of a constant switching frequency are twofold: first, the frequency can be selected to avoid noise-sensitive regions such as the 455kHz IF band; second, the inductor ripple-current operating point remains relatively constant, resulting in easy design methodology and predictable output-voltage ripple. The on-time oneshots have good accuracy at the operating points specified in the *Electrical Characteristics* table. Ontimes at operating points far removed from the conditions specified in the *Electrical Characteristics* table can vary over a wider range.

On-times translate only roughly to switching frequencies. The on-times guaranteed in the *Electrical Characteristics* table are influenced by switching delays in the external high-side MOSFET. Resistive losses, including the inductor, both MOSFETs, output capacitor ESR, and PCB copper losses in the output and ground tend to raise the switching frequency at higher output currents. Also, the dead-time effect increases the effective on-time, reducing the switching frequency. It occurs only during forced-PWM operation and dynamic output-voltage transitions when the inductor current reverses at light or negative load currents. With reversed inductor current, the inductor's EMF causes LX to go high earlier than normal, extending the



on-time by a period equal to the DH rising dead time. For loads above the critical conduction point, where the dead-time effect is no longer a factor, the actual switching frequency is:

$$f_{SW} = \frac{(V_{OUT} + V_{DROP1})}{t_{ON}(V_{IN} + V_{DROP1} - V_{DROP2})}$$

where V<sub>DROP1</sub> is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PCB resistances; V<sub>DROP2</sub> is the sum of the parasitic voltage drops in the inductor charge path, including high-side switch, inductor, and PCB resistances; and t<sub>ON</sub> is the on-time as determined above.

#### **Current Sense**

The output current is differentially sensed by the highimpedance current-sense inputs (CSP and CSN). Lowoffset amplifiers are used for voltage-positioning gain, current-limit protection, and power monitoring. Sensing the current at the output offers advantages, including less noise sensitivity and the flexibility to use either a current-sense resistor or the DC resistance of the output inductor.

Using the DC resistance (R<sub>DCR</sub>) of the output inductor allows higher efficiency. In this configuration, the initial tolerance and temperature coefficient of the inductor's DCR must be accounted for in the output-voltage drooperror budget and power monitor. This current-sense method uses an RC filtering network to extract the current information from the inductor (see Figure 3). The resistive divider used should provide a current-sense resistance (R<sub>CS</sub>) low enough to meet the current-limit requirements, and the time constant of the RC network should match the inductor's time constant (L/R<sub>CS</sub>):

and:

$$R_{CS} = \frac{L}{C_{EQ}} \left[ \frac{1}{R1} + \frac{1}{R2} \right]$$

 $R_{CS} = \left(\frac{R2}{R1+R2}\right)R_{DCR}$ 

where R<sub>CS</sub> is the required current-sense resistance, and R<sub>DCR</sub> is the inductor's series DC resistance. Use the worst-case inductance and R<sub>DCR</sub> values provided by the inductor manufacturer, adding some margin for the inductance drop over temperature and load. To minimize the current-sense error due to the current-sense inputs' bias current (I<sub>CSP</sub> and I<sub>CSN</sub>), choose R1//R2 to be less than  $2k\Omega$  and use the above equation to determine the sense capacitance (C<sub>EQ</sub>). Choose capacitors with 5% tolerance and resistors with 1% tolerance specifications. Temperature compensation is



recommended for this current-sense method. See the *Voltage Positioning and Loop Compensation* section.

When using a current-sense resistor for accurate outputvoltage positioning, the circuit requires a differential RC filter to eliminate the AC voltage step caused by the equivalent series inductance (L<sub>ESL</sub>) of the current-sense resistor (see Figure 3). The ESL-induced voltage step does not affect the average current-sense voltage, but results in a significant peak current-sense voltage error that results in unwanted offsets in the regulation voltage and results in early current-limit detection. Similar to the inductor DCR sensing method above, the RC filter's time constant should match the L/R time constant formed by the current-sense resistor's parasitic inductance:

$$\frac{L_{ESL}}{R_{SENSE}} = C_{EQ}R1$$

where LESL is the equivalent series inductance of the current-sense resistor,  $R_{SENSE}$  is the current-sense resistance value,  $C_{EQ}$  and R1 are the time-constant matching components.

#### **Current Limit**

The current-limit circuit employs a "valley" currentsensing algorithm that uses current-sense inputs (CSP to CSN) as the current-sensing elements. If the currentsense signal exceeds the current-limit threshold, the PWM controller does not initiate a new cycle until the inductor current drops below the valley current-limit threshold.

Since only the valley current level is actively limited, the actual peak current is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the current-sense resistance, inductor value, and battery voltage. When combined with the undervoltage protection circuit, this current-limit method is effective in almost every circumstance.

The positive current-limit threshold is fixed internally at 22.5mV (typ). There is also a negative current limit that prevents excessive reverse inductor currents when V<sub>OUT</sub> is sinking current. The negative current-limit threshold is 130% of the nominal valley current-limit threshold. When the inductor current drops below the negative current limit, the controller immediately activates an on-time pulse—DL turns off and DH turns on—allowing the inductor current to remain above the negative current threshold.

Carefully observe the PCB layout guidelines to ensure that noise and DC errors do not corrupt the current-sense signals seen by the current-sense inputs (CSP, CSN).





Figure 3. Current-Sense Methods

#### Feedback Adjustment Amplifiers Voltage-Positioning Amplifier (Steady-State DC Droop)

The MAX17409 includes a transconductance amplifier for adding gain to the voltage-positioning sense path. The amplifier's input is generated by the differential current-sense inputs, which sense the inductor current by measuring the voltage across either current-sense resistors or the inductor's DCR. The amplifier's output connects directly to the regulator's voltage-positioned feedback input (FB), so the resistance between FB and the output-voltage sense point determines the voltagepositioning gain:

 $V_{OUT} = V_{TARGET} - R_{FB}I_{FB}$ 

where the target voltage (VTARGET) is defined in the *Nominal Output-Voltage Selection* section, and the FB amplifier's output current (IFB) is determined by the current-sense voltages:

 $I_{FB} = G_{m(FB)} \times (V_{CSP} - V_{CSN})$ 

where  $V_{CSP}$  -  $V_{CSN}$  is the differential current-sense voltage, and  $G_{m(FB)}$  is typically 600µS, as defined in the *Electrical Characteristics* table.

#### **Differential Remote Sense**

The MAX17409 includes differential, remote-sense inputs to eliminate the effects of voltage drops along the PCB traces and through the processor's power pins. The feedback-sense node connects to the voltage-positioning resistor (R<sub>FB</sub>). The ground-sense (GNDS) input connects to an amplifier that adds an offset directly to the target voltage, effectively adjusting the output voltage to counteract the voltage drop in the ground path. Connect the voltage-positioning resistor (R<sub>FB</sub>) and ground-sense (GNDS) input directly to the processor's remote-sense outputs as shown in Figure 1.

#### Integrator Amplifier

An integrator amplifier forces the DC average of the FB voltage to equal the target voltage. This transconductance amplifier integrates the feedback voltage and provides a fine adjustment to the regulation voltage



(Figure 2), allowing accurate DC output-voltage regulation regardless of the output ripple voltage. The integrator amplifier has the ability to shift the output voltage by ±80mV (typ). The differential input voltage range is at least ±60mV total, including DC offset and AC ripple. The integration time constant can be set easily with an external compensation capacitor between CCV and analog ground, with the minimum recommended CCV capacitor value determined by:

$$C_{CCV} >> \frac{G_{m(CCV)}}{16\pi \times f_{SW}}$$

where  $G_{m(CCV)}$  is the integrator's maximum transconductance (320µs) and f<sub>SW</sub> is the switching frequency set by the TON resistance.

The MAX17409 disables the integrator by connecting the amplifier inputs together at the beginning of all VID transitions done in pulse-skipping mode (SKIP = high). The integrator remains disabled until 20 $\mu$ s after the transition is completed (the internal target settles) and the output is in regulation (edge detected on the error comparator).

#### **Nominal Output-Voltage Selection**

The nominal no-load output voltage (VTARGET) is defined by the selected voltage reference (VID DAC) plus the remote ground-sense adjustment (V<sub>GNDS</sub>) as defined in the following equation:

$$V_{\text{TARGET}} = V_{\text{FB}} = V_{\text{DAC}} + V_{\text{GNDS}}$$

where  $V_{DAC}$  is the selected VID voltage. On startup, the MAX17409 slews the target voltage from ground to the selected VID voltage.

#### DAC Inputs (G0–G5)

The digital-to-analog converter (DAC) programs the output voltage using the G0–G5 inputs. G0–G5 are low-voltage (1.0V) logic inputs, designed to interface direct-ly with the CPU. Do not leave G0–G5 unconnected. Changing G0–G5 initiates a transition to a new output-voltage level. Change G0–G5 together, avoiding greater than 20ns skew between bits. Otherwise, incorrect DAC readings could cause a partial transition to the wrong voltage level followed by the intended transition to the correct voltage level, lengthening the overall transition time (Table 4).

| SHDN    | SKIP | OPERATING MODE                        | DESCRIPTION                                                                                                                                                                                                                                                                                                    |
|---------|------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND     | Х    | DISABLED                              | Low-Power Shutdown Mode. DL forced low, and the controller is disabled. The supply current drops to 10µA (max).                                                                                                                                                                                                |
| Rising  | x    | Pulse-Skipping<br>1.56mV/µs Slew Rate | Startup. When SHDN is pulled high, the MAX17409 begins the startup sequence. The controller enables the PWM controller and ramps the output voltage up to the selected VID voltage.                                                                                                                            |
| High    | Low  | Forced-PWM<br>12.5mV/µs Slew Rate     | Full Power. The no-load output voltage is determined by the selected VID DAC code (G0–G5, Table 4).                                                                                                                                                                                                            |
| High    | High | Pulse-Skipping<br>12.5mV/µs Slew Rate | Suspend Mode. The no-load output voltage is determined by the selected VID DAC code (G0–G5, Table 4). When SKIP is pulled high, the MAX17409 immediately enters pulse-skipping operation, allowing automatic PWM/PFM switchover under light loads. The PWRGD upper threshold is blanked during the transition. |
| Falling | x    | Forced-PWM<br>1.56mV/µs Slew Rate     | Shutdown. When SHDN is pulled low, the MAX17409 immediately pulls PWRGD low, and the output voltage is ramped down to ground. Once the output reaches 0V, the controller enters the low-power shutdown state.                                                                                                  |
| High    | x    | DISABLED                              | Fault Mode. The fault latch has been set by the MAX17409 UVP or thermal-shutdown protection, or by the OVP protection. The controller remains in fault mode until V <sub>CC</sub> power is cycled or SHDN toggled.                                                                                             |

#### Table 3. MAX17409 Operating Mode Truth Table

| G5 | G4 | G3 | G2 | G1 | G0 | OUTPUT<br>VOLTAGE (V) |
|----|----|----|----|----|----|-----------------------|
| 1  | 0  | 0  | 0  | 0  | 0  | 1.1250                |
| 1  | 0  | 0  | 0  | 0  | 1  | 1.1125                |
| 1  | 0  | 0  | 0  | 1  | 0  | 1.1000                |
| 1  | 0  | 0  | 0  | 1  | 1  | 1.0875                |
| 1  | 0  | 0  | 1  | 0  | 0  | 1.0750                |
| 1  | 0  | 0  | 1  | 0  | 1  | 1.0675                |
| 1  | 0  | 0  | 1  | 1  | 0  | 1.0500                |
| 1  | 0  | 0  | 1  | 1  | 1  | 1.0375                |
| 1  | 0  | 1  | 0  | 0  | 0  | 1.0250                |
| 1  | 0  | 1  | 0  | 0  | 1  | 1.0125                |
| 1  | 0  | 1  | 0  | 1  | 0  | 1.0000                |
| 1  | 0  | 1  | 0  | 1  | 1  | 0.9875                |
| 1  | 0  | 1  | 1  | 0  | 0  | 0.9750                |
| 1  | 0  | 1  | 1  | 0  | 1  | 0.9625                |
| 1  | 0  | 1  | 1  | 1  | 0  | 0.9500                |
| 1  | 0  | 1  | 1  | 1  | 1  | 0.9275                |
| 1  | 1  | 0  | 0  | 0  | 0  | 0.9250                |
| 1  | 1  | 0  | 0  | 0  | 1  | 0.9125                |
| 1  | 1  | 0  | 0  | 1  | 0  | 0.9000                |
| 1  | 1  | 0  | 0  | 1  | 1  | 0.8875                |
| 1  | 1  | 0  | 1  | 0  | 0  | 0.8750                |
| 1  | 1  | 0  | 1  | 0  | 1  | 0.8625                |
| 1  | 1  | 0  | 1  | 1  | 0  | 0.8500                |
| 1  | 1  | 0  | 1  | 1  | 1  | 0.8375                |
| 1  | 1  | 1  | 0  | 0  | 0  | 0.8250                |
| 1  | 1  | 1  | 0  | 0  | 1  | 0.8125                |
| 1  | 1  | 1  | 0  | 1  | 0  | 0.8000                |
| 1  | 1  | 1  | 0  | 1  | 1  | 0.7875                |
| 1  | 1  | 1  | 1  | 0  | 0  | 0.7750                |
| 1  | 1  | 1  | 1  | 0  | 1  | 0.7625                |
| 1  | 1  | 1  | 1  | 1  | 0  | 0.7500                |
| 1  | 1  | 1  | 1  | 1  | 1  | 0.7375                |

Table 4. Output Voltage VID DAC Codes

| G5 | G4 | G3 | G2 | G1 | G0 | OUTPUT<br>VOLTAGE (V) |
|----|----|----|----|----|----|-----------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0.7250                |
| 0  | 0  | 0  | 0  | 0  | 1  | 0.7125                |
| 0  | 0  | 0  | 0  | 1  | 0  | 0.7000                |
| 0  | 0  | 0  | 0  | 1  | 1  | 0.6875                |
| 0  | 0  | 0  | 1  | 0  | 0  | 0.6750                |
| 0  | 0  | 0  | 1  | 0  | 1  | 0.6625                |
| 0  | 0  | 0  | 1  | 1  | 0  | 0.6500                |
| 0  | 0  | 0  | 1  | 1  | 1  | 0.6275                |
| 0  | 0  | 1  | 0  | 0  | 0  | 0.6250                |
| 0  | 0  | 1  | 0  | 0  | 1  | 0.6125                |
| 0  | 0  | 1  | 0  | 1  | 0  | 0.6000                |
| 0  | 0  | 1  | 0  | 1  | 1  | 0.5875                |
| 0  | 0  | 1  | 1  | 0  | 0  | 0.5750                |
| 0  | 0  | 1  | 1  | 0  | 1  | 0.5625                |
| 0  | 0  | 1  | 1  | 1  | 0  | 0.5500                |
| 0  | 0  | 1  | 1  | 1  | 1  | 0.5275                |
| 0  | 1  | 0  | 0  | 0  | 0  | 0.5250                |
| 0  | 1  | 0  | 0  | 0  | 1  | 0.5125                |
| 0  | 1  | 0  | 0  | 1  | 0  | 0.5000                |
| 0  | 1  | 0  | 0  | 1  | 1  | 0.4875                |
| 0  | 1  | 0  | 1  | 0  | 0  | 0.4750                |
| 0  | 1  | 0  | 1  | 0  | 1  | 0.4625                |
| 0  | 1  | 0  | 1  | 1  | 0  | 0.4500                |
| 0  | 1  | 0  | 1  | 1  | 1  | 0.4275                |
| 0  | 1  | 1  | 0  | 0  | 0  | 0.4250                |
| 0  | 1  | 1  | 0  | 0  | 1  | 0.4125                |
| 0  | 1  | 1  | 0  | 1  | 0  | 0.4000                |
| 0  | 1  | 1  | 0  | 1  | 1  | 0.3875                |
| 0  | 1  | 1  | 1  | 0  | 0  | 0.3750                |
| 0  | 1  | 1  | 1  | 0  | 1  | 0.3625                |
| 0  | 1  | 1  | 1  | 1  | 0  | 0.3500                |
| 0  | 1  | 1  | 1  | 1  | 1  | 0 3375                |

#### **Output-Voltage Transition Timing**

The MAX17409 performs mode transitions in a controlled manner, automatically minimizing input surge currents. This feature allows the circuit designer to achieve nearly ideal transitions, guaranteeing just-in-time arrival at the new output voltage level with the lowest possible peak currents for a given output capacitance.

At the beginning of an output-voltage transition, the MAX17409 blanks both PWRGD thresholds, preventing the PWRGD open-drain output from changing states during the transition. The controller enables the PWRGD thresholds approximately 20µs after the slew-rate controller reaches the target output voltage. The slew rate is set to 12.5mV/µs to ensure that the transition can be completed within a reasonable time period.

The MAX17409 automatically controls the current to the minimum level required to complete the transition in the calculated time. The slew-rate controller uses an internal capacitor and current source to transition the target voltage. The total transition time depends on the 12.5mV/ $\mu$ s slew rate, the voltage difference, and the accuracy of the slew-rate controller, C<sub>SLEW</sub>, accuracy).

The slew rate is not dependent on the total output capacitance, as long as the surge current is less than the current limit. For all dynamic VID transitions, the transition time ( $t_{TRAN}$ ) is given by:

$$t_{\text{TRAN}} = \frac{|V_{\text{NEW}} - V_{\text{OLD}}|}{12.5 \text{mV} \mu \text{s}}$$

where V<sub>OLD</sub> is the original output voltage, and V<sub>NEW</sub> is the new target voltage. See Slew-Rate Accuracy in the *Electrical Characteristics* for slew-rate limits. For softstart and shutdown, the controller automatically reduces the slew rate to 1.56mV/µs (1/8 of the nominal slew rate).

The output voltage tracks the slewed target voltage, making the transitions relatively smooth. The average inductor current required to make an output voltage transition is:

$$I_L \cong C_{OUT} \times 12.5 \text{mV/}\mu\text{s}$$

where COUT is the total output capacitance.



Figure 4. VID Transition

**Forced-PWM Operation (Normal Mode)** During soft-shutdown and normal operation—when the CPU is actively running (SKIP = low, Table 3)—the MAX17409 operates with the low-noise, forced-PWM control scheme. Forced-PWM operation disables the zero-crossing comparator, forcing the low-side gatedrive waveforms to constantly be the complement of the high-side gate-drive waveforms. This keeps the switching frequency constant and allows the inductor current to reverse under light loads, providing fast, accurate negative-output-voltage transitions by quickly discharging the output capacitors.

Forced-PWM operation comes at a cost: the no-load +5V bias supply current remains between 10mA to 50mA, depending on the external MOSFETs and switching frequency. To maintain high efficiency under light-load conditions, the processor might switch the controller to a low-power pulse-skipping control scheme after entering suspend mode. The MAX17409 automatically uses pulse-skipping operation during soft-start, regardless of the SKIP configuration.

#### **Light-Load Pulse-Skipping Operation**

During soft-start and sleep states—SKIP is pulled high—the MAX17409 operates in pulse-skipping mode. The pulse-skipping mode enables the driver's zerocrossing comparator, so the controller pulls DL low when its current-sense inputs detect "zero" inductor current. This keeps the inductor from sinking current and discharging the output capacitors and forces the controller to skip pulses under light-load conditions to avoid overcharging the output.

Upon entering pulse-skipping operation, the controller temporarily blanks the upper PWRGD thresholds, and sets the OVP threshold to 1.80V to prevent false OVP faults when the transition to pulse-skipping operation coincides with a VID DAC code. The MAX17409 automatically uses forced-PWM operation during soft-shutdown, regardless of the SKIP configuration.

#### Automatic Pulse-Skipping Switchover

In skip mode (SKIP = high), an inherent automatic switchover to PFM takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The zero-crossing comparator senses the inductor current across the low-side MOSFETs. Once V<sub>LX</sub> drops below the zero-crossing comparator threshold (see the *Electrical Characteristics* table), the comparator forces DL low (Figure 2). This mechanism causes the threshold between pulse-skipping PFM and nonskipping-PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation. The PFM/PWM crossover occurs when the load current is equal to 1/2 the peak-to-peak ripple current, which is a function of the inductor value (Figure 5). For a 7V to 20V battery input range, this threshold is relatively constant, with only a minor dependence on the input voltage due to the typically low duty cycles. The total load current at the PFM/PWM crossover threshold (I<sub>LOAD(SKIP</sub>)) is approximately:

$$I_{\text{LOAD}(\text{SKIP})} = \frac{1}{2} \left( \frac{t_{\text{SW}} V_{\text{OUT}}}{L} \right) \left( \frac{V_{\text{IN}} - V_{\text{OUT}}}{V_{\text{IN}}} \right)$$

The switching waveforms might appear noisy and asynchronous when light loading activates pulse-skipping operation, but this is a normal operating condition that results in high light-load efficiency. Trade-offs between PFM noise and light-load efficiency are made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load-transient response, especially at low input-voltage levels.



Figure 5. Pulse-Skipping/Discontinuous Crossover Point

#### **Power-Up Sequence (POR, UVLO)**

The MAX17409 is enabled when SHDN is driven high (Figure 6). The reference powers up first. Once the reference exceeds its UVLO threshold, the internal analog blocks are turned on and masked by a 150µs one-shot delay. The PWM controller then begins switching.

Power-on reset (POR) occurs when V<sub>CC</sub> rises above approximately 2V, resetting the fault latch and preparing the controller for operation. The V<sub>CC</sub> UVLO circuitry inhibits switching until V<sub>CC</sub> rises above 4.25V. The controller powers up the reference once the system enables the controller, V<sub>CC</sub> is above 4.25V, and SHDN is driven high. With the reference in regulation, the controller ramps the output voltage to the selected VID voltage with a 1.56mV/µs slew rate:

$$t_{\text{TRAN}(\text{START})} = \frac{V_{\text{BOOT}}}{(1.56 \text{mV}/\mu\text{s})}$$

where V<sub>BOOT</sub> is the initial VID target. The soft-start circuitry does not use a variable current limit, so full output current is available immediately. PWRGD becomes high impedance approximately 5ms after the target output voltage is reached. The MAX17409 automatically uses pulse-skipping mode during soft-start and uses forced-PWM mode during soft-shutdown, regardless of the SKIP configuration.

For automatic startup, the battery voltage should be present before V<sub>CC</sub>. If the controller attempts to bring the output into regulation without the battery voltage present, the fault latch trips. The controller remains shut down until the fault latch is cleared by toggling SHDN or cycling the V<sub>CC</sub> power supply below 0.5V.

If the V<sub>CC</sub> voltage drops below 4.25V, the controller assumes that there is not enough supply voltage to make valid decisions. To protect the output from overvoltage faults, the controller shuts down immediately and forces a high-impedance output (DL and DH pulled low).



Figure 6. Power-Up and Shutdown Sequence Timing Diagram

Shutdown

When  $\overline{\text{SHDN}}$  goes low, the MAX17409 enters low-power shutdown mode. PWRGD is pulled low immediately, and the output voltage ramps down with a 1.56mV/µs slew rate:

 $t_{TRAN(SHDN)} = \frac{V_{OUT}}{(1.56mV/\mu s)}$ 

Slowly discharging the output capacitors by slewing the output over a long period of time keeps the average negative inductor current low (damped response), thereby eliminating the negative output-voltage excursion that occurs when the controller discharges the output quickly by permanently turning on the low-side MOSFET (underdamped response). This eliminates the need for the Schottky diode normally connected between the output and ground to clamp the negative output-voltage excursion. After the controller reaches the zero target, the MAX17409 shuts down completely—the drivers are disabled (DL driven high, DH pulled low)—the reference turns off, and the supply currents drop to approximately 1µA (max).

When a fault condition—output UVLO or thermal shutdown—activates the shutdown sequence, the protection circuitry sets the fault latch to prevent the controller from restarting. To clear the fault latch and reactivate the controller, toggle SHDN or cycle  $V_{CC}$  power below 0.5V typ.

#### **Temperature Comparator (VRHOT)**

The MAX17409 also features an independent comparator with an accurate threshold (V<sub>HOT</sub>) that tracks the analog supply voltage (V<sub>HOT</sub> =  $0.3V_{CC}$ ). This makes the thermal trip threshold independent of the V<sub>CC</sub> supply voltage tolerance. Use a resistor- and thermistor-divider between V<sub>CC</sub> and GND to generate a voltage-regulator overtemperature monitor. Place the thermistor as close to the MOSFETs and inductors as possible.

#### **Fault Protection (Latched)**

#### Output Overvoltage (OVP) Protection

The OVP circuit is designed to protect the processor against a shorted high-side MOSFET by drawing high current and blowing the battery fuse. The MAX17409 continuously monitors the output for an overvoltage fault. The controller detects an OVP fault if the output voltage exceeds the set VID DAC voltage by more than 300mV, subject to a minimum OVP threshold of 0.8V. During pulse-skipping operation (SKIP = high), the controller initially sets the OVP threshold to a fixed 1.8V threshold. Once the output is in regulation (the first on-time is triggered) and the PWRGD blanking time expires, the controller tightens the OVP threshold, tracking the OVP threshold by 300mV, subject to a minimum OVP threshold of 0.8V. The controller also uses the fixed 1.8V OVP threshold during soft-start and soft-shutdown.

When the OVP circuit detects an overvoltage fault, the MAX17409 immediately forces DL high and pulls DH low. This action turns on the synchronous-rectifier MOSFETs with 100% duty and, in turn, rapidly discharges the output filter capacitor and forces the output low. If the condition that caused the overvoltage (such as a shorted high-side MOSFET) persists, the battery fuse blows. Toggle SHDN or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller.

OVP protection can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section).

#### Output Undervoltage Protection (UVP)

The output UVP function is similar to foldback current limiting, but employs a timer rather than a variable current limit. If the MAX17409 output voltage is 400mV below the target voltage, the controller activates the shutdown sequence and sets the fault latch. Once the controller ramps down to zero, it forces the DL high, and pulls DH low. Toggle SHDN or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller.

UVP protection can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section).

#### Thermal-Fault Protection

The MAX17409 features a thermal-fault protection circuit. When the junction temperature rises above +160°C, an internal thermal sensor sets the fault latch and forces the DL high and the DH low. Toggle  $\overline{SHDN}$  or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller after the junction temperature cools by 15°C. Thermal shutdown can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section).

#### No-Fault Test Mode

///XI//

The latched fault protection features can complicate the process of debugging prototype breadboards since there are (at most) a few milliseconds in which to determine what went wrong. Therefore, a "no-fault" test mode is provided to disable the fault protection—overvoltage protection, undervoltage protection, and thermal shutdown. Additionally, the test mode clears the fault latch if it has been set. The no-fault test mode is entered by forcing 11V to 13V on SHDN.

#### **MOSFET Gate Drivers**

The DH and DL drivers are optimized for driving moderate-sized high-side and larger low-side power MOSFETs. This is consistent with the low duty factor seen in notebook applications, where a large V<sub>IN</sub> -V<sub>OUT</sub> differential exists. The high-side gate drivers (DH) source and sink 2.2A, and the low-side gate drivers (DL) source 2.7A and sink 8A. This ensures robust gate drive for high-current applications. The DH floating high-side MOSFET drivers are powered by internal boost switch charge pumps at BST, while the DL synchronous-rectifier drivers are powered directly by the 5V bias supply (V<sub>DD</sub>).

Adaptive dead-time circuits monitor the DL and DH drivers and prevent either FET from turning on until the other is fully off. The adaptive driver dead-time allows operation without shoot-through with a wide range of MOSFETs, minimizing delays and maintaining efficiency.

There must be a low-resistance, low-inductance path from the DL and DH drivers to the MOSFET gates for the adaptive dead-time circuits to work properly; otherwise, the sense circuitry in the MAX17409 interprets the MOSFET gates as "off" while charge actually remains. Use very short, wide traces (50 mils to 100 mils wide if the MOSFET is 1 in from the driver).

The internal pulldown transistor that drives DL low is robust, with a 0.25 $\Omega$  (typ) on-resistance. This helps DL from being pulled up due to capacitive coupling from the drain to the gate of the low-side MOSFETs when the inductor node (LX) quickly switches from ground to V<sub>IN</sub>. Applications with high input voltages and long inductive driver traces might require that rising LX edges do not pull up the low-side MOSFETs' gate, causing shoot-through currents. The capacitive coupling between LX and DL created by the MOSFET's gate-to-drain capacitance (C<sub>RSS</sub>), gate-to-source capacitance (C<sub>ISS</sub> - C<sub>RSS</sub>), and additional board parasitics should not exceed the following minimum threshold:

$$V_{GS(TH)} > V_{IN}\left(\frac{C_{RSS}}{C_{ISS}}\right)$$

Typically, adding a 4700pF between DL and power ground ( $C_{NL}$  in Figure 7), close to the low-side MOSFETs, greatly reduces coupling. Do not exceed 22nF of total gate capacitance to prevent excessive turn-off delays.

Alternatively, shoot-through currents could be caused by a combination of fast high-side MOSFETs and slow low-side MOSFETs. If the turn-off delay time of the lowside MOSFET is too long, the high-side MOSFETs can turn on before the low-side MOSFETs have actually



Figure 7. Gate-Drive Circuit

turned off. Adding a resistor less than 5 $\Omega$  in series with BST slows down the high-side MOSFET turn-on time, eliminating the shoot-through currents without degrading the turn-off time (R<sub>BST</sub> in Figure 7). Slowing down the high-side MOSFET also reduces the LX node rise time, thereby reducing EMI and high-frequency coupling responsible for switching noise.

## **Quick-PWM Design Procedure**

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

- **Input voltage range:** The maximum value (V<sub>IN(MAX)</sub>) must accommodate the worst-case high AC adapter voltage. The minimum value (V<sub>IN(MIN)</sub>) must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.
- Maximum load current: There are two values to consider. The peak load current (I<sub>LOAD(MAX)</sub>) determines the instantaneous component stresses and filtering requirements, and thus drives output

