

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







#### **MAX17523**

## 1A Adjustable Overcurrent and Overvoltage Protector with High Accuracy

### **General Description**

The MAX17523 adjustable overvoltage and overcurrent protection device is ideal for protecting systems against positive and negative input voltage faults up to  $\pm 40V$ , and feature low  $190m\Omega$  (typ)  $R_{ON}$  integrated FETs.

The adjustable overvoltage range is between 6V and 36V, while the adjustable undervoltage range is between 4.5V and 24V. The overvoltage-lockout (OVLO) and undervoltage-lockout (UVLO) thresholds are set using optional external resistors. The factory preset internal OVLO threshold is 33V (typ), and the preset internal UVLO threshold is 19V (typ).

The MAX17523 also features programmable current-limit protection up to 1A. The device can be set for autoretry, latch-off, or continuous fault response when an overcurrent event occurs. Once current reaches the threshold, the MAX17523 turns off after 21ms (typ) blanking time, and stays off during the retry period when set to autoretry mode. The device latches off after the blanking time when set to latch-off mode. The device limits the current continuously when set to continuous mode. The MAX17523 also features reverse current and thermal shutdown protection.

The MAX17523 is available in a small, 16-pin (3mm x 3mm) TQFN package. The MAX17523 operates over the -40°C to +125°C extended temperature range.

Ordering Information appears at end of data sheet.

#### **Benefits and Features**

- Industrial Power Protection Increases Robustness
  - Wide Input Supply Range: +4.5V to +36V
  - · Negative Input Tolerance to -36V
  - Low  $R_{ON}$  190m $\Omega$  (typ)
  - · Reverse Current Flow Control Input
  - · Thermal Overload Protection
  - Extended -40°C to +125°C Temperature Range
- Flexible Design Options Eases Designs
  - · Adjustable OVLO and UVLO Thresholds
  - Programmable Forward-Current Limit: 0.15A to 1A
  - Programmable Overcurrent Fault Response: Autoretry, Latch-Off, and Continuous
  - Dual Enable Inputs: EN and High Voltage HVEN
- Saves Space
  - 16-Pin, 3mm x 3mm, TQFN Package

### **Applications**

- Sensor Systems
- Condition Monitoring
- Factory Sensors
- Process Analytics
- Process Instrumentation
- Weighing and Batching Systems

### **Typical Application Circuit**





### **Absolute Maximum Ratings**

| (All voltages referenced to GND.) |                             | I <sub>IN</sub> (DC Operating)(Note 1)                | 1.0A           |
|-----------------------------------|-----------------------------|-------------------------------------------------------|----------------|
| IN to GND                         | 40V to +40V                 | Continuous Power Dissipation (T <sub>A</sub> = +70°C) |                |
| IN to OUT                         | 40V to +40V                 | TQFN (derate 20.8mW/°C above +70°C)                   | 1667mW         |
| OUT                               | 0.3V to +40V                | Operating Temperature Range                           | 40°C to +125°C |
| HVEN                              | 40V to +40V                 | Maximum Junction Temperature                          | +150°C         |
| OVLO, UVLO, FLAG, EN, RIEN,       |                             | Storage Temperature Range                             | 65°C to +150°C |
| CLTS1, CLTS2, CLTS_MODE           | 0.3V to +6V                 | Lead Temperature (soldering, 10s)                     | +300°C         |
| SETI0.3V to min(V <sub>I</sub>    | <sub>N</sub> , 1.22V)+0.3V  | Soldering Temperature (reflow)                        | +260°C         |
| CLHS0.3V to min                   | (V <sub>IN</sub> , 5V)+0.3V |                                                       |                |

Note 1: DC current is also limited by the thermal design of the system.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

### **16 TQFN**

| Package Code                           | T1633+5C       |
|----------------------------------------|----------------|
| Outline Number                         | <u>21-0136</u> |
| Land Pattern Number                    | 90-0032        |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |                |
| Junction to Ambient (θ <sub>JA</sub> ) | 48°C/W         |
| Junction to Case (θ <sub>JC</sub> )    | 10°C/W         |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{IN} = 4.5V \text{ to } 36V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{IN} = 24V, R_{SETI} = 12k\Omega, T_A = +25^{\circ}\text{C.}) \text{ (Note 2)}$ 

| PARAMETER                                 | SYMBOL                 | CONDITIONS                                                                                    | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| IN Voltage                                | V <sub>IN</sub>        |                                                                                               | 4.5   |       | 36    | V     |
| Shutdown IN Current                       | I <sub>SHDN</sub>      | V <sub>EN</sub> = 0V, V <sub>HVEN</sub> = 5V                                                  |       | 6.6   | 16    | μA    |
| Shutdown OUT Current                      | I <sub>OFF</sub>       | V <sub>EN</sub> = 0V, V <sub>HVEN</sub> = 5V,<br>V <sub>OUT</sub> = 0V                        |       | 0.1   | 2     | μΑ    |
| Reverse IN Current                        | I <sub>IN_RVS</sub>    | V <sub>IN</sub> = -40V, V <sub>OUT</sub> = V <sub>GND</sub> = 0V                              | -10   |       |       | μA    |
| Supply Current                            | I <sub>IN</sub>        | V <sub>IN</sub> = 15V, V <sub>HVEN</sub> = 0V                                                 |       | 530   | 800   | μA    |
| Internal Overvalters Trip Level           |                        | V <sub>IN</sub> rising                                                                        | 32    | 33    | 34.3  | V     |
| Internal Overvoltage Trip Level           | V <sub>OVLO</sub>      | V <sub>IN</sub> falling                                                                       | 30.3  | 32    | 33.7  | V     |
| latera al Hadamaltana Tria Laval          |                        | V <sub>IN</sub> falling                                                                       | 17.5  | 18.5  | 19.5  | .,    |
| Internal Undervoltage Trip Level          | V <sub>UVLO</sub>      | V <sub>IN</sub> rising                                                                        | 18.2  | 19.2  | 20.2  | V     |
| Overvoltage Lockout Hysteresis            |                        | % of typical OVLO                                                                             |       | 3     |       | %     |
| External OVLO Adjustment Range            |                        | (Note 3)                                                                                      | 6     |       | 36    | V     |
| External OVLO Select Threshold Voltage    | V <sub>SEL_OVLO</sub>  |                                                                                               | 0.3   | 0.4   | 0.5   | V     |
| External OVLO Leakage                     | I <sub>OVLO_LEAK</sub> | V <sub>OVLO</sub> < 1.2V                                                                      | -100  |       | +100  | nA    |
| External UVLO Adjustment Range            |                        | (Note 3)                                                                                      | 4.5   |       | 24    | V     |
| External UVLO Select Threshold Voltage    | V <sub>SEL_UVLO</sub>  |                                                                                               | 0.3   | 0.4   | 0.5   | V     |
| External UVLO Leakage                     | luvlo_leak             | V <sub>UVLO</sub> < 1.2V                                                                      | -100  |       | +100  | nA    |
| BG Reference Voltage                      | V <sub>BG</sub>        |                                                                                               | 1.196 | 1.220 | 1.247 | V     |
| CLHS Voltage                              | V <sub>CLHS</sub>      | Source 100µA                                                                                  | 2.0   | 3.5   |       | V     |
| INTERNAL FETs                             |                        |                                                                                               |       |       |       |       |
| Internal FETs On-Resistance               | R <sub>ON</sub>        | I <sub>LOAD</sub> = 100mA, V <sub>IN</sub> ≥ 8V                                               |       | 190   | 370   | mΩ    |
| Current-Limit Adjustment Range            | I <sub>LIM</sub>       |                                                                                               | 0.15  |       | 1.0   | Α     |
| Current Limit Accuracy                    |                        | 0.15A ≤ I <sub>LIM</sub> < 0.3A                                                               | -20   |       | +20   | %     |
| Current-Limit Accuracy                    |                        | 0.3A ≤ I <sub>LIM</sub> < 1.0A                                                                | -10   |       | +10   | 70    |
| FLAG Assertion Drop Voltage<br>Threshold  | V <sub>FA</sub>        | Increase (V <sub>IN</sub> - V <sub>OUT</sub> ) drop until FLAG asserts, V <sub>IN</sub> = 24V | 400   | 600   | 800   | mV    |
| FLAG Output Logic-Low Voltage             |                        | I <sub>SINK</sub> = 1mA                                                                       |       |       | 0.4   | V     |
| FLAG Output Leakage Current               |                        | V <sub>IN</sub> = V <sub>FLAG</sub> = 5V, flag deasserted                                     |       |       | 2     | μA    |
| Reverse Current-Blocking<br>Threshold     | V <sub>RIB</sub>       | V <sub>OUT</sub> - V <sub>IN</sub>                                                            |       | 40    | 80    | mV    |
| Reverse-Current-Blocking<br>Response Time | t <sub>RIB</sub>       | (Note 4)                                                                                      |       | 0.6   | 1.0   | μs    |
| Reverse-Blocking Supply Current           | I <sub>RBL</sub>       | V <sub>OUT</sub> - V <sub>IN</sub> > 1V                                                       |       | 1.3   | 3.0   | mA    |

### **Electrical Characteristics (continued)**

 $(V_{IN} = 4.5V \text{ to } 36V, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{IN} = 24V, R_{SETI} = 12k\Omega, T_A = +25^{\circ}\text{C}.)$  (Note 2)

| PARAMETER                                                     | SYMBOL              | CONDITIONS                                                                                                                                             | MIN  | TYP  | MAX     | UNITS |
|---------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------|-------|
| LOGIC INPUTS                                                  |                     |                                                                                                                                                        |      |      |         |       |
| HVEN Threshold Voltage                                        | V <sub>HVENTH</sub> |                                                                                                                                                        | 1    | 2    | 3.5     | V     |
| HVEN Threshold Hysteresis                                     |                     |                                                                                                                                                        |      | 2    |         | %     |
| HVEN Input Current                                            | I <sub>HVEN</sub> _ | V <sub>HVEN</sub> = 36V                                                                                                                                |      | 26   | 41      | μA    |
| HVEN Input Reverse Current                                    | I <sub>HVEN_R</sub> | V <sub>IN</sub> = V <sub>HVEN</sub> = -36V                                                                                                             | -43  | -28  |         | μΑ    |
| EN, RIEN, CLTS1, CLTS2,<br>CLTS_MODE Input Logic-High         | V <sub>IH</sub>     |                                                                                                                                                        | 1.4  |      |         | V     |
| EN, RIEN, CLTS1, CLTS2,<br>CLTS_MODE Input Logic- Low         | V <sub>IL</sub>     |                                                                                                                                                        |      |      | 0.4     | V     |
| EN, RIEN, CLTS1, CLTS2,<br>CLTS_MODE Input Leakage<br>Current | ILEAK               | V <sub>LOGIC</sub> = 5V                                                                                                                                | -1   |      | +1      | μA    |
| DYNAMIC (NOTE 4)                                              |                     |                                                                                                                                                        |      |      |         |       |
| Switch Turn-On Time                                           | t <sub>ON</sub>     | From OFF to ON (see Table 2),<br>R <sub>LOAD</sub> = 240Ω, C <sub>OUT</sub> = 470μF                                                                    |      | 500  |         | μs    |
| Switch Turn-Off Time                                          | toff                | From ON to IOUT falling below 10%, $R_{LOAD} = 47\Omega$                                                                                               |      | 35   |         | μs    |
| Overvoltage Switch Turn-Off<br>Time                           | toff_ovp            | From $(V_{IN} > V_{OVLO})$ to $(V_{OUT} = 80\% \text{ of } V_{IN\_OVLO})$ , $R_{LOAD} = 47\Omega$                                                      |      | 3    |         | μs    |
| Overcurrent Switch Turn-Off Time                              | toff_ocp            | After t <sub>BLANK</sub>                                                                                                                               |      | 3    |         | μs    |
| IN Debounce Time                                              | t <sub>DEB</sub>    | From (V <sub>IN_UVLO</sub> < V <sub>IN</sub> < V <sub>IN_OVLO</sub> )<br>and (EN = high or HVEN = low) to<br>V <sub>OUT</sub> = 10% of V <sub>IN</sub> | 14   | 16.5 | 19      | ms    |
| Blanking Time                                                 | t <sub>BLANK</sub>  |                                                                                                                                                        | 17.8 | 21   | 24.1    | ms    |
| Autoretry Time                                                | t <sub>RETRY</sub>  | After blanking time from I <sub>OUT</sub> > I <sub>LIM</sub> to FLAG deasserted                                                                        | 527  | 620  | 713     | ms    |
| THERMAL PROTECTION                                            | •                   |                                                                                                                                                        |      |      |         |       |
| Thermal Shutdown                                              |                     |                                                                                                                                                        |      | 150  |         | °C    |
| Thermal Shutdown Hysteresis                                   |                     |                                                                                                                                                        |      | 30   | <u></u> | °C    |

**Note 2:** All devices are 100% production tested at T<sub>A</sub> = + 25°C. Specifications over the operating temperature range are guaranteed by design.

Note 3: All timing is measured using 20% and 80% levels.

Note 4: Guaranteed by design, not production tested.

# **Timing Diagrams**



Figure 1. Autoretry Fault Diagram



Figure 2. Latchoff Fault Diagram

## **Timing Diagrams (continued)**



Figure 3. Continuous Fault Diagram



Figure 4. Debounce Timing

### **Typical Operating Characteristics**

 $(C_{IN} = 1\mu F, C_{OUT} = 1\mu F, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 





IN VOLTAGE (V)









### **Typical Operating Characteristics (continued)**

 $(C_{IN} = 1\mu F, C_{OUT} = 1\mu F, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 













### **Typical Operating Characteristics (continued)**

 $(C_{IN} = 1\mu F, C_{OUT} = 1\mu F, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 













## **Pin Configuration**



## **Pin Description**

| PIN           | NAME      | FUNCTION                                                                                                                                                                                                                                               |  |  |  |
|---------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1             | CLTS_MODE | Current-Limit-Type Select Mode.  CLTS_MODE = 0: CLTS1 and CLTS2 are sampled only when (V <sub>IN</sub> – V <sub>OUT</sub> ) < 0.6V.  CLTS_MODE = 1: CLTS1 and CLTS2 are continuously sampled.                                                          |  |  |  |
| 2             | CLHS      | Current-Limit-Type-Select Logic-High Voltage. Connect CLTS_MODE/CLTS1/CLTS2 to CLHS for logic-high.                                                                                                                                                    |  |  |  |
| 3             | CLTS1     | Current-Limit-Type Select 1. See Table 1.                                                                                                                                                                                                              |  |  |  |
| 4             | CLTS2     | Current-Limit-Type Select 2. See Table 1.                                                                                                                                                                                                              |  |  |  |
| 5             | HVEN      | 36V Capable Active-Low Enable Input. See Table 2.                                                                                                                                                                                                      |  |  |  |
| 6, 7          | IN        | Overvoltage Protection Input. Bypass IN to ground with a 0.47µF ceramic capacitor.                                                                                                                                                                     |  |  |  |
| 8             | OVLO      | Externally Programmable Overvoltage Lockout Threshold. Connect OVLO to GND to use the default internal OVLO threshold. Connect OVLO to an external resistor-divider to define a threshold externally and override the preset internal OVLO threshold.  |  |  |  |
| 9             | UVLO      | Externally Programmable Undervoltage Lockout Threshold. Connect UVLO to GND to use the default internal UVLO threshold. Connect UVLO to an external resistor-divider to define a threshold externally and override the preset internal UVLO threshold. |  |  |  |
| 10            | SETI      | Overload-Current-Limit Adjust. Connect a resistor from SETI to GND to program the overcurrent limit. SETI must be connected to a resistor. If SETI is connected to GND, the FETs turn off and FLAG is asserted. Do not connect more than 10pF to SETI. |  |  |  |
| 11 GND Ground |           |                                                                                                                                                                                                                                                        |  |  |  |

## **Pin Description (continued)**

| PIN                                                                                                                                                                                                                                                               | NAME                                         | FUNCTION                                                                                                                                                                                                                  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| i ·                                                                                                                                                                                                                                                               |                                              | Open-Drain Fault Indicator Output. FLAG goes low when the fault duration exceeds the blanking time, reverse current is detected, thermal shutdown mode is active, OVLO threshold is reached, or SETI is connected to GND. |  |  |
| 13                                                                                                                                                                                                                                                                | 13 EN Active-High Enable Input. See Table 2. |                                                                                                                                                                                                                           |  |  |
| 14,15                                                                                                                                                                                                                                                             | OUT                                          | Output Voltage. Output of internal FETs. Bypass OUT to GND with a $1\mu F$ ceramic capacitor placed as close to the device as possible.                                                                                   |  |  |
| Reverse-Current Enable Input. Connect RIEN to GND to enable the reverse-current flow protection. Connect RIEN to logic-high to disable the reverse-current flow protection.  — EP Exposed Pad. Connect EP to ground. Do not use EP as the only ground connection. |                                              | · ·                                                                                                                                                                                                                       |  |  |
|                                                                                                                                                                                                                                                                   |                                              | Exposed Pad. Connect EP to ground. Do not use EP as the only ground connection.                                                                                                                                           |  |  |

## **Functional Diagram**



### **Detailed Description**

The MAX17523 is an adjustable overvoltage and overcurrent protection device designed to protect systems against positive and negative input voltage faults up to  $\pm 40$ V, and features a low 190m $\Omega$  (typ) on-resistance FET. If the input voltage exceeds the OVLO threshold or falls below the UVLO, the internal FETs are turned off to prevent damage to the protected components. If the OVLO or the UVLO pin is set below the external OVLO or UVLO select threshold (VSEL\_OVLO, VSEL\_UVLO), the device automatically selects the internal  $\pm 5\%$  accurate trip thresholds. The internal OVLO threshold is preset to 33V (typ), and the internal UVLO threshold is preset to 19V (typ).

#### **Current-Limit Type Select**

The MAX17523 power-up current-limit default is continuous mode when CLTS\_MODE is low. After power up, the current-limit type can be programmed externally through CLTS1 and CLTS2 (Table 1). When CLTS\_MODE is high, CLTS1 and CLTS2 are sampled continuously. When CLTS\_MODE is low, CLTS1 and CLTS2 are sampled only when  $V_{\mbox{\footnotesize{IN-Vout}}}$  < 0.6V. Connect CLTS1, CLTS2, and CLTS\_MODE to CLHS for logic-high or to GND for logic-low.

#### **Autoretry**

When the current threshold is reached, the  $t_{BLANK}$  timer begins counting. The  $\overline{FLAG}$  asserts if the overcurrent condition is present for  $t_{BLANK}$ . The timer resets if the overcurrent condition disappears before  $t_{BLANK}$  has elapsed. A retry time delay ( $t_{RETRY}$ ) is started immediately after  $t_{BLANK}$  has elapsed and during  $t_{RETRY}$  time, the FETs are off. At the end of  $t_{RETRY}$ , the FETs are turned on again. If the fault still exists, the cycle is repeated and the  $\overline{FLAG}$  stays low. When the fault is removed, the FETs stay on. (Figure 1)

**Table 1. Current-Limit Type Select** 

| CLTS2 CLTS1       |  | CURRENT-LIMIT TYPE |
|-------------------|--|--------------------|
| 0 0               |  | LATCHOFF           |
| 0 1<br>1 0<br>1 1 |  | AUTORETRY          |
|                   |  | CONTINUOUS         |
|                   |  | CONTINUOUS         |

The autoretry feature reduces the system power in case of overcurrent or short-circuit conditions. During  $t_{BLANK}$  time, when the switch is on, the supply current is held at the current limit. During  $t_{RETRY}$  time, when the switch is off, there is no current through the switch. Thus, the output current is much less than the programmed current limit. Calculate the average output current using the following equation.

$$I_{LOAD} = I_{LIM} \left[ \frac{t_{BLANK}}{t_{BLANK} + t_{RETRY}} \right]$$

With a 21ms (typ) t<sub>BLANK</sub> and 620ms (typ) t<sub>RETRY</sub>, the duty cycle is 3.3%, resulting in a 96.7% power saving.

#### Latch-Off

When the current threshold is reached, the  $t_{BLANK}$  timer begins counting. The  $\overline{FLAG}$  asserts if the overcurrent condition is present for  $t_{BLANK}$ . The timer resets when the overcurrent condition disappears before  $t_{BLANK}$  has elapsed. The switch turns off and stays off if the overcurrent condition continues beyond the blanking time. To reset the switch, either toggle the control logic EN or  $\overline{HVEN}$  or cycle the input voltage. (Figure 2)

#### **Continuous**

When the current threshold is reached, the MAX17523 limits the output current to the programmed current limit. The  $\overline{FLAG}$  asserts if the overcurrent condition is present for  $t_{BLANK}$  and deasserts when the overload condition is removed. (Figure 3)

### Reverse-Current Block Enable (RIEN)

This feature disables the reverse-current protection and enables reverse-current flow from OUT to IN. The reverse-current block enable feature is useful in applications with inductive loads.

#### **Fault Flag Output**

FLAG is an open-drain fault indicator output and requires an external pull-up resistor to a DC supply. FLAG goes low when any of the following conditions occur:

- The blanking time has elapsed
- The reverse-current protection has tripped
- The die temperature exceeds +150°C
- SETI is connected to ground
- · OVLO threshold is reached

#### **Thermal Shutdown Protection**

The device has a thermal-shutdown feature to protect the device from overheating. The device turns off and the FLAG asserts when the junction temperature exceeds +150°C (typ). The devices exit thermal shutdown and resume normal operation after the junction temperature cools by 30°C (typ), except when in latchoff mode, the device remains latched off.

The thermal limit behaves similar to the current limit. For autoretry mode, the thermal limit works with auto retry timer. When the device comes out of the thermal limit, it starts after the retry time. For latchoff mode, the device latches off until power or EN cycle. For continuous mode, the device only disables while the temperature is over the limit. There is no blanking time for thermal protection.

### Overvoltage Lockout (OVLO)

The MAX17523 has a 33V (typ) preset OVLO threshold when the voltage at OVLO is set below the external OVLO select voltage (V<sub>SEL</sub>). Connect OVLO to GND to activate the preset OVLO threshold. Connect the external resistors to OVLO pin as shown in the  $\underline{Typical\ Application\ Circuit}$  to externally adjust the OVLO threshold. Use the following equation to adjust the OVLO threshold. The recommended value for R3 is  $2.2M\Omega$ .

$$V_{OVLO} = V_{BG} \times \left[1 + \frac{R3}{R4}\right]$$

#### Undervoltage Lockout (UVLO)

The MAX17523 has a 19V (typ) preset UVLO threshold when the voltage at UVLO is set below the external OVLO select voltage (V<sub>SEL</sub>). Connect UVLO to GND to activate the preset UVLO threshold. Connect the external resistors to UVLO pin as shown in the  $\underline{Typical\ Application\ Circuit}$  to externally adjust the UVLO threshold. Use the following equation to adjust the UVLO threshold. The recommended value for R1 is  $2.2M\Omega$ .

$$V_{UVLO} = V_{BG} \times \left[1 + \frac{R1}{R2}\right]$$

#### **Switch Control**

There are two independent enable inputs ( $\overline{\text{HVEN}}$  and EN) for MAX17523.  $\overline{\text{HVEN}}$  is a high-voltage capable input. Toggle  $\overline{\text{HVEN}}$  or EN to reset the fault condition once short-circuit is detected and the device shuts down (Table 2).

#### Input Debounce Protection

The MAX17523 features input debounce protection. When the input voltage is higher than the UVLO threshold voltage for a period greater than the debounce time ( $t_{DEB}$ ), the internal FETs are turned on. This feature is intended for applications where the EN or  $\overline{HVEN}$  signal is present when the power supply ramps up (Figure 4).

### **Applications Information**

### **Setting the Current Limit/Threshold**

A resistor from SETI to ground programs the current-limit/threshold value for the device. Leaving SETI unconnected selects a 0A current limit/threshold. Connecting SETI to ground asserts FLAG.

Use the following formula to calculate the current limit:

$$R_{SETI}(k\Omega) = \frac{6100}{I_{LIM}(mA)}$$

#### **IN Bypass Capacitor**

Connect a minimum of  $0.47\mu F$  capacitor from IN to GND to limit the input voltage drop during momentary output short-circuit conditions. Larger capacitor values further reduce the voltage undershoot at the input.

#### **Hot Plug IN**

In many system powering applications, an input filtering capacitor is required to lower the radiated emission, enhance the ESD capability, etc. In hot plug applications, parasitic cable inductance along with the input capacitor causes overshoot and ringing when the powered cable is connected to the input terminal.

This effect causes the protection device to see almost twice the applied voltage. An input voltage of 24V can easily exceed the absolute maximum rating of 40V, which may permanently damage the device. A transient voltage suppressor (TVS) is often used for industrial applications to protect the system from these conditions. We recommend using a TVS that is capable of limiting the input surge to 40V placed close to the input terminal.

**Table 2. Enable Inputs** 

| HVEN | EN | SWITCH STATUS |
|------|----|---------------|
| 0    | 0  | ON            |
| 0 1  |    | ON            |
| 1    | 0  | OFF           |
| 1    | 1  | ON            |

### **OUT Bypass Capacitor**

For stable operation over the full temperature range and over the entire programmable current-limit range, connect a 4.7 $\mu$ F ceramic capacitor from OUT to ground. Excessive output capacitance can cause a false overcurrent condition due to decreased dv/dt across the capacitor. Calculate the maximum capacitive load (C<sub>MAX</sub>) value that can be connected to OUT by using the following formula:

$$C_{MAX}(\mu F) = \frac{I_{LIM} (mA) \times t_{BLANK (TYP)} (ms)}{V_{IN}(V)}$$

For example, for  $V_{IN}$  = 24V,  $t_{BLANK(TYP)}$  = 20ms, and  $t_{LIM}$  = 1A,  $t_{CMAX}$  equals 833 $\mu F$ .

# Output Freewheeling Diode for Inductive Hard Short to Ground

In applications that require protection form a sudden short to ground with an inductive load or a long cable, a schottky diode between the OUT terminal and ground is recommended. This is to prevent a negative spike on the OUT due to the inductive kickback during a short-circuit event.

#### **Layout and Thermal Dissipation**

To optimize the switch response time to output short-circuit conditions, it is very important to keep all traces as short as possible to reduce the effect of undesirable parasitic inductance. Place input and output capacitors as close as possible to the device (no more than 5mm). IN and OUT must be connected with wide short traces to the power bus. During normal operation, the power dissipation is small and the package temperature change is minimal. If the output is continuously shorted to ground at the maximum supply voltage, the switches with the autoretry option do not cause thermal shutdown detection to trip:

$$P_{(MAX)} = \frac{V_{IN(MAX)} \times I_{OUT(MAX)} \times t_{BLANK}}{t_{RETRY} + t_{BLANK}}$$

Attention must be given to continuous current-limit mode when the power dissipation during a fault condition can cause the device to reach the thermal-shutdown threshold. Thermal throughputs from the exposed pad to ground plane are highly recommended to increase the system thermal capacitance while reducing the thermal resistance to the ambient.

## MAX17523

# 1A Adjustable Overcurrent and Overvoltage Protector with High Accuracy

## **Ordering Information**

| PART          | TEMP<br>RANGE   | TOP<br>MARK | PIN-<br>PACKAGE |
|---------------|-----------------|-------------|-----------------|
| MAX17523ATE+T | -40°C to +125°C | ALF         | 16 TQFN-EP*     |

<sup>+</sup> Denotes a lead(Pb)-free package/RoHS-compliant package. T = Tape and reel

## **Chip Information**

PROCESS: BiCMOS

<sup>\*</sup>EP = Exposed Pad

### MAX17523

## 1A Adjustable Overcurrent and Overvoltage Protector with High Accuracy

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                    | PAGES<br>CHANGED |
|--------------------|------------------|--------------------------------------------------------------------------------|------------------|
| 0                  | 12/15            | Initial release                                                                | _                |
| 1                  | 3/16             | Updated CLHS Voltage specification updated in Electrical Characteristics table | 3                |
| 2                  | 1/17             | Updated Package Information, Ordering Information tables                       | 2, 15            |

For information on other Maxim Integrated products, visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.