

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







## Ultra-Accurate, Low Power, Dual-Axis Digital Output Gyroscope

#### **General Description**

The MAX21002 is a low-power, low-noise, dual-axis angular rate sensor that delivers unprecedented accuracy and sensitivity over temperature and time. It operates with a supply voltage as low as 1.71V for minimum power consumption. It includes a sensing element and an IC interface that provides the measured angular rate to the external world through a digital interface (I<sup>2</sup>C/SPI).

The IC has a full scale of  $\pm 31.25/\pm 62.50/\pm 125/\pm 250/\pm 500/\pm 1000$  degrees per second (dps) and measures rates with a finely tunable user-selectable bandwidth. The high ODR and the large BW, the low noise at highest FS, together with the low phase delay, make the IC suitable for optical image stabilization (OIS) applications.

The IC is a highly integrated solution available in a compact 3mm x 3mm x 0.9mm plastic land grid array (LGA) package and does not require any external components other than supply bypass capacitors. It can operate over the -40°C to +85°C temperature range.

#### **Applications**

- Optical Image Stabilization
- GPS Navigation Systems
- · Appliances and Robotics

#### **Features and Benefits**

- Minimum Overall Footprint
  - Industry's Smallest and Thinnest Package for Portable Devices (3mm x 3mm x 0.9mm LGA)
  - · No External Components
- Unique Low-Power Capabilities
  - Low Operating Current Consumption (5.1mA typ)
  - Eco Mode Available at 100Hz with 3.0mA (typ)
  - 1.71V (min) Supply Voltage
  - Standby Mode Current 2.7mA (typ)
  - 8.5µA (typ) Power-Down Mode Current
  - High PSRR and DC-DC Converter Operation
  - · 45ms Turn-On Time from Power-Down Mode
  - · 5ms Turn-On Time from Standby Mode
- OIS Suitability
  - Minimum Phase Delay (~3° at 10Hz)
  - High Bandwidth (400Hz)
  - High ODR (10kHz)
  - Low Noise (8mdps/√Hz typ)

- Unprecedented Accuracy
  - · Embedded Digital-Output Temperature Sensor
  - Automatic Temperature Compensation
  - · Ultra-Stable Over Temperature and Time
  - · Factory Calibrated
- High-Speed Interface
  - I2C Standard (100kHz), Fast (400kHz), and High-Speed (3.4MHz) Serial Interface
  - · 10MHz SPI Interface
  - · Reduces AP Load
  - · Enables UI/OIS Serial Interface Multiplexing
- Flexible Embedded FIFO
  - Size: 512 Bytes (256 x 16 bits)
  - Single-Byte Reading Available
  - · Four Different FIFO Modes Available
  - · Reduces AP Load
- High Configurability
  - Integrated Digitally Programmable Low- and Highpass Filters
  - Independently Selectable Data ODR and Interrupt ODR
  - 6 Selectable Full Scales (31.25/62.5/125/250/ 500/1000 dps)
  - 256-Selectable ODR
- Flexible Interrupt Generator
  - Two Digital Output Lines
  - · Two Independent Interrupt Generators
  - · Eight Maskable Interrupt Sources Each
  - · Configurable as Latched/Unlatched/Timed
  - Embedded Independent Angular Rate Comparators
  - · Independent Threshold and Duration
  - Level/Pulse and OD/PP Options Available
- Flexible Data Synchronization Pin
  - · External Wake-Up
  - Interrupt Generation
  - · Single Data Capture Trigger
  - Multiple Data Capture Trigger
  - · LSB Data Mapping
- Unique 48-Bit Serial Number as Die ID
- High-Shock Survivability (10,000 G-Shock)

Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/MAX21002.related">www.maximintegrated.com/MAX21002.related</a>.



### **Absolute Maximum Ratings**

| V <sub>DD</sub> 0.3V to +6.0V                          | I <sub>VDDIO</sub> Continuous Current100mA |
|--------------------------------------------------------|--------------------------------------------|
| V <sub>DDIO</sub> 0.3V to Min (V <sub>DD</sub> + 0.3V) | Junction Temperature+150°C                 |
| INT1, INT2, SDA_SDI_O, SA0_SDO,                        | Operating Temperature Range40°C to +85°C   |
| SCL_CLK, CS, DSYNC0.3V to (V <sub>DDIO</sub> + 0.3V)   | Storage Temperature Range40°C to +150°C    |
| I <sub>VDD</sub> Continuous Current100mA               | Lead Temperature (soldering, 10s)+260°C    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect

Drops onto hard surfaces can cause shocks of greater than 10,000 g and can exceed the absolute maximum rating of the device. Exercise care in handling to avoid damage.

#### Package Thermal Characteristics (Note 1)

LGA

Junction-to-Case Thermal Resistance (θ<sub>JC</sub>)........... 31.8°C/W

Junction-to-Ambient Thermal Resistance (θ,JA)............ 160°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

(V<sub>DD</sub> = V<sub>DDIO</sub> = 2.5V, INT1, INT2, **SDA**, **SCL** are unconnected, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ ).

| PARAMETER                                        | SYMBOL            | CONDITIONS      | MIN  | TYP    | MAX                    | UNITS    |  |
|--------------------------------------------------|-------------------|-----------------|------|--------|------------------------|----------|--|
| SUPPLY AND CONSUMPTION                           |                   |                 | ,    |        |                        |          |  |
| V <sub>DD</sub> Supply Voltage                   | V <sub>DD</sub>   |                 | 1.71 | 2.5    | 3.6                    | V        |  |
| V <sub>DDIO</sub> (Note 2)                       | V <sub>DDIO</sub> |                 | 1.71 | 2.5    | V <sub>DD</sub> + 0.3V | V        |  |
| IDD Current Consumption<br>Normal Mode           | I <sub>VDDN</sub> |                 |      | 5.1    |                        | mA       |  |
| IDD Current Consumption Standby<br>Mode (Note 3) | I <sub>VDDS</sub> |                 |      | 2.7    |                        | mA       |  |
| IDD Current Consumption                          | 1                 | 200Hz ODR       |      | 3.3    |                        | mA       |  |
| Eco Mode (Note 4)                                | I <sub>VDDT</sub> | 100Hz ODR       |      | 3.0    |                        | IIIA     |  |
| IDD Current Consumption<br>Power-Down Mode       | I <sub>VDDP</sub> |                 |      | 8.5    |                        | μA       |  |
| TEMPERATURE SENSOR                               |                   |                 |      |        |                        |          |  |
| Temperature Sensor Output                        | T                 | 8 bit           |      | 1      |                        | digit/°C |  |
| Change vs. Temperature                           | T <sub>SDR</sub>  | 16 bit          |      | 256    |                        | algii/ C |  |
| Temperature BW                                   | T <sub>BW</sub>   |                 |      | 1      |                        | Hz       |  |
| Temperature Sensor Bias                          | T                 | At 25°C, 8 bit  |      | 25     |                        | digits   |  |
| Temperature Sensor bias                          | T <sub>BIAS</sub> | At 25°C, 16 bit |      | 6400   |                        | ulgits   |  |
| GYROSCOPE                                        |                   |                 |      |        |                        |          |  |
|                                                  |                   |                 |      | ±31.25 |                        |          |  |
|                                                  |                   |                 |      | ±62.5  |                        |          |  |
| Cure Full Seele Benge                            | C                 | User selectable |      | ±125   |                        | dna      |  |
| Gyro Full-Scale Range                            | G <sub>FSR</sub>  | User selectable |      | ±250   |                        | dps      |  |
|                                                  |                   |                 |      | ±500   |                        | ]        |  |
|                                                  |                   |                 |      | ±1000  |                        | ]        |  |

### **Electrical Characteristics (continued)**

 $(V_{DD} = V_{DDIO} = 2.5V, INT1, INT2, SDA, SCL are unconnected, T_A = -40^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ ).

| PARAMETER                                 | SYMBOL             | CONDITIONS                                                                    | MIN               | TYP               | MAX     | UNITS           |
|-------------------------------------------|--------------------|-------------------------------------------------------------------------------|-------------------|-------------------|---------|-----------------|
| Gyro Rate Noise Density                   | G <sub>RND</sub>   | For all the f <sub>S</sub> and over the whole V <sub>DD</sub> including 1.8V  | 0.008             |                   | dps/√Hz |                 |
| Gyro Rate Noise Density in Eco Mode       | G <sub>SPRND</sub> | For all the FS and over the whole V <sub>DD</sub> including 1.8V at 200Hz ODR |                   | 0.022             |         | dps/√Hz         |
| Gyro Bandwidth (Lowpass)<br>(Note 5)      | G <sub>BWL</sub>   |                                                                               | 2                 |                   | 400     | Hz              |
| Gyro Bandwidth (Highpass)<br>(Note 6)     | G <sub>BWH</sub>   |                                                                               | 0.1               |                   | 100     | Hz              |
| Dhace Delev                               |                    | At 10Hz, 400Hz bandwidth, 10kHz ODR                                           |                   | 2.9               | 3.7     | doa             |
| Phase Delay                               | G <sub>PDL</sub>   | At 10Hz, full bandwidth, 10kHz ODR                                            |                   | 1.0               | 1.6     | deg             |
| Output Data Rate (Note 7)                 | G <sub>ODR</sub>   |                                                                               | 5                 |                   | 10k     | Hz              |
| Sensitivity Error                         | G <sub>SE</sub>    |                                                                               |                   | ±2                |         | %               |
|                                           |                    | G <sub>FSR</sub> = 31.25dps                                                   |                   | 960               |         |                 |
|                                           | G <sub>SO</sub>    | G <sub>FSR</sub> = 62.5dps                                                    | 480               |                   |         |                 |
| Sensitivity                               |                    | G <sub>FSR</sub> = 125dps                                                     |                   | 240               |         | digit/<br>dps   |
|                                           |                    | G <sub>FSR</sub> = 250dps                                                     |                   | 120               |         |                 |
|                                           |                    | G <sub>FSR</sub> = 500dps                                                     | 60                |                   |         |                 |
|                                           |                    | G <sub>FSR</sub> = 1000dps                                                    |                   | 30                |         |                 |
| Sensitivity Drift Over Temperature        | G <sub>SD</sub>    | Maximum delta from T <sub>A</sub> = +25°C                                     |                   | ±2                |         | %               |
| Zero Rate Level Error                     | G <sub>ZRLE</sub>  |                                                                               |                   | ±0.5              |         | dps             |
| Zero Rate Level Drift Over<br>Temperature | G <sub>ZRLD</sub>  | Maximum delta from T <sub>A</sub> = +25°C                                     |                   | ±2                |         | dps             |
| Startup Time from Power-Down              | G <sub>TUPL</sub>  |                                                                               |                   | 45                |         | ms              |
| Startup Time from Standby Mode            | G <sub>TUPS</sub>  | G <sub>ODR</sub> = 10kHz,<br>G <sub>BWL</sub> = 400Hz                         |                   | 5                 |         | ms              |
| Nonlinearity                              | G <sub>NLN</sub>   |                                                                               |                   | 0.2               |         | %f <sub>S</sub> |
| Angular Random Walk (ARW)                 | G <sub>ARW</sub>   |                                                                               |                   | 0.45              |         | °/√hr           |
| In-Run Bias Stability                     | G <sub>IBS</sub>   | At 1000s                                                                      |                   | 4                 |         | °/hr            |
| Cross Axis                                | G <sub>XX</sub>    |                                                                               |                   | 1                 |         | %               |
| Self-Test Output                          | STOR               | For G <sub>FSR</sub> = 125, 250, 500, 1000 dps, axis X                        |                   | +f <sub>S/2</sub> |         | dne             |
| con rost output                           | 01010              | For G <sub>FSR</sub> = 125, 250, 500, 1000 dps, axis Y                        | -f <sub>S/2</sub> |                   | dps     |                 |

Maxim Integrated | 3 www.maximintegrated.com

### **Electrical Characteristics (continued)**

 $(V_{DD} = V_{DDIO} = 2.5V, T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ ).

| Input Threshold Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PARAMETER                           | SYMBOL                           | CONDITIONS             | MIN | TYP | MAX | UNITS |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------|------------------------|-----|-----|-----|-------|--|
| Input   Threshold Low   Vit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IO DC SPECIFICATIONS (Note 8)       |                                  |                        |     |     |     |       |  |
| Input Threshold High   ViH   IA = +25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Input Threshold Low                 | V <sub>IL</sub>                  | T <sub>A</sub> = +25°C |     |     |     | V     |  |
| Variable   Variable | Input Threshold High                | V <sub>IH</sub>                  | T <sub>A</sub> = +25°C |     |     |     | ٧     |  |
| Output Current<br>(Note 9)         I <sub>OH</sub> /I <sub>OL</sub> I <sub>2C_CFG[3:2] = 01</sub> 6         mA           SPI SLAVE TIMING VALUES (Note 10)         I2C_CFG[3:2] = 11         12         12           CLK Frequency         fc_CLK         10         MHz           CS Setup Time         tsu_CS         10         ns           CS Hold Time         th_CS         15         ns           SDI Input Setup Time         tsu_SI         10         ns           SDI Input Hold Time         th_SI         15         ns           SDI Input Hold Time         th_SI         15         ns           CLK Fall to SDO Valid Output Time         ty_SDO         50         ns           SDO Output Hold Time         th_SO         10         ns           PC TIMING (Note 8)         SCL         Standard mode         0         400         kHz           SCL Clock Frequency         fSCL         Standard mode         4.0         μs           Hold Time (Repeated) START Condition         tLOW         Fast mode         0.6         μs           Low Period of SCL Clock         tLOW         Fast mode         4.0         μs           Fast mode         0.6         μs         Fast mode         0.6         μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Hysteresis of Schmitt Trigger input | V <sub>HYS</sub>                 | T <sub>A</sub> = +25°C |     |     |     | V     |  |
| IDH* IOL   IDC_CFG[3:2] = 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.1.10                              |                                  | I2C_CFG[3:2] = 00      |     | 3   |     |       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                     | I <sub>OH</sub> /I <sub>OL</sub> | I2C_CFG[3:2] = 01      |     | 6   |     | mA    |  |
| CLK Frequency         fc_CLK         10         MHz           CS Setup Time         tsu_cs         10         ns           CS Hold Time         th_Cs         15         ns           SDI Input Setup Time         tsu_si         10         ns           SDI Input Hold Time         th_Si         15         ns           SDI Input Hold Time         th_Si         50         ns           SDO Output Hold Time         th_Si         10         ns           SDO Output Hold Time         th_So         10         ns           FC TIMING (Note 8)           SCL Clock Frequency         fScL         Standard mode         0         100         kHz           Hold Time (Repeated) START Condition         thD;STA         Standard mode         4.0         µs           Low Period of SCL Clock         tLOW         Standard mode         4.7         µs           High Period of SCL Clock         tHIGH         Standard mode         4.0         µs           Setup Time for a Repeated START Condition         tSu;STA         Standard mode         4.7         µs           Data Hold Time         thD;DAT         Standard mode         0         0         ps           Da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                     |                                  | I2C_CFG[3:2] = 11      |     | 12  |     |       |  |
| CS Setup Time         tsu_CS         10         ns           CS Hold Time         th_CS         15         ns           SDI Input Setup Time         tsu_SI         10         ns           SDI Input Hold Time         tsu_SI         10         ns           SDI Input Hold Time         th_SI         15         ns           CLK Fall to SDO Valid Output Time         tv_SDO         50         ns           SDO Output Hold Time         th_SO         10         ns           FC TIMING (Note 8)         SCL Clock Frequency         fSCL         Standard mode         0         100         kHz           Hold Time (Repeated) START Condition         thD;STA         Standard mode         4.0         µs           Low Period of SCL Clock         tlOW         Standard mode         4.7         µs           High Period of SCL Clock         thIGH         Standard mode         4.0         µs           Setup Time for a Repeated START Condition         tstandard mode         4.7         µs           Data Hold Time         thD;DAT         Standard mode         0.6         µs           Data Hold Time         thD;DAT         Standard mode         0         0         µs           <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SPI SLAVE TIMING VALUES (Note       | 10)                              |                        |     |     |     |       |  |
| CS Hold Time         tH_CS         15         ns           SDI Input Setup Time         tsU_SI         10         ns           SDI Input Hold Time         th_SI         15         ns           CLK Fall to SDO Valid Output Time         tv_SDO         50         ns           SDO Output Hold Time         th_SO         10         ns           FC TIMING (Note 8)           SCL Clock Frequency         fSCL         Standard mode         0         100         kHz           Hold Time (Repeated) START Condition         tHD;STA         Standard mode         4.0         µs           Low Period of SCL Clock         tLOW         Standard mode         4.7         µs           High Period of SCL Clock         tHIGH         Standard mode         4.0         µs           High Period of SCL Clock         tHIGH         Standard mode         4.0         µs           Setup Time for a Repeated START Condition         tStandard mode         4.7         µs           Data Hold Time         tHD;DAT         Standard mode         0.6         µs           Data Setup Time         tstandard mode         0         0         µs           Standard mode         0         0         0         0 </td <td>CLK Frequency</td> <td>fc_clk</td> <td></td> <td></td> <td></td> <td>10</td> <td>MHz</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CLK Frequency                       | fc_clk                           |                        |     |     | 10  | MHz   |  |
| SDI Input Setup Time   ts_U_SI   10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CS Setup Time                       | t <sub>SU_CS</sub>               |                        | 10  |     |     | ns    |  |
| SDI Input Hold Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CS Hold Time                        | t <sub>H_CS</sub>                |                        | 15  |     |     | ns    |  |
| CLK Fall to SDO Valid Output Time         tV_SDO         50         ns           SDO Output Hold Time         tH_SO         10         ns           FC TIMING (Note 8)           SCL Clock Frequency         fSCL         Standard mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SDI Input Setup Time                | t <sub>SU_SI</sub>               |                        | 10  |     |     | ns    |  |
| SDO Output Hold Time   th_SO   10   ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SDI Input Hold Time                 | t <sub>H_SI</sub>                |                        | 15  |     |     | ns    |  |
| SCL Clock Frequency   FSCL   Standard mode   0   100   KHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CLK Fall to SDO Valid Output Time   | t <sub>V_SDO</sub>               |                        |     |     | 50  | ns    |  |
| SCL Clock Frequency   F <sub>SCL</sub>   Standard mode   0   100   kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SDO Output Hold Time                | t <sub>H_SO</sub>                |                        | 10  |     |     | ns    |  |
| SCL Clock Frequency         fSCL         Fast mode         0         400         kHz           Hold Time (Repeated) START Condition         tHD;STA         Standard mode         4.0         μs           Low Period of SCL Clock         tLOW         Standard mode         4.7         μs           High Period of SCL Clock         tHIGH         Standard mode         4.0         μs           Setup Time for a Repeated START Condition         tSU;STA         Standard mode         4.7         μs           Data Hold Time         tHD;DAT         Standard mode         0.6         μs           Data Setup Time         tSU;DAT         Standard mode         0         μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I <sup>2</sup> C TIMING (Note 8)    |                                  |                        |     |     |     |       |  |
| Fast mode   0   400                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | COL Olask Farmana                   |                                  | Standard mode          | 0   |     | 100 | 1.11= |  |
| Condition         tHD;STA         Fast mode         0.6           Low Period of SCL Clock         tLOW         Standard mode         4.7           High Period of SCL Clock         tHIGH         Standard mode         4.0           High Period of SCL Clock         tHIGH         Fast mode         0.6           Setup Time for a Repeated START Condition         Standard mode         4.7         μs           Data Hold Time         tHD;DAT         Standard mode         0         μs           Data Setup Time         tsu:DAT         Standard mode         250         ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SCL Clock Frequency                 | SCL                              | Fast mode              | 0   |     | 400 | KHZ   |  |
| Fast mode   0.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Hold Time (Repeated) START          |                                  | Standard mode          | 4.0 |     |     |       |  |
| Low Period of SCL Clock         t <sub>LOW</sub> Fast mode         1.3         μs           High Period of SCL Clock         t <sub>HIGH</sub> Standard mode         4.0         μs           Setup Time for a Repeated START Condition         t <sub>SU;STA</sub> Standard mode         4.7         μs           Data Hold Time         t <sub>HD;DAT</sub> Standard mode         0         μs           Data Setup Time         t <sub>SU;DAT</sub> Standard mode         250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Condition                           | THD;STA                          | Fast mode              | 0.6 |     |     | μs    |  |
| Fast mode   1.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Law Davied of CCL Clask             |                                  | Standard mode          | 4.7 |     |     |       |  |
| High Period of SCL Clock         tHIGH         Fast mode         0.6         μs           Setup Time for a Repeated START Condition         tsu;sta         Standard mode         4.7         μs           Data Hold Time         thd;dat         Standard mode         0         μs           Fast mode         0         μs           Standard mode         0         μs           Data Setup Time         Standard mode         250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Low Period of SCL Clock             | LOW                              | Fast mode              | 1.3 |     |     | μs    |  |
| Setup Time for a Repeated START Condition         t <sub>SU;STA</sub> Standard mode         4.7         μs           Data Hold Time         t <sub>HD;DAT</sub> Standard mode         0.6         μs           Data Setup Time         t <sub>SU;DAT</sub> Standard mode         0         μs           Standard mode         250         ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | High Davind of CCL Clock            |                                  | Standard mode          | 4.0 |     |     |       |  |
| Condition         tSU;STA         Fast mode         0.6           Data Hold Time         tHD;DAT         Standard mode         0           Fast mode         0         μs           Standard mode         0         μs           Data Setup Time         Standard mode         250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | High Period of SCL Clock            | ΪНІGН                            | Fast mode              | 0.6 |     |     | μs    |  |
| Condition         ISU;STA         Fast mode         0.6           Data Hold Time         t <sub>HD;DAT</sub> Standard mode         0           Fast mode         0         μs           Standard mode         250         ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Setup Time for a Repeated START     |                                  | Standard mode          | 4.7 |     |     |       |  |
| Data Hold Time  thD;DAT  Fast mode  0  Standard mode  250  ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Condition                           | <sup>I</sup> SU;STA              | Fast mode              | 0.6 |     |     | μs    |  |
| Fast mode 0  Standard mode 250  Data Setup Time tsu: DAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Data Hald Time                      |                                  | Standard mode          | 0   |     |     |       |  |
| Data Setup Time tsurpat ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Data Hold Time                      | THD;DAT                          | Fast mode              | 0   |     |     | μs    |  |
| TSU;DAT Fast mode 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Data Catus Time                     |                                  | Standard mode          | 250 |     |     |       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Data Setup Time                     | <sup>I</sup> SU;DAT              | Fast mode              | 100 |     |     | - ns  |  |

### **Electrical Characteristics (continued)**

 $(V_{DD} = V_{DDIO} = 2.5V, T_A = -40^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ ).

| PARAMETER                     | SYMBOL              | CONDITIONS    | MIN | TYP | MAX  | UNITS |
|-------------------------------|---------------------|---------------|-----|-----|------|-------|
| Satur Time for STOP Condition | t                   | Standard mode | 4.0 |     |      | ne    |
| Setup Time for STOP Condition | tsu;sto             | Fast mode     | 0.6 |     |      | ns    |
| Bus Free Time Between a STOP  |                     | Standard mode | 4.7 |     |      |       |
| and a START Condition         | t <sub>BUF</sub>    | Fast mode     | 1.3 |     |      | ns    |
| Data Valid Time               | 4                   | Standard mode |     |     | 3.45 | 20    |
| Data valid Time               | <sup>t</sup> VD;DAT | Fast mode     |     |     | 0.9  | ns    |
| Data Valid Asknowledge Time   |                     | Standard mode |     |     | 3.45 |       |
| Data Valid Acknowledge Time   | t <sub>VD;ACK</sub> | Fast mode     |     |     | 0.9  | ns    |
| ESD PROTECTION                |                     |               |     |     |      |       |
| Human Body Model              | HBM                 |               |     | ±2  |      | kV    |

- **Note 2:** V<sub>DDIO</sub> must be lower than or equal to V<sub>DD</sub> analog.
- **Note 3:** In standby mode, only the drive circuit is powered on. In this condition, the outputs are not available. In this condition, the startup time depends only on the filters responses.
- **Note 4:** In eco mode, the sensor has higher rate noise density, but lower current consumption. In this condition, the selectable output data rate (ODR) is either 25Hz, 50Hz, 100Hz, or 200Hz.
- Note 5: User selectable. Gyro bandwidth accuracy is ±10%.
- Note 6: Enable/disable with user-selectable bandwidth. Gyro bandwidth accuracy is ±10%.
- Note 7: User selectable with 256 possible values from 10kHz down to 5Hz. ODR accuracy is ±10%.
- Note 8: Based on characterization results, not tested in production.
- Note 9: User can choose the best output current based on the PCB, interface speed, load, and consumption.
- Note 10: Based on characterization results, not tested in production. Test conditions are I2C\_CFG[3:0] = 1111.

## **SPI Timing Diagrams**





## I<sup>2</sup>C Timing Diagram in Standard Mode



### **Typical Operating Characteristics**

 $(V_{DD} = V_{DDIO} = 2.5V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 









## **Pin Configuration**



## **Pin Description**

| PIN      | NAME               | FUNCTION                                                                                                                            |
|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1        | V <sub>DD_IO</sub> | Interface and Interrupt Pad Supply Voltage                                                                                          |
| 2, 3, 16 | N.C.               | Not Internally Connected                                                                                                            |
| 4        | SCL_CLK            | SPI and I2C Clock. When in I2C mode, the IO has selectable antispike filter and delay to ensure correct hold time.                  |
| 5        | GND                | Power-Supply Ground                                                                                                                 |
| 6        | SDA_SDI_O          | SPI In/Out Pin and I2C Serial Data. When in I2C mode, the IO has selectable antispike filter and delay to ensure correct hold time. |
| 7        | SA0_SDO            | SPI Serial-Data Out or I2C Slave Address LSB                                                                                        |
| 8        | CS                 | SPI Chip Select/Serial Interface Selection                                                                                          |
| 9        | INT2               | Second Interrupt Line                                                                                                               |
| 10       | RESERVED           | Must Be Connected to GND                                                                                                            |
| 11       | INT1               | First Interrupt Line                                                                                                                |
| 12       | DSYNC              | Data Syncronization Pin. Used to wake up the MAX21002 from power-down/standby and synchronize data with GPS/camera.                 |
| 13       | RESERVED           | Leave Unconnected                                                                                                                   |
| 14       | V <sub>DD</sub>    | Analog Power Supply. Bypass to GND with a 0.1µF capacitor and one 1µF capacitor.                                                    |
| 15       | V <sub>DD</sub>    | Must be connected to V <sub>DD</sub> in the application.                                                                            |

#### **Functional Diagram**



#### **Detailed Description**

The MAX21002 is a low-power, low-voltage, small package dual-axis angular rate sensor able to provide unprecedented accuracy and sensitivity over temperature and time.

The IC is also the industry's first gyroscope available in a 3mm x 3mm package and capable of working with a supply voltage as low as 1.71V.

It includes a sensing element and an IC interface that provides the measured angular rate to the external world through a digital interface (I<sup>2</sup>C/SPI).

The IC has a full scale of  $\pm 31.25/\pm 62.5/\pm 125$   $\pm 250/\pm 500/\pm 1000$  dps for OIS. It measures rates with a user-selectable bandwidth.

The IC is available in a 3mm x 3mm x 0.9 mm plastic land grid array (LGA) package and operates over the -40°C to +85°C temperature range.

#### **Definitions**

**Power supply [V]:** This parameter defines the operating DC power-supply voltage range of the MEMS gyroscope.

Although it is always a good practice to keep  $V_{DD}$  clean with minimum ripple, unlike most of the competitors, who require an ultra-low noise, low-dropout regulator to power the MEMS gyroscope, the MAX21002 can not only operate at 1.71V but that supply can also be provided by a switching regulator, to minimize the system power consumption.

**Power-supply current [mA]:** This parameter defines the typical current consumption when the MEMS gyroscope is operating in normal mode.

Power-supply current in Standby mode [mA]: This parameter defines the current consumption when the MEMS gyroscope is in Standby mode. To reduce power consumption and have a faster turn-on time, in Standby mode only an appropriate subset of the sensor is turned off.

Power-supply current in ECO mode [mA]: This parameter defines the current consumption when the MEMS gyroscope is in a special mode named ECO mode. In ECO mode, the MAX21002 significantly reduces the power consumption, at the price of a slightly higher rate noise density.

Power-supply current in power-down mode [μA]: This parameter defines the current consumption when the MEMS gyroscope is powered down. In this mode, both the mechanical sensing structure and reading chain are turned off. Users can configure the control register through the I²C/SPI interface for this mode. Full access to the control registers through the I²C/SPI interface is also quaranteed in power-down mode.

**Full-scale range [dps]:** This parameter defines the measurement range of the gyroscope in degrees per second (dps). When the applied angular velocity is beyond the full-scale range, the gyroscope output signal will be saturated.

**Zero-rate level [dps]:** This parameter defines the zero-rate level when there is no angular velocity applied to the gyroscope.

**Sensitivity [digit/dps]:** Sensitivity (digit/dps) is the relationship between 1 LSB and dps. It can be used to convert a digital gyroscope's measurement in LSBs to angular velocity.

Sensitivity change vs. temperature [%]: This parameter defines the sensitivity change in percentage (%) over the operating temperature range specified in the data sheet.

**Zero-rate level change vs. temperature [dps]:** This parameter defines the zero-rate level change in dps over the operating temperature range.

**Nonlinearity [% FS]:** This parameter defines the maximum error between the gyroscope's outputs and the best-fit straight line in percentage with respect to the full-scale (FS) range.

**System bandwidth [Hz]:** This parameter defines the frequency of the angular velocity signal from DC to the built-in bandwidth (BW) that the gyroscopes can measure.

A dedicated register can be modified to adjust the gyroscope's bandwidth.

Rate noise density [dps/\(\overline{Hz}\)]: This parameter defines the standard resolution that users can get from the gyroscopes outputs together with the BW parameter.

#### **MAX21002 Architecture**

The MAX21002 comprises the following key blocks and functions:

- Dual-axis MEMS rate gyroscope sensor with 16-bit ADCs and signal conditioning
- Primary I<sup>2</sup>C and SPI serial communications interfaces
- · Sensor data registers
- FIFO
- Synchronization
- Interrupt generators
- Digital output temperature sensor
- Self-test

## **Dual-Axis MEMS Gyroscope with 16-Bit ADCs and Signal Conditioning**

The IC consists of a single-drive vibratory MEMS gyroscope that detects rotations around the X and Y axes. When the gyroscope rotates around either of the sensing axes, the Coriolis Force determines a displacement, which can be detected as a capacitive variation. The resulting signal is then processed to produce a digital stream proportional to the angular rate. The analog-to-digital conversion uses 16-bit ADC converters. The gyro full-scale range can be digitally programmed to ±31.25/±62.5/±125/±250/±500/±1000 dps in OIS mode.

**Table 1. Power Modes** 

| NAME                                                    | DESCRIPTION                                                                                     |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Normal Device is operational with maximum performances. |                                                                                                 |
| Eco                                                     | Device operates to reduce the average current consumption.                                      |
| Standby                                                 | In standby mode, the current consumption is reduced by 50%, with a shorter turn-on time of 5ms. |
| Power-Down                                              | This is the minimum power consumption mode, at the price of a longer turn-on time.              |

**Table 2. Digital Interface Pin Description** 

| NAME            | DESCRIPTION                                                                                                                          |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| CS              | SPI Enable and I2C/SPI Mode Selection (1: I2C mode, 0: SPI enabled)                                                                  |
| SCL/CLK         | SPI and I2C Clock. When in I2C mode, the IO has selectable anti-spike filter and delay to ensure correct hold time.                  |
| SDA/SDI/<br>SDO | SPI In/Out Pin and I2C Serial Data. When in I2C mode, the IO has selectable anti-spike filter and delay to ensure correct hold time. |
| SDO/SA0         | SPI Serial-Data Out or I <sup>2</sup> C Slave Address LSB                                                                            |

#### **Interrupt Generators**

The MAX21002 offers two completely independent interrupt generators to ease the SW management of the interrupt generated. For instance, one line could be used to signal a DATA\_READY event whilst the other line may be used, for instance, to notify the completion of the internal startup sequence.

Interrupt functionality can be configured through the Interrupt Configuration registers. Configurable items include the INT pin level and duration, the clearing method, as well as the required triggers for the interrupts.

The interrupt status can be read from the Interrupt Status Registers. The event that has generated an interrupt is available in two forms: latched and unlatched.

Interrupt sources can be enabled/disabled and cleared individually. The list of possible interrupt sources includes the following conditions: DATA\_READY, FIFO\_READY, FIFO\_THRESHOLD, FIFO\_OVERRUN, RESTART, DSYNC.

The interrupt generation can also be configured as latched, unlatched, or timed with programmable length. When configured as latched, the interrupt can be cleared by reading the corresponding status register (clear-on-read) or by writing an appropriate mask to the status register (clear-on-write).

#### **Digital-Output Temperature Sensor**

A digital output temperature sensor is used to measure the IC die temperature. The readings from the ADC can be accessed from the Sensor Data registers.

The temperature data is split over 2 bytes. For faster and less accurate reading, accessing the MSB allows reading of the temperature data as an absolute value expressed in Celsius degrees (°C). By reading the LSB, the accuracy is greatly increased, up to 256 digits/°C.

#### **Power Modes**

The IC features four power modes, allowing selection of the appropriate tradeoff between power consumption, accuracy, and turn-on time.

Table 3. I2C Address

| I <sup>2</sup> C BASE<br>ADDRESS | SA0/SDO<br>PIN | R/W BIT | RESULTING<br>ADDRESS |
|----------------------------------|----------------|---------|----------------------|
| 0x2C (6 bit)                     | 0              | 0       | 0xB0                 |
| 0x2C                             | 0              | 1       | 0xB1                 |
| 0x2C                             | 1              | 0       | 0xB2                 |
| 0x2C                             | 1              | 1       | 0xB3                 |

The transition between power modes can be controlled by software, by explicitly setting a power mode in the Configuration register, or by enabling the automatic power mode transition based on the DSYNC pin.

#### **Normal Mode**

In normal mode, the IC is operational with minimum noise level.

#### **Eco Mode**

The eco mode reduces power consumption with the same sensor accuracy at the price of a higher rate noise density.

This unique feature can be activated with four ODRs: 25Hz, 50Hz, 100Hz, and 200Hz.

#### **Standby Mode**

To reduce power consumption and have a shorter turn-on time, the IC features a standby mode. In standby mode, the IC does not generate data, as a significant portion of the signal processing resources is turned off to save power. Still, this mode enables a much quicker turn-on time.

#### **Power-Down Mode**

In power-down mode, the IC is configured to minimize power consumption. In power-down mode, registers can still be read and written, but the gyroscope cannot generate new data. Compared to standby mode, it takes longer to activate the IC and to start collecting data from the gyroscope.

#### **Digital Interfaces**

The registers embedded inside the IC can be accessed through both the I<sup>2</sup>C and SPI serial interfaces. The latter can be SW-configured to operate either in 3-wire or 4-wire interface mode.

The serial interfaces are mapped onto the same pins. To select/exploit the I<sup>2</sup>C interface, the CS line must be connected high (i.e., connected to V<sub>DDIO</sub>).

#### I<sup>2</sup>C Interface

I<sup>2</sup>C is a two-wire interface comprised of the signals serial data (SDA) and serial clock (SCL). In general, the lines are open-drain and bidirectional. In a generalized I<sup>2</sup>C interface implementation, attached devices can be a master or a slave. The master device puts the slave address on the bus, and the slave device with the matching address acknowledges the master.

The IC always operates as a slave device when communicating to the system processor, which thus acts as the master. SDA and SCL lines typically need pullup resistors to  $V_{DDIO}$ . The maximum bus speed is 3.4MHz (I<sup>2</sup>C HS); this reduces the amount of time the system processor is kept busy in supporting the exchange of data.

The slave address of the IC is b101100X, which is 7 bits long. The LSb of the 7-bit address is determined by the logic level on pin SA0. This allows two MAX21002s to be connected on the same I<sup>2</sup>C bus. When used in this configuration, the address of one of the two devices should be b1011000 (pin SA0\_SD0 is set to logic-low) and the address of the other should be b1011001 (pin SA0\_SD0 is set to logic-high).

#### **SPI Interface**

The IC's SPI can operate up to 20MHz, in both 3-wires (half duplex) and 4-wires mode (full duplex).

It is recommended to set the I2C\_DISABLE bit at address 0x15 if the IC is used together with other SPI devices to avoid the possibility to switch inadvertently into I2C mode when traffic is detected with the CS unasserted.

The IC operates as an SPI slave device. Both the read register and write register commands are completed in 16 clock pulses, or in multiples of 8 in case of multiple read/write bytes. Bit duration is the time between two falling edges of CLK.

The first bit (bit 0) starts at the first falling edge of CLK after the falling edge of CS while the last bit (bit 15, bit 23, etc.) starts at the last falling edge of CLK just before the rising edge of CS.

**Bit 0:** RW bit. When 0, the data DI[7:0] is written to the IC. When 1, the data DO[7:0] from the device is read. In the latter case, the chip drives SDO at the start of bit 8.

**Bit 1:** MS bit. Depending on the configuration of IF\_PARITY, this bit can either be used to operate in multi-addressing standard mode or to check the parity with the register address.

If used as MS bit, when 1, the address remains unchanged in multiple read/write commands. When 0, the address is autoincremented in multiple read/write commands.

**Bits 2–7:** Address AD[5:0]. This is the address field of the indexed register.

**Bits 8–15:** Data DI[7:0] (write mode). This is the data that is written to the device (MSb first).

**Bits 8–15:** Data DO[7:0] (read mode). This is the data that is read from the device (MSb first).

#### **SPI Half- and Full-Duplex Operation**

The IC can be programmed to operate in half-duplex (a bidirectional data pin) or full-duplex (one data-in and one data-out pin) mode. The SPI master sets a register bit called SPI\_3\_WIRE into ITF\_OTP to 0 for full-duplex, and 1 for half-duplex operation. Full duplex is the power-on default.

#### **Full-Duplex Operation**

The IC is put into full-duplex mode at power-up, or when the SPI master clears the SPI\_3\_WIRE bit, the SPI interface uses separate data pins, MOSI and MISO to transfer data. Because of the separate data pins, bits can be simultaneously clocked into and out of the IC. The IC makes use of this feature by clocking out 8 output data bits as the command byte is clocked in.

#### Reading from the SPI Slave Interface (MOSI)

The SPI master reads data from the IC slave interface using the following steps:

- 1) When CS is high, the IC is unselected and three-states the MISO output.
- 2) After driving SCL\_CLK to its inactive state, the SPI master selects the IC by driving CS low.
- 3) The SPI master simultaneously clocks the command byte into the IC. The SPI Read command is performed with 16 clock pulses. Multiple byte read command is performed adding blocks of 8 clock pulses at the previous one.

Bit 0: READ bit. The value is 1.

**Bit 1:** MS bit. When 1, do not increment address. When 0, increment address in multiple reading.

**Bits 2–7:** Address AD[5:0]. This is the address field of the indexed register.

**Bits 8–15:** Data DO[7:0] (read mode). This is the data that is read from the device (MSb first).

**Bits 16-...**: Data DO[...-8]. Further data in multiple byte reading.

- 4) After 16 clock cycles, the master can drive CS high to deselect the IC, causing it to three-state its MISO output. The falling edge of the clock puts the MSB of the next data byte in the sequence on the MISO output.
- 5) By keeping CS low, the master clocks register data bytes out of the IC by continuing to supply SCL\_CLK pulses (burst mode). The master terminates the transfer by driving CS high. The master must ensure that SCL\_CLK is in its inactive state at the beginning of the next access (when it drives CS low).

#### Writing to the SPI Slave Interface (MOSI)

The SPI master writes data to the IC slave interface through the following steps:

- 1) The SPI master sets the clock to its inactive state. When CS is high, the master can drive the MOSI input.
- 2) The SPI master selects the IC by driving CS low.

3) The SPI master simultaneously clocks the command byte into the IC. The SPI write command is performed with 16 clock pulses. Multiple byte write command is performed adding blocks of 8 clock pulses at the previous one.

Bit 0: WRITE bit. The value is 0.

**Bit 1:** MS bit. When 1, do not increment address, when 0, increment address in multiple writing.

**Bits 2–7:** Address AD[5:0]. This is the address field of the indexed register.

**Bits 8–15:** Data DI[7:0] (write mode). This is the data that is written inside the device (MSb first).

**Bits 16-...:** Data DI[...-8]. Further data in multiple byte writing.

4) By keeping CS low, the master clocks data bytes into the IC by continuing to supply SCL\_CLK pulses (burst mode). The master terminates the transfer by driving CS high. The master must ensure that SCL\_CLK is inactive at the beginning of the next access (when it drives CS low). In full-duplex mode, the IC outputs data bits on MISO during the first 8 bits (the command byte), and subsequently outputs zeros on MISO as the SPI master clocks bytes into MOSI.

#### **Half-Duplex Operation**

When the SPI master sets SPI\_3\_WIRE = 1, the IC is put into half-duplex mode. In half-duplex mode, the IC three-states its MISO pin and makes the MOSI pin bidirectional, saving a pin in the SPI interface. The MISO pin can be left unconnected in half-duplex operation. The SPI master must operate the MOSI pin as bidirectional. It accesses an IC register as follows: the MOSI master sets the clock to its inactive state. While CS is high, the master can drive the MOSI pin to any value.

- The SPI master selects the IC by driving CS low and placing the first data bit (MSB) to write on the SDI input.
- 2) The SPI master turns on its output driver and clocks the command byte into the IC. The SPI read command is performed with 16 clock pulses:

Bit 0: READ bit. The value is 1.

**Bit 1:** MS bit. When 1, do not increment address. When 0, increment address in multiple readings.

**Bits 2–7:** Address AD[5:0]. This is the address field of the indexed register.



Figure 1. FIFO Normal Mode, Overrun = False

**Bits 8–15:** Data DO[7:0] (read mode). This is the data that is read from the device (MSb first). Multiple read command is also available in 3-wire mode.

#### **Sensor Data Registers**

The sensor data registers contain the latest gyroscope and temperature measurement data.

They are read-only registers and are accessed through the serial interface. Data from these registers can be read anytime. However, the interrupt function can be used to determine when new data is available.

#### **FIFO**

The IC embeds a 256-slot of a 16-bit data FIFO for each of the two output channels: pitch and roll. This allows a consistent power saving for the system since the host processor does not need to continuously poll data from the sensor, but it can wake up only when needed and burst the significant data out from the FIFO. When configured in Snapshot mode, it offers the ideal mechanism to capture the data following a Rate Interrupt event.

This buffer can work according to four main modes: off, normal, interrupt, and snapshot.

Both Normal and Interrupt modes can be optionally configured to operate in overrun mode, depending on whether, in case of buffer under-run, newer or older data are lost

Various FIFO status flags can be enabled to generate interrupt events on the INT1/INT2 pin.

#### **FIFO Off Mode**

In this mode, FIFO is turned off; data are stored only in the data registers and no data are available from FIFO if read.

When FIFO is turned off, there are essentially two options to use the device: synchronous and asynchronous reading.

#### **Synchronous Reading**

In this mode, the processor reads the data set (e.g., 4 bytes for a 2 axes configuration) generated by the IC every time that DATA\_READY is set. To avoid data inconsistencies, the processor must read once and only once the data set.

Benefits of using this approach include the perfect reconstruction of the signal coming from the gyroscope and minimum data traffic.



Figure 2. FIFO Normal Mode, Overrun = True



Figure 3. FIFO Interrupt Mode, Overrun = False

#### **Asynchronous Reading**

In this mode, the processor reads the data generated by the IC regardless of the status of the DATA\_READY flag. To minimize the error caused by different samples being read a different number of times, the access frequency to be used must be much higher than the selected ODR (e.g., 10x). This approach normally requires a much higher BW.

#### **FIFO Normal Mode**

Overrun = false

• FIFO is turned on.

- FIFO is filled with the data at the selected output data rate (ODR).
- When FIFO is full, an interrupt can be generated.
- When FIFO is full, all the new incoming data is discharged. Reading only a subset of the data already stored into the FIFO keeps locked the possibility for new data to be written.
- Only if all the data are read, FIFO restarts saving data.
- If communication speed is high, data loss can be prevented.

## Ultra-Accurate, Low Power, Dual-Axis Digital Output Gyroscope

- To prevent a FIFO-full condition, the required condition is to complete the reading of the data set before the next DATA\_READY occurs.
- If this condition is not guaranteed, data can be lost.

#### Overrun = true

- FIFO is turned on.
- FIFO is filled with the data at the selected ODR.
- When FIFO is full, an interrupt can be generated.
- When FIFO is full, the oldest data is overwrittenwith the new ones.

- If communication speed is high, data integrity can be preserved.
- To prevent a DATA\_LOST condition, the required condition is to complete the reading of the data set before the next DATA\_READY occurs.
- If this condition is not guaranteed, data can be overwritten.
- When an overrun condition occurs, the reading pointer is forced to writing pointer -1 to ensure only older data are discarded and newer data have a chance to be read.



Figure 4. FIFO Interrupt Mode, Overrun = True

## Ultra-Accurate, Low Power, Dual-Axis Digital Output Gyroscope

#### **Interrupt Mode**

Overrun = false

- FIFO is initially disabled. Data are stored only in the data registers.
- When a rate interrupt (either OR or AND) is generated, FIFO is turned on automatically. It stores the data at the selected ODR.
- When FIFO is full, all the new incoming data is discharged. Reading only a subset of the data already stored into the FIFO keeps the possibility locked for new data to be written.

- Only if all the data are read, FIFO restarts saving data
- If communication speed is high, data loss can be prevented.
- To prevent a FIFO-full condition, the required condition is to complete the reading of the data set before the next DATA\_READY occurs.
- If this condition is not guaranteed, data can be lost.



Figure 5. FIFO Snapshot Mode

## Ultra-Accurate, Low Power, Dual-Axis Digital Output Gyroscope

#### Overrun = true

- FIFO is initially disabled. Data are stored only in the data registers.
- When a Rate Interrupt (either OR or AND) is generated, FIFO is turned on automatically. It stores
  the data at the selected ODR.
- When FIFO is full, an interrupt can be generated.
- When FIFO is full, the oldest data is overwritten with the new ones.
- If communication speed is high, data integrity can be preserved.
- To prevent a DATA\_LOST condition, the required condition is to complete the reading of the data set before the next DATA READY occurs.
- If this condition is not guaranteed, data can be overwritten.
- When an overrun condition occurs, the reading pointer is forced to writing pointer -1 to ensure only older data are discarded and newer data have a chance to be read.

#### **Snapshot Mode**

- FIFO is initially in normal mode with overrun enabled.
- When a Rate Interrupt (either OR or AND) is generated, FIFO switches automatically to not-overrun mode. It stores the data at the selected ODR until FIFO becomes full.
- When FIFO is full, an interrupt can be generated.
- When FIFO is full, all the new incoming data is discharged. Reading only a subset of the data already stored into the FIFO keeps the possibility locked for new data to be written.
- Only if all the data are read FIFO restarts saving data
- If communication speed is high, data loss can be prevented.
- To prevent a FIFO\_FULL condition, the required condition is to complete the reading of the data set before the next DATA\_READY occurs.
- If this condition is not guaranteed, data can be lost.

#### **Bias Instability and Angular Random Walk**

Bias instability is a critical performance parameter for gyroscopes. The IC provides a typical bias instability of  $4^{\circ}/hr$  on each axis and an ARW of  $0.45^{\circ}/\sqrt{hr}$ , measured using the Allan Variance method.

#### **Data Synchronization**

The DSYNC pin enables a number of synchronization options.

#### Wake-Up Feature

The DSYNC pin can be used to wake up the IC from the power-down or suspend mode. Repeatedly changing DSYNC from active to not active and vice-versa can be used to control the power mode of the MAX21002 using an external controlling device, be it a microprocessor, another sensor or a different kind of device.

DSYNC can be configured to either active high or low and on either edge or level. This feature is controlled by a specific bit in the DSYNC CFG register.

#### **Data Capture Feature**

Another way to use the DSYNC pin is as data capture trigger. The IC can be configured to stop generating data until a given edge occurs on DSYNC. Once the programmed active edge occurs, the IC collects as many data as specified in the DSYNC CNT register.

#### **DSYNC Mapping on Data**

DSYNC can also be optionally mapped onto the LSB of the sensor data to perform synchronization afterwards. The mapping occurs on every enabled axis of the gyroscope. This feature is controlled by a specific bit in the DSYNC CFG register.

#### **DSYNC Interrupt Generation**

The DSYNC pin can also be used as an interrupt source to determine a different kind of data synchronization based on the software management performed by an external processor.

The DSYNC-based wake-up, data capture, data mapping, and interrupt generation features can be combined together.

#### **Unique Serial Number**

Each IC is uniquely identified by 48 bits that can be used to track the history of the sample, including manufacturing, assembly, and testing information.

#### **Revision ID**

The IC has a register used to identify the revision ID of the device and to identify the specific part number. Even though different part numbers may share the same WHO\_AM\_I value, they would still be identified by means of different Revision ID values.

#### Clocking

The on-chip PLL locked to the gyroscope allows maintaining the ODR within 2.5%.

#### Self-Test

For digital gyroscopes, there are two dedicated bits in a control register to enable the self-test. This feature can be used to verify if the gyroscope is working properly without physically rotating the gyroscope. That may be used either before or after it is assembled on a PCB. When

the self-test is enabled, an internal electrostatic force is generated to move the masses to simulate the Coriolis Effect. If the gyroscope's outputs are within the specified self-test values in the data sheet, then the gyroscope is working properly. Therefore, the self-test feature is an important consideration in a user's end-product mass production line.

The embedded self-test in Maxim's 3-axis digital gyroscope is an additional key feature that allows the gyroscope to be tested during final product assembly without requiring physical device movement.

#### **Register File**

The register file is organized per banks. On the common bank are mapped addresses from 0x20 to 0x3F and these registers are always available. It is possible to map on addresses 0x00 to 0x1F two different user banks by properly programming address 0x21. The purpose of this structure is to limit the management of the register map addresses in the 0x00 to 0x3F range even though the number of physical registers is in excess of 64.

#### **Common Bank**

The common is the bank whose locations are always available regardless of the register bank selection.

This bank contains all the registers most commonly used, including data registers and the FIFO data.

**Table 4. Common Bank** 

| NAME          | REGISTER<br>ADDRESS | TYPE        | DEFAULT VALUE | COMMENT                             |
|---------------|---------------------|-------------|---------------|-------------------------------------|
| WHO_AM_I      | 0x20                | R           | 1011 0001     | Device ID                           |
| BANK_SELECT   | 0x21                | R/W         | 0000 0000     | Register bank selection             |
| SYSTEM_STATUS | 0x22                | R           | 0000 0000     | System Status register              |
| GYRO_X_H      | 0x23                | R           | Data          | Bits [15:8] of X measurement        |
| GYRO_X_L      | 0x24                | R           | Data          | Bits [07:0] of X measurement        |
| GYRO_Y_H      | 0x25                | R           | Data          | Bits [15:8] of Y measurement        |
| GYRO_Y_L      | 0x26                | R           | Data          | Bits [07:0] of Y measurement        |
| RFU           | 0x27                | R           | 0000 0000     |                                     |
| RFU           | 0x28                | R           | 0000 0000     |                                     |
| TEMP_H        | 0x29                | R           | Data          | Bits [15:8] of T measurement        |
| TEMP_L        | 0x2A                | R           | Data          | Bits [7:0] of T measurement         |
| RFU           | 0x2B                | R           | 0000 0000     |                                     |
| RFU           | 0x2C                | R           | 0000 0000     |                                     |
| RFU           | 0x2D                | R           | 0000 0000     |                                     |
| RFU           | 0x2E                | R           | 0000 0000     |                                     |
| RFU           | 0x2F                | R           | 0000 0000     |                                     |
| RFU           | 0x30                | R           | 0000 0000     |                                     |
| RFU           | 0x31                | R           | 0000 0000     |                                     |
| RFU           | 0x32                | R           | 0000 0000     |                                     |
| RFU           | 0x33                | R           | 0000 0000     |                                     |
| RFU           | 0x34                | R           | 0000 0000     |                                     |
| RFU           | 0x35                | R           | 0000 0000     |                                     |
| RFU           | 0x36                | R           | 0000 0000     |                                     |
| RFU           | 0x37                | R           | 0000 0000     |                                     |
| RFU           | 0x38                | R           | 0000 0000     |                                     |
| RFU           | 0x39                | R           | 0000 0000     |                                     |
| RFU           | 0x3A                | R           | 0000 0000     |                                     |
| HP_RST        | 0x3B                | R/W         | 0000 0000     | Highpass filter reset               |
| FIFO_COUNT    | 0x3C                | R           | 0000 0000     | Available FIFO samples for data set |
| FIFO_STATUS   | 0x3D                | R           | 0000 0000     | FIFO status flags                   |
| FIFO_DATA     | 0x3E                | R           | Data          | FIFO data to be read in burst mode  |
| PAR_RST       | 0x3F                | W and reset | 0000 0000     | Parity reset (reset on write)       |

#### User Bank 0

User bank 0 is the register used to configure most of the features of the IC, with the exception of the interrupts, which are part of user bank 1.

Table 5. User Bank 0

| NAME       | REGISTER<br>ADDRESS | TYPE | DEFAULT VALUE | COMMENT                         |
|------------|---------------------|------|---------------|---------------------------------|
| POWER_CFG  | 0x00                | R/W  | 0000 0111     | Power mode configuration        |
| SENSE_CFG1 | 0x01                | R/W  | 0010 1000     | Sense configuration: LP and OIS |
| SENSE_CFG2 | 0x02                | R/W  | 0010 0011     | Sense configuration: ODR        |
| SENSE_CFG3 | 0x03                | R/W  | 0000 0000     | Sense configuration: HP         |
| RFU        | 0x04                | R    | 0000 0000     |                                 |
| RFU        | 0x05                | R    | 0000 0000     |                                 |
| RFU        | 0x06                | R    | 0000 0000     |                                 |
| RFU        | 0x07                | R    | 0000 0000     |                                 |
| RFU        | 0x08                | R    | 0000 0000     |                                 |
| RFU        | 0x09                | R    | 0000 0000     |                                 |
| RFU        | 0x0A                | R    | 0000 0000     |                                 |
| RFU        | 0x0B                | R    | 0000 0000     |                                 |
| RFU        | 0x0C                | R    | 0000 0000     |                                 |
| RFU        | 0x0D                | R    | 0000 0000     |                                 |
| RFU        | 0x0E                | R    | 0000 0000     |                                 |
| RFU        | 0x0F                | R    | 0000 0000     |                                 |
| RFU        | 0x10                | R    | 0000 0000     |                                 |
| RFU        | 0x11                | R    | 0000 0000     |                                 |
| RFU        | 0x12                | R    | 0000 0000     |                                 |
| DR_CFG     | 0x13                | R/W  | 0000 0001     | Data ready configuration        |
| IO_CFG     | 0x14                | R/W  | 0000 0000     | Input/output configuration      |
| I2C_CFG    | 0x15                | R/W  | 0000 0100     | I <sup>2</sup> C configuration  |
| ITF_OTP    | 0x16                | R/W  | 0000 0000     | Interface and OTP configuration |
| FIFO_TH    | 0x17                | R/W  | 0000 0000     | FIFO threshold configuration    |
| FIFO_CFG   | 0x18                | R/W  | 0000 0000     | FIFO mode configuration         |
| RFU        | 0x19                | R    | 0000 0000     |                                 |
| DSYNC_CFG  | 0x1A                | R    | 0000 0000     | DATA_SYNC configuration         |
| DSYNC_CNT  | 0x1B                | R    | 0000 0000     | DATA_SYNC counter               |
| RFU        | 0x1C                | R    | 0000 0000     |                                 |
| RFU        | 0x1D                | R    | 0000 0000     |                                 |
| RFU        | 0x1E                | R    | 0000 0000     |                                 |
| RFU        | 0x1F                | R    | 0000 0000     |                                 |

**User Bank 1** 

User Bank 1 is primarily devoted to the configuration of the interrupts. It also contains the unique serial number.

Table 6. User Bank 1

| NAME        | REGISTER<br>ADDRESS | TYPE | DEFAULT VALUE | COMMENT                        |
|-------------|---------------------|------|---------------|--------------------------------|
| INT_REF_X   | 0x00                | R/W  | 0000 0000     | Interrupt reference for X axis |
| INT_REF_Y   | 0x01                | R/W  | 0000 0000     | Interrupt reference for Y axis |
| RFU         | 0x02                | R/W  | 0000 0000     |                                |
| INT_DEB_X   | 0x03                | R/W  | 0000 0000     | Interrupt debounce, X          |
| INT_DEB_Y   | 0x04                | R/W  | 0000 0000     | Interrupt debounce, Y          |
| RFU         | 0x05                | R/W  | 0000 0000     |                                |
| INT_MSK_X   | 0x06                | R/W  | 0000 0000     | Interrupt mask, X axis zones   |
| INT_MSK_Y   | 0x07                | R/W  | 0000 0000     | Interrupt mask, Y axis zones   |
| RFU         | 0x08                | R/W  | 0000 0000     |                                |
| INT_MASK_AO | 0x09                | R/W  | 0000 0000     | Interrupt masks, AND/OR        |
| INT_CFG1    | 0x0A                | R/W  | 0000 0000     | Interrupt configuration 1      |
| INT_CFG2    | 0x0B                | R/W  | 0010 0100     | Interrupt configuration 2      |
| INT_TMO     | 0x0C                | R/W  | 0000 0000     | Interrupt timeout              |
| INT_STS_UL  | 0x0D                | R    | 0000 0000     | Interrupt sources, unlatched   |
| INT1_STS    | 0x0E                | R    | 0000 0000     | Interrupt 1 status, latched    |
| INT2_STS    | 0x0F                | R    | 0000 0000     | Interrupt 2 status, latched    |
| INT1_MSK    | 0x10                | R/W  | 1000 0000     | Interrupt 1 mask               |
| INT2_MSK    | 0x11                | R/W  | 0000 0010     | Interrupt 2 mask               |
| RFU         | 0x12                | R    | 0000 0000     |                                |
| RFU         | 0x13                | R    | 0000 0000     |                                |
| RFU         | 0x14                | R    | 0000 0000     |                                |
| RFU         | 0x15                | R    | 0000 0000     |                                |
| RFU         | 0x16                | R    | 0000 0000     |                                |
| RFU         | 0x17                | R    | 0000 0000     |                                |
| RFU         | 0x18                | R    | 0000 0000     |                                |
| RFU         | 0x19                | R    | 0000 0000     |                                |
| SERIAL_0    | 0x1A                | R    | Variable      | Unique serial number, byte 0   |
| SERIAL_1    | 0x1B                | R    | Variable      | Unique serial number, byte 1   |
| SERIAL_2    | 0x1C                | R    | Variable      | Unique serial number, byte 2   |
| SERIAL_3    | 0x1D                | R    | Variable      | Unique serial number, byte 3   |
| SERIAL_4    | 0x1E                | R    | Variable      | Unique serial number, byte 4   |
| SERIAL_5    | 0x1F                | R    | Variable      | Unique serial number, byte 5   |

#### **Orientation of Axes**

The diagram below shows the orientation of the axis of sensitivity and the polarity of rotation. Note the pin 1 identifier (•) in Figure 6.

#### **Soldering Information**

Visit www.maximintegrated.com/MAX21000.related for soldering recommendations.

#### **Application Notes**

Bypass  $V_{DD}$  and  $V_{DDIO}$  to the ground plane with  $0.1\mu F$  ceramic chip capacitors on each pin as close as possible to the IC to minimize parasitic inductance.

Add at least one bulk 1 $\mu$ F decoupling capacitor to V<sub>DD</sub> and V<sub>DDIO</sub> per PCB. For best performance, bring a V<sub>DD</sub> power plane in on the analog interface side of the IC and an V<sub>DDIO</sub> power line from the digital interface side of the device.

## Table 7. Bill of Materials for External Components

| COMPONENT                                              | LABEL | SPECIFICATION                   | QUANTITY |
|--------------------------------------------------------|-------|---------------------------------|----------|
| V <sub>DD</sub> /V <sub>DDIO</sub><br>bypass capacitor | C1    | Ceramic, X7R,<br>0.1µF ±10%, 4V | 1        |
| V <sub>DD</sub> /V <sub>DDIO</sub><br>bypass capacitor | C2    | Ceramic, X7R,<br>1µF ±10%, 4V   | 1        |



Figure 6. Orientation of Axis

## **Typical Application Circuit**



### **Ordering Information**

| PART       | TEMP RANGE     | PIN-PACKAGE |
|------------|----------------|-------------|
| MAX21002+  | -40°C to +85°C | 16 LGA      |
| MAX21002+T | -40°C to +85°C | 16 LGA      |

<sup>+</sup>Denotes lead(Pb)-free/RoHS-compliant package.

### **Chip Information**

PROCESS: BICMOS

T = Tape and reel.