

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China











### **General Description**

The MAX5098A is a dual-output, high-switching-frequency DC-DC converter with integrated n-channel switches that can be used either in high-side or low-side configuration. Each output can be configured either as a buck converter or a boost converter. In the buck configuration, this device delivers up to 2A from converter 1 and 1A from converter 2. The MAX5098A also integrates a load-dump protection circuitry that is capable of handling load-dump transients up to 80V for automotive applications. The load-dump protection circuit utilizes an internal chargepump to drive the gate of an external n-channel MOSFET. When an overvoltage or load-dump condition occurs, the series protection MOSFET absorbs the high voltage transient to prevent damage to lower voltage components.

The DC-DC converters operate over a wide operating voltage range from 4.5V to 19V. The MAX5098A operates 180° out-of-phase with an adjustable switching frequency to minimize external components while allowing the ability to make trade-offs between the size, efficiency, and cost. The high switching frequency (up to 2.2MHz) also allows this device to operate outside the AM band for automotive applications.

This device utilizes voltage-mode control for stable operation and external compensation, thus the loop gain is tailored to optimize component selection and transient response. This device can be synchronized to an external clock fed at the SYNC input. Also, a clock output (CKO) allows a master-slave connection of two devices with a four-phase synchronized switching sequence. Additional features include internal digital soft-start, individual enable for each DC-DC regulator (EN1 and EN2). open-drain power-good outputs (PGOOD1 and PGOOD2), and a shutdown input (ON/OFF).

Other features of the MAX5098A include overvoltage protection, short-circuit (hiccup current limit) and thermal protection. The MAX5098A is available in a thermally enhanced, exposed pad, 5mm x 5mm, 32-pin TQFN package and is fully specified over the automotive -40°C to +125°C temperature range.

### **Applications**

Automotive AM/FM Radio Power Supply Automotive Instrument Cluster Display

### **Features**

- ♦ Wide 4.5V to 5.5V or 5.2V to 19V Input Voltage Range (with Up to 80V Load-Dump Protection)
- ♦ Dual-Output DC-DC Converter with Integrated **Power MOSFETs**
- ♦ Each Output Configurable in Buck or Boost Mode
- ♦ Adjustable Outputs from 0.8V to 0.85V<sub>IN</sub> Buck Configuration) and from V<sub>IN</sub> to 28V (Boost Configuration)
- ♦ IOUT1 and IOUT2 of 2A and 1A (Respectively) in **Buck Configuration**
- ♦ Switching Frequency Programmable from 200kHz to 2.2MHz
- **♦** Synchronization Input (SYNC)
- ♦ Clock Output (CKO) for Four-Phase Master-Slave Operation
- ♦ Individual Converter Enable Input and Power-**Good Output**
- ♦ Low-IQ (7μA) Standby Current (ON/OFF)
- ♦ Internal Digital Soft-Start and Soft-Stop
- ♦ Short-Circuit Protection on Outputs and **Maximum Duty-Cycle Limit**
- ♦ Overvoltage Protection on Outputs with Auto Restart
- **♦ Thermal Shutdown**
- ♦ Thermally Enhanced 32-Pin TQFN Package Dissipates up to 2.7W at +70°C

### **Ordering Information**

| PART         | TEMP RANGE      | PIN-PACKAGE |
|--------------|-----------------|-------------|
| MAX5098AATJ+ | -40°C to +125°C | 32 TQFN-EP* |

<sup>+</sup>Denotes a lead-free package.

Pin Configuration appears at end of data sheet

<sup>\*</sup>EP = Exposed pad.

#### **ABSOLUTE MAXIMUM RATINGS**

| V+ to SGND                                     |                   |
|------------------------------------------------|-------------------|
| V+ to IN_HIGH                                  |                   |
| IN_HIGH to SGND                                |                   |
| IN_HIGH Maximum Input Current                  |                   |
| BYPASS to SGND                                 |                   |
| GATE to V+                                     | 0.3V to +12V      |
| GATE to SGND                                   | 0.3V to +36V      |
| SGND to PGND                                   | 0.3V to $+0.3V$   |
| V <sub>L</sub> to SGND0.3V to the Lower of +6V | or $(V + + 0.3V)$ |
| VDRV to SGND                                   | 0.3V to +6V       |
| BST1/VDD1, BST2/VDD2, DRAIN_,                  |                   |
| PGOOD_ to SGND                                 | 0.3V to +30V      |
| ON/OFF to SGND0.3V to (IN                      |                   |
| BST1/VDD1 to SOURCE1.                          | ŕ                 |
| BST2/VDD2 to SOURCE2                           | 0.3V to +6V       |
| SOURCE_ to SGND                                | 0.6V to +25V      |
| SOURCE_ to PGND                                |                   |
| EN_ to SGND                                    |                   |
|                                                | 5.5. 10 101       |

| OSC, FSEL_1, COMP_, SYNC,                             | /+- /\/ O O\/\  |
|-------------------------------------------------------|-----------------|
| FB_ to SGND0.3V                                       |                 |
| CKO to SGND0.3V to                                    |                 |
| SOURCE1, DRAIN1 Peak Current                          | 5A for 1ms      |
| SOURCE2, DRAIN2 Peak Current                          | 3A for 1ms      |
| V <sub>L</sub> , BYPASS to                            |                 |
| SGND Short Circuit Continuous, Int                    | ernally Limited |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                 |
| 32-Pin TQFN-EP (derate 34.5mW/°C above +7             | 0°C)2759mW      |
| Package Junction-to-Ambient                           |                 |
| Thermal Resistance (θJA) (Note 1)                     | 29.0°C/W        |
| Package Junction-to-Case                              |                 |
| Thermal Resistance (θ <sub>JC</sub> ) (Note 1)        | 1.7°C/W         |
| Operating Temperature Range4                          | 0°C to +125°C   |
| Storage Temperature Range6                            | 5°C to +150°C   |
| Junction Temperature                                  | +150°C          |
| Lead Temperature (soldering, 10s)                     |                 |
| , , , , , , , , , , , , , , , , , , , ,               |                 |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specifications. For detailed information on package thermal considerations, refer to <a href="https://www.maxim-ic.com/thermal-tutorial">www.maxim-ic.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(VDRV = V<sub>L</sub>, V<sub>+</sub> = V<sub>L</sub> = IN\_HIGH = 5.2V or V<sub>+</sub> = IN\_HIGH = 5.2V to 19V, EN\_ = V<sub>L</sub>, SYNC = GND, I<sub>VL</sub> = 0mA, PGND\_ = SGND, C<sub>BYPASS</sub> = 0.22 $\mu$ F (low ESR), C<sub>VL</sub> = 4.7 $\mu$ F (ceramic), C<sub>V+</sub> = 1 $\mu$ F (low ESR), C<sub>IN\_HIGH</sub> = 1 $\mu$ F (ceramic), R<sub>IN\_HIGH</sub> = 3.9 $\mu$ C, R<sub>OSC</sub> = 10 $\mu$ C, T<sub>J</sub> = -40°C to +125°C, unless otherwise noted.) (Note 2)

| PARAMETER                         | SYMBOL               | CONDITIONS                                                                                           |                    | MIN | TYP  | MAX | UNITS |  |
|-----------------------------------|----------------------|------------------------------------------------------------------------------------------------------|--------------------|-----|------|-----|-------|--|
| SYSTEM SPECIFICATIONS             |                      |                                                                                                      |                    |     |      |     |       |  |
| Input Voltage Dange               | V+                   |                                                                                                      |                    | 5.2 |      | 19  | V     |  |
| Input Voltage Range               | V+                   | $V_L = V + = IN\_HIGH$ (Note                                                                         | 3)                 | 4.5 |      | 5.5 | V     |  |
| V+ Operating Supply Current       | IQ                   | V <sub>L</sub> unloaded, no switching                                                                | g                  |     | 4.2  |     | mA    |  |
| V+ Standby Supply Current         | I <sub>V+STBY</sub>  | V <sub>EN_</sub> = 0V, PGOOD_ unco                                                                   | onnected, V+ =     |     | 0.75 | 1.1 | mA    |  |
|                                   |                      | $(V_{OUT1} = 5V \text{ at } 1.5A,$                                                                   | $V + = V_L = 5.2V$ |     | 78   |     |       |  |
| Efficiency                        | η                    | $V_{OUT2} = 3.3V \text{ at } 0.75A,$                                                                 | V+ = 12V           |     | 76   |     | %     |  |
|                                   |                      | $f_{SW} = 1.85MHz$                                                                                   | V+ = 16V           |     | 70   |     | ]     |  |
| OVERVOLTAGE PROTECTOR             |                      |                                                                                                      |                    |     |      |     |       |  |
| IN_HIGH Clamp Voltage             | IN_HIGH              | I <sub>SINK</sub> = 10mA                                                                             |                    | 19  | 20   | 21  | V     |  |
| IN_HIGH Clamp Load<br>Regulation  |                      | 1mA < I <sub>SINK</sub> < 50mA                                                                       |                    |     | 160  |     | mV    |  |
| IN_HIGH Supply Current            | l <sub>IN_HIGH</sub> | VEN_ = VPGOOD_ = VGATE = 0V,<br>VIN_HIGH = VON/OFF = 14V                                             |                    |     | 270  | 600 | μΑ    |  |
| IN_HIGH Standby Supply<br>Current | IIN_HIGHSTBY         | VON/OFF = 0V, PGOOD_ = V+ = unconnected, V <sub>IN_HIGH</sub> = 14V, T <sub>A</sub> = -40°C to +85°C |                    |     | 7    | 9   | μΑ    |  |
| V+ to IN_HIGH Overvoltage Clamp   | V <sub>OV</sub>      | V <sub>OV</sub> = V+ - V <sub>IN</sub> HIGH, IGATE = 0mA (sinking)                                   |                    | 1.2 | 1.85 | 2.5 | V     |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

(VDRV = V<sub>L</sub>, V+ = V<sub>L</sub> = IN\_HIGH = 5.2V or V+ = IN\_HIGH = 5.2V to 19V, EN\_ = V<sub>L</sub>, SYNC = GND, I<sub>VL</sub> = 0mA, PGND\_ = SGND, C<sub>BYPASS</sub> = 0.22 $\mu$ F (low ESR), C<sub>VL</sub> = 4.7 $\mu$ F (ceramic), C<sub>V+</sub> = 1 $\mu$ F (low ESR), C<sub>IN\_HIGH</sub> = 1 $\mu$ F (ceramic), R<sub>IN\_HIGH</sub> = 3.9k $\Omega$ , R<sub>OSC</sub> = 10k $\Omega$ , T<sub>J</sub> = -40°C to +125°C, unless otherwise noted.) (Note 2)

| PARAMETER                                         | SYMBOL                | CONDITIONS                                                                                    | MIN   | TYP  | MAX   | UNITS                              |
|---------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|-------|------|-------|------------------------------------|
| IN 1 11011 Ot V-1t                                | IN_HIGH               | Rising, ON/OFF = IN_HIGH, GATE rising                                                         |       | 3.6  | 4.1   | V                                  |
| IN_HIGH Startup Voltage                           | UVLO                  | Falling, ON/OFF = IN_HIGH, GATE falling                                                       |       | 3.45 |       | V                                  |
| GATE Charge Current                               | IGATE_CH              | VIN_HIGH = VON/OFF = 14V,<br>VGATE = V+ = 0V                                                  | 20    | 45   | 80    | μΑ                                 |
| 0.475.0 1 11/1                                    | V <sub>GATE</sub> -   | V+ = V <sub>IN</sub> _HIGH = V <sub>ON</sub> /OFF = 4.5V,<br>IGATE = 1µA, sourcing            | 4.0   | 5.3  | 7.5   | .,                                 |
| GATE Output Voltage                               | V <sub>IN_</sub> HIGH | V+ = V <sub>IN</sub> _HIGH = V <sub>ON</sub> /OFF = 14V,<br>I <sub>GATE</sub> = 1μA, sourcing |       | 9    |       | V                                  |
| GATE Turn-Off Pulldown<br>Current                 | IGATE_PD              | VIN_HIGH = 14V, VON/OFF = 0V, V+ = 0V, VGATE = 5V, sinking                                    |       | 3.6  |       | mA                                 |
| STARTUP/V <sub>L</sub> REGULATOR                  |                       |                                                                                               | •     |      |       | •                                  |
| V <sub>L</sub> Undervoltage Lockout Trip<br>Level | UVLO                  | V <sub>L</sub> falling                                                                        | 3.9   | 4.1  | 4.3   | V                                  |
| V <sub>L</sub> Undervoltage Lockout<br>Hysteresis |                       |                                                                                               |       | 180  |       | mV                                 |
| V <sub>L</sub> Output Voltage                     | VL                    | ISOURCE_ = 0 to 40mA, 5.5V ≤ V+ ≤ 19V                                                         | 5.0   | 5.2  | 5.5   | V                                  |
| V <sub>L</sub> LDO Short-Circuit Current          | I <sub>VL_SHORT</sub> | V+ = V <sub>IN</sub> _HIGH = 5.2V                                                             |       | 130  |       | mA                                 |
| V <sub>L</sub> LDO Dropout Voltage                | V <sub>LDO</sub>      | ISOURCE_ = 40mA, V+ = V <sub>IN</sub> _HIGH = 4.5V                                            |       | 300  | 550   | mV                                 |
| BYPASS OUTPUT                                     |                       |                                                                                               |       |      |       |                                    |
| BYPASS Voltage                                    | VBYPASS               | IBYPASS = 0μA                                                                                 | 1.98  | 2.00 | 2.02  | V                                  |
| BYPASS Load Regulation                            | ΔVBYPASS              | 0 < I <sub>BYPASS</sub> < 100μA (sourcing)                                                    |       | 2    | 5     | mV                                 |
| SOFT-START/SOFT-STOP                              | <b>T</b>              |                                                                                               | T     |      |       | T                                  |
| Digital Ramp Period Soft-<br>Start/Soft-Stop      |                       | Internal 6-bit DAC                                                                            |       | 2048 |       | f <sub>SW</sub><br>Clock<br>Cycles |
| Soft-Start/Soft-Stop                              |                       |                                                                                               |       | 64   |       | Steps                              |
| VOLTAGE-ERROR AMPLIFIER                           |                       |                                                                                               | •     |      |       | •                                  |
| FB_ Input Bias Current                            | I <sub>FB</sub> _     |                                                                                               |       |      | 250   | nA                                 |
| FD     + \/- +                                    |                       | -40°C ≤ T <sub>A</sub> ≤ +85°C                                                                | 0.783 | 0.8  | 0.809 | V                                  |
| FB_ Input Voltage Set Point                       | V <sub>FB</sub> _     | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                               | 0.785 |      | 0.814 | V                                  |
| FB_ to COMP_<br>Transconductance                  | дм                    |                                                                                               | 1.4   | 2.4  | 3.4   | mS                                 |
| INTERNAL MOSFETS                                  |                       |                                                                                               |       |      |       |                                    |
| On-Resistance High-Side                           | Davis                 | ISWITCH = 100mA, BST1/VDD1 to<br>VSOURCE1 = 5.2V                                              |       | 195  |       | ma ()                              |
| MOSFET Converter 1                                | R <sub>ON1</sub>      | ISWITCH = 100mA, BST1/VDD1 to<br>VSOURCE1 = 4.5V                                              |       | 208  | 355   | mΩ                                 |

### **ELECTRICAL CHARACTERISTICS (continued)**

(VDRV = V<sub>L</sub>, V+ = V<sub>L</sub> = IN\_HIGH = 5.2V or V+ = IN\_HIGH = 5.2V to 19V, EN\_ = V<sub>L</sub>, SYNC = GND, I<sub>VL</sub> = 0mA, PGND\_ = SGND, C<sub>BYPASS</sub> = 0.22 $\mu$ F (low ESR), C<sub>VL</sub> = 4.7 $\mu$ F (ceramic), C<sub>V+</sub> = 1 $\mu$ F (low ESR), C<sub>IN\_HIGH</sub> = 1 $\mu$ F (ceramic), R<sub>IN\_HIGH</sub> = 3.9 $\mu$ C, R<sub>OSC</sub> = 10 $\mu$ C, T<sub>J</sub> = -40°C to +125°C, unless otherwise noted.) (Note 2)

| PARAMETER                                                   | SYMBOL                                                                        | CONDITIONS                                                                                                                      | MIN  | TYP  | MAX  | UNITS   |
|-------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------|
| On-Resistance High-Side                                     | Davis                                                                         | ISWITCH = 100mA, BST2/VDD2 to<br>VSOURCE2 = 5.2V                                                                                |      | 280  |      |         |
| MOSFET Converter 2                                          | R <sub>ON2</sub>                                                              | ISWITCH = 100mA, BST2/VDD2 to<br>VSOURCE2 = 4.5V                                                                                |      | 300  | 520  | mΩ      |
| Minimum Converter 1 Output<br>Current                       | I <sub>OUT1</sub>                                                             | V <sub>OUT1</sub> = 5V, V+ = 12V (Note 4)                                                                                       |      | 2    |      | А       |
| Minimum Converter 2 Output<br>Current                       | I <sub>OUT2</sub>                                                             | V <sub>OUT2</sub> = 3.3V, V+ = 12V (Note 4)                                                                                     |      | 1    |      | А       |
| Converter 1/Converter 2<br>MOSFET DRAIN_ Leakage<br>Current | I <sub>LK12</sub>                                                             | V <sub>EN1</sub> = V <sub>EN2</sub> = 0V, V <sub>DRAIN</sub> = 19V,<br>V <sub>SOURCE</sub> = 0V                                 |      |      | 20   | μА      |
| Internal Weak Low-Side Switch<br>On-Resistance              | Ronlssw_                                                                      | ILSSW = 30mA                                                                                                                    |      | 22   |      | Ω       |
| INTERNAL SWITCH CURRENT                                     | LIMIT                                                                         |                                                                                                                                 |      |      |      |         |
| Internal Switch Current-Limit Converter 1                   | I <sub>CL1</sub>                                                              | V+ = V <sub>IN</sub> HIGH = 5.2V, V <sub>L</sub> = VDRV = VBST_VDD_ = 5.2V                                                      | 2.8  | 3.45 | 4.3  | А       |
| Internal Switch Current-Limit<br>Converter 2                | I <sub>CL2</sub>                                                              | V+ = V <sub>IN</sub> HIGH = 5.2V, V <sub>L</sub> = VDRV = VBST_VDD_ = 5.2V                                                      | 1.75 | 2.1  | 2.6  | А       |
| SWITCHING FREQUENCY                                         |                                                                               |                                                                                                                                 | •    |      |      | •       |
| PWM Maximum Duty Cycle                                      | D <sub>MAX</sub>                                                              | SYNC = SGND, f <sub>SW</sub> = 1.25MHz                                                                                          | 82   | 90   | 95   | %       |
| Switching Frequency Range                                   | fsw                                                                           |                                                                                                                                 | 200  |      | 2200 | kHz     |
| Switching Frequency                                         | fsw                                                                           | $R_{OSC} = 6.81k\Omega$ , each converter (FSEL_1 = V <sub>L</sub> )                                                             | 1.7  | 1.9  | 2.1  | MHz     |
| Switching Frequency Accuracy                                |                                                                               | $5.6$ k $\Omega$ < R <sub>OSC</sub> < 10k $\Omega$ , 1%                                                                         |      | 5    |      | %       |
| Switching Frequency Accuracy                                |                                                                               | $10k\Omega < R_{OSC} < 62.5k\Omega$ , 1%                                                                                        |      | 7    |      | /0      |
| SYNC Frequency Range                                        | fsync                                                                         | SYNC input frequency is twice the individual converter frequency, FSEL_1 = VL (see the Setting the Switching Frequency section) | 400  |      | 4400 | kHz     |
| SYNC High Threshold                                         | VSYNCH                                                                        |                                                                                                                                 | 2    |      |      | V       |
| SYNC Low Threshold                                          | VSYNCL                                                                        |                                                                                                                                 |      |      | 0.8  | V       |
| SYNC Input Leakage                                          | ISYNC_LEAK                                                                    |                                                                                                                                 |      |      | 2    | μΑ      |
| SYNC Input Minimum Pulse<br>Width                           | tsyncin                                                                       |                                                                                                                                 |      | 100  |      | ns      |
| Clock Output Phase Delay CKOPHASE                           |                                                                               | $R_{OSC} = 62.5k\Omega$ , with respect to converter 2/SOURCE2 waveform                                                          |      | 40   |      | Degrees |
| SYNC to Source 1 Phase Delay SYNCPHASE F                    |                                                                               | $R_{OSC} = 62.5k\Omega$                                                                                                         |      | 90   |      | Degrees |
| Clock Output High Level                                     | Clock Output High Level V <sub>CKOH</sub> V <sub>L</sub> = 5.2V, sourcing 5mA |                                                                                                                                 | 3.6  |      |      | V       |
| Clock Output Low Level                                      | VCKOL                                                                         | $V_L = 5.2V$ , sinking 5mA                                                                                                      |      |      | 0.6  | V       |

### **ELECTRICAL CHARACTERISTICS (continued)**

(VDRV = V<sub>L</sub>, V+ = V<sub>L</sub> = IN\_HIGH = 5.2V or V+ = IN\_HIGH = 5.2V to 19V, EN\_ = V<sub>L</sub>, SYNC = GND, I<sub>VL</sub> = 0mA, PGND\_ = SGND, C<sub>BYPASS</sub> = 0.22µF (low ESR), C<sub>VL</sub> = 4.7µF (ceramic), C<sub>V+</sub> = 1µF (low ESR), C<sub>IN\_HIGH</sub> = 1µF (ceramic), R<sub>IN\_HIGH</sub> = 3.9k $\Omega$ , R<sub>OSC</sub> = 10k $\Omega$ , T<sub>J</sub> = -40°C to +125°C, unless otherwise noted.) (Note 2)

| PARAMETER                        | SYMBOL              | CONDITIONS                                                                                                                    | MIN | TYP  | MAX  | UNITS               |
|----------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|------|------|---------------------|
| FSEL_1                           |                     |                                                                                                                               |     |      |      |                     |
| FSEL_1 Input High Threshold      | VIH                 |                                                                                                                               | 2   |      |      | V                   |
| FSEL_1 Input Low Threshold       | VIL                 |                                                                                                                               |     |      | 0.8  | V                   |
| FSEL_1 Input Leakage             | IFSEL_1_LEAK        |                                                                                                                               |     |      | 2    | μΑ                  |
| ON/OFF                           |                     |                                                                                                                               |     |      |      |                     |
| ON/OFF Input High Threshold      | VIH                 |                                                                                                                               | 2   |      |      | V                   |
| ON/OFF Input Low Threshold       | VIL                 |                                                                                                                               |     |      | 0.8  | V                   |
| ON/OFF Input Leakage Current     | ION/OFF_LEAK        | V <sub>ON/OFF</sub> = 5V                                                                                                      |     | 0.26 | 2.00 | μΑ                  |
| EN_ INPUTS                       |                     |                                                                                                                               |     |      |      |                     |
| EN_ Input High Threshold         | VIH                 | EN_ rising                                                                                                                    | 1.9 | 2.0  | 2.1  | V                   |
| EN_ Input Hysteresis             | VEN_HYS             |                                                                                                                               |     | 0.5  |      | V                   |
| EN_ Input Leakage Current        | IEN_LEAK            |                                                                                                                               | -1  |      | +1   | μΑ                  |
| POWER-GOOD OUTPUT (PGO           | DD1, PGOOD2)        |                                                                                                                               |     |      |      |                     |
| PGOOD_Threshold                  | VTPGOOD_            | Falling                                                                                                                       | 90  | 92.5 | 95   | % V <sub>FB</sub> _ |
| PGOOD_ Output Voltage            | V <sub>PGOOD_</sub> | I <sub>SINK</sub> = 3mA                                                                                                       |     |      | 0.4  | V                   |
| PGOOD_ Output Leakage<br>Current | ILKPGOOD_           | V+ = V <sub>L</sub> = V <sub>IN</sub> _HIGH = V <sub>EN</sub> _ = 5.2V,<br>V <sub>PGOOD</sub> _ = 23V, V <sub>FB</sub> _ = 1V |     |      | 2    | μΑ                  |
| OUTPUT OVERVOLTAGE PRO           | TECTION             |                                                                                                                               |     |      |      |                     |
| FB_ OVP Threshold Rising         | Vovp_r              |                                                                                                                               | 107 | 114  | 121  | % V <sub>FB</sub> _ |
| FB_ OVP Threshold Falling        | Vovp_f              |                                                                                                                               |     | 12.5 |      | V                   |
| THERMAL PROTECTION               |                     |                                                                                                                               |     |      |      |                     |
| Thermal Shutdown                 | T <sub>SHDN</sub>   | Rising                                                                                                                        |     | +165 |      | °C                  |
| Thermal Hysteresis               | T <sub>HYST</sub>   |                                                                                                                               |     | 20   |      | °C                  |

**Note 2:** 100% tested at  $T_A = +25$ °C and  $T_A = +125$ °C. Specifications at  $T_A = -40$ °C are guaranteed by design and not production tested.

Note 3: Operating supply range (V+) is guaranteed by V<sub>L</sub> line regulation test. Connect V+ to IN\_HIGH and V<sub>L</sub> for 5V operation.

**Note 4:** Output current is limited by the power dissipation of the package; see the *Power Dissipation* section in the *Applications Information* section.

### Typical Operating Characteristics

(See the *Typical Application Circuit*, unless otherwise noted.  $V_{+} = V_{IN\_HIGH} = 14V$ , unless otherwise noted.  $V_{+} = V_{IN\_HIGH}$  means that N1 is shorted externally.)



### Typical Operating Characteristics (continued)

(See the *Typical Application Circuit*, unless otherwise noted.  $V_{+} = V_{IN\_HIGH} = 14V$ , unless otherwise noted.  $V_{+} = V_{IN\_HIGH}$  means that N1 is shorted externally.)

### 





1ms/div







### Typical Operating Characteristics (continued)

(See the *Typical Application Circuit*, unless otherwise noted.  $V_{+} = V_{IN\_HIGH} = 14V$ , unless otherwise noted.  $V_{+} = V_{IN\_HIGH}$  means that N1 is shorted externally.)





**EXTERNAL SYNCHRONIZATION** 









### Typical Operating Characteristics (continued)

(See the *Typical Application Circuit*, unless otherwise noted.  $V_{+} = V_{IN\_HIGH} = 14V$ , unless otherwise noted.  $V_{+} = V_{IN\_HIGH}$  means that N1 is shorted externally.)







V+ SWITCHING SUPPLY CURRENT vs. SWITCHING FREQUENCY







## IN\_HIGH SHUTDOWN CURRENT vs. TEMPERATURE



### IN\_HIGH STANDBY CURRENT vs. TEMPERATURE



### Typical Operating Characteristics (continued)

(See the *Typical Application Circuit*, unless otherwise noted.  $V_{+} = V_{IN\_HIGH} = 14V$ , unless otherwise noted.  $V_{+} = V_{IN\_HIGH}$  means that N1 is shorted externally.)













### **Pin Description**

| PIN   | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 32 | SOURCE2 | Converter 2 Internal MOSFET Source Connection. For buck converter operation, connect SOURCE2 to the switched side of the inductor. For boost operation, connect SOURCE2 to PGND_ (Figure 6).                                                                                                                                                                                                                                    |
| 2, 3  | DRAIN2  | Converter 2 Internal MOSFET Drain Connection. For buck converter operation, use the MOSFET as a high-side switch and connect DRAIN2 to the DC-DC converters supply input rail. For boost converter operation, use the MOSFET as a low-side switch and connect DRAIN2 to the inductor and diode junction (Figure 6).                                                                                                             |
| 4     | PGOOD2  | Converter 2 Open-Drain Power-Good Output. PGOOD2 goes low when converter 2's output falls below 92.5% of its set regulation voltage. Use PGOOD2 and EN1 to sequence the converters. Converter 2 starts first.                                                                                                                                                                                                                   |
| 5     | EN2     | Converter 2 Active-High Enable Input. Connect to V <sub>L</sub> for always-on operation.                                                                                                                                                                                                                                                                                                                                        |
| 6     | FB2     | Converter 2 Feedback Input. Connect FB2 to a resistive divider between converter 2's output and SGND to adjust the output voltage. To set the output voltage below 0.8V, connect FB2 to a resistive voltage-divider from BYPASS to regulator 2's output (Figure 3). See the Setting the Output Voltage section.                                                                                                                 |
| 7     | COMP2   | Converter 2 Internal Transconductance Amplifier Output. See the Compensation section.                                                                                                                                                                                                                                                                                                                                           |
| 8     | OSC     | Oscillator Frequency Set Input. Connect a resistor from OSC to SGND (ROSC) to set the switching frequency (see the <i>Setting the Switching Frequency</i> section). Set ROSC for an oscillator frequency equal to the SYNC input frequency when using external synchronization. ROSC is still required when an external clock is connected to the SYNC input. See the <i>Synchronization (SYNC)/Clock Output (CKO)</i> section. |
| 9     | SYNC    | External Clock Synchronization Input. Connect SYNC to a 400kHz to 4400kHz clock to synchronize the switching frequency with the system clock. Each converter frequency is 1/2 of the frequency applied to SYNC (FSEL_1 = V <sub>L</sub> ). For FSEL_1 = SGND, the switching frequency of converter 1 becomes 1/4 of the SYNC frequency. Connect SYNC to SGND when not used.                                                     |
| 10    | GATE    | Gate Drive Output. Connect to the gate of the external n-channel load-dump protection MOSFET. GATE = IN_HIGH + 9V (typ) with IN_HIGH = 12V. GATE pulls to IN_HIGH by an internal n-channel MOSFET when V+ raises 2V above IN_HIGH. Leave gate unconnected if the load-dump protection is not used (MOSFET not installed).                                                                                                       |
| 11    | ON/OFF  | n-Channel Switch Enable Input. Drive ON/OFF high for normal operation. Drive ON/OFF low to turn off the external n-channel load-dump protection MOSFET and reduce the supply current to 7μA (typ). When ON/OFF is driven low, both DC-DC converters are disabled and the PGOOD_ outputs are driven low. Connect to V+ if the external load-dump protection is not used (MOSFET not installed).                                  |
| 12    | IN_HIGH | Startup Input. IN_HIGH is protected by internally clamping to 21V (max). Connect a resistor (4kΩ max) from IN_HIGH to the drain of the protection switch. Bypass IN_HIGH with a 4.7μF electrolytic or 1μF minimum ceramic capacitor. Connect to V+ if the external load-dump protection is not used (MOSFET not installed).                                                                                                     |
| 13    | V+      | Input Supply Voltage. V+ can range from 5.2V to 19V. Connect V+, IN_HIGH, and V <sub>L</sub> together for 4.5V to 5.5V input operation. Bypass V+ to SGND with a 1µF minimum ceramic capacitor.                                                                                                                                                                                                                                 |
| 14    | VL      | Internal Regulator Output. The V <sub>L</sub> regulator is used to supply the drive current at input VDRV. When driving VDRV, use an RC lowpass filter to decouple switching noise from VDRV to the V <sub>L</sub> regulator (see the <i>Typical Application Circuit</i> ). Bypass V <sub>L</sub> to SGND with a 4.7µF minimum ceramic capacitor.                                                                               |
| 15    | SGND    | Signal Ground. Connect SGND to exposed pad and to the board signal ground plane. Connect the board signal ground and power ground planes together at a single point.                                                                                                                                                                                                                                                            |

### Pin Description (continued)

| PIN    | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16     | BYPASS          | Reference Output Bypass Connection. Bypass to SGND with a 0.22µF or greater ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                                                |
| 17     | FSEL_1          | Converter 1 Frequency Select Input. Connect FSEL_1 to V <sub>L</sub> for normal operation. Connect FSEL_1 to SGND to reduce converter 1's switching frequency to 1/2 of converter 2's switching frequency (converter 1 switching frequency). Do not leave FSEL_1 unconnected.                                                                                                                                                                                                 |
| 18     | COMP1           | Converter 1 Internal Transconductance Amplifier Output. See the Compensation section.                                                                                                                                                                                                                                                                                                                                                                                         |
| 19     | FB1             | Converter 1 Feedback Input. Connect FB1 to a resistive divider between converter 1's output and SGND to adjust the output voltage. To set the output voltage below 0.8V, connect FB1 to a resistive voltage-divider from BYPASS to regulator 1's output (Figure 3). See the Setting the Output Voltage section.                                                                                                                                                               |
| 20     | EN1             | Converter 1 Active-High Enable Input. Connect to V <sub>L</sub> for an always-on operation.                                                                                                                                                                                                                                                                                                                                                                                   |
| 21     | PGOOD1          | Converter 1 Open-Drain Power-Good Output. PGOOD1 output goes low when converter 1's output falls below 92.5% of its set regulation voltage. Use PGOOD1 and EN2 to sequence the converters. Converter 1 starts first.                                                                                                                                                                                                                                                          |
| 22, 23 | DRAIN1          | Converter 1 Internal MOSFET Drain Connection. For buck converter operation, use the MOSFET as a high-side switch and connect DRAIN1 to the DC-DC converters supply input rail. For boost converter operation, use the MOSFET as a low-side switch and connect DRAIN1 to the inductor and diode junction (Figure 6).                                                                                                                                                           |
| 24, 25 | SOURCE1         | Converter 1 Internal MOSFET Source Connection. For buck operation, connect SOURCE1 to the switched side of the inductor. For boost operation, connect SOURCE1 to PGND_ (Figure 6).                                                                                                                                                                                                                                                                                            |
| 26     | BST1/VDD1       | Converter 1 Bootstrap Flying-Capacitor Connection. For buck converter operation, connect BST1/VDD1 to a 0.1µF ceramic capacitor and diode according to the <i>Typical Application Circuit</i> . For boost converter operation, driver bypass capacitor connection. Connect to VDRV and bypass with a 0.1µF ceramic capacitor to PGND_ (Figure 6).                                                                                                                             |
| 27     | VDRV            | Low-Side Driver Supply Input. Connect VDRV to V <sub>L</sub> through an RC filter to bypass switching noise to the internal V <sub>L</sub> regulator. For buck converter operation, connect anode terminals of external bootstrap diodes to VDRV. For boost converter operation, connect VDRV to BST1/VDD1 and BST2/VDD2. Bypass with a minimum 2.2µF ceramic capacitor to PGND_ (see the <i>Typical Application Circuit</i> ). <b>Do not connect to an external supply</b> . |
| 28     | СКО             | Clock Output. CKO is an output with twice the frequency of each converter (FSEL_1 = V <sub>L</sub> ) and 90° out-of-phase with respect to converter 1. Connect CKO to the SYNC input of another MAX5098A for a four-phase converter.                                                                                                                                                                                                                                          |
| 29, 30 | PGND1,<br>PGND2 | Power Ground. Connect both PGND1 and PGND2 together and to the board power ground plane.                                                                                                                                                                                                                                                                                                                                                                                      |
| 31     | BST2/VDD2       | Converter 2 Bootstrap Flying-Capacitor Connection. For buck converter operation, connect BST2/VDD2 to a 0.1µF ceramic capacitor and diode according to the <i>Typical Application Circuit</i> . For boost converter operation, driver bypass capacitor connection. Connect to VDRV and bypass with a 0.1µF ceramic capacitor from BST2/VDD2 to PGND_ (Figure 6).                                                                                                              |
| _      | EP              | Exposed Pad. Connect EP to SGND. For enhanced thermal dissipation, connect EP to a copper area as large as possible. Do not use EP as the sole ground connection.                                                                                                                                                                                                                                                                                                             |

Functional Diagram



### **Detailed Description**

#### **PWM Controller**

The MAX5098A dual DC-DC converter uses a pulsewidth-modulation (PWM) voltage-mode control scheme. On each converter the device includes one integrated n-channel MOSFET switch and requires an external low-forward-drop Schottky diode for output rectification. The controller generates the clock signal by dividing down the internal oscillator (fcko) or the SYNC input when driven by an external clock, therefore each controller's switching frequency equals half the oscillator frequency (fsw = fcko/2) or half of the SYNC input frequency (fsw = fsyNC/2). An internal transconductance error amplifier produces an integrated error voltage at COMP\_, providing high DC accuracy. The voltage at COMP\_ sets the duty cycle using a PWM comparator and a ramp generator. At each rising edge of the clock, converter 1's MOSFET switch turns on and remains on until either the appropriate or maximum duty cycle is reached, or the maximum current limit for the switch is reached. Converter 2 operates 180° outof-phase, so its MOSFET switch turns on at each falling edge of the clock.

In the case of buck operation (see the Typical Application Circuit), the internal MOSFET is used in high-side configuration. During each MOSFET's ontime, the associated inductor current ramps up. During the second half of the switching cycle, the high-side MOSFET turns off and forward biases the Schottky rectifier. During this time, the SOURCE\_ voltage is clamped to a diode drop (VD) below ground. A low forward voltage drop (0.4V) Schottky diode must be used to ensure the SOURCE\_ voltage does not go below -0.6V abs max. The inductor releases the stored energy as its current ramps down, and provides current to the output. The bootstrap capacitor is also recharged when the SOURCE\_ voltage goes low during the high-side MOSFET off-time. The maximum duty-cycle limit ensures proper bootstrap charging at startup or low input voltages. The circuit goes in discontinuous conduction mode operation at light load, when the inductor current completely discharges before the next cycle commences. Under overload conditions, when the inductor current exceeds the peak current limit of the respective switch, the high-side MOSFET turns off quickly and waits until the next clock cycle.

In the case of boost operation, the MOSFET is a lowside switch (Figure 6). During each on-time, the inductor current ramps up. During the second half of the switching cycle, the low-side switch turns off and forward biases the Schottky diode. During this time, the DRAIN\_voltage is clamped to a diode drop  $(V_D)$  above  $V_{OUT}$  and the inductor provides energy to the output as well as replenishes the output capacitor charge.

#### **Load-Dump Protection**

Most automotive applications are powered by a multicell, 12V lead-acid battery with a voltage from 9V to 16V (depending on load current, charging status, temperature, battery age, etc.). The battery voltage is distributed throughout the automobile and is locally regulated down to voltages required by the different system modules. Load dump occurs when the alternator is charging the battery and the battery becomes disconnected. Power in the alternator inductance flows into the distributed power system and elevates the voltage seen at each module. The voltage spikes have rise times typically greater than 5ms and decays within several hundred milliseconds but can extend out to 1s or more depending on the characteristics of the charging system. These transients are capable of destroying sensitive electronic equipment on the first fault event.

During load dump, the MAX5098A provides the ability to clamp the input-voltage rail of the internal DC-DC converters to a safe level, while preventing power discontinuity at the DC-DC converters' outputs.

The load-dump protection circuit utilizes an internal charge pump to drive the gate of an external n-channel MOSFET. This series protection MOSFET absorbs the load-dump overvoltage transient and operates in saturation over the normal battery range to minimize power dissipation. During load dump, the gate voltage of the protection MOSFET is regulated to prevent the source terminal from exceeding 19V.

The DC-DC converters are powered from the source terminal of the load-dump protection MOSFET, so that their input voltage is limited during load-dump and can operate normally.

#### ON/OFF

The MAX5098A provides an input (ON/OFF) to turn on and off the external load-dump protection MOSFET. Drive ON/OFF high for normal operation. Drive ON/OFF low to turn off the external n-channel load-dump protection MOSFET and reduce the supply current to  $7\mu A$  (typ). When ON/OFF is driven low, the converter also turns off, and the PGOOD\_ outputs are driven low. V+ will be self discharged through the converters output currents and the IC supply current.

#### Internal Oscillator/Out-of-Phase Operation

The internal oscillator generates the 180° out-of-phase clock signal required by each regulator. The switching frequency of each converter (fsw) is programmable from 200kHz to 2.2MHz using a single 1% resistor at Rosc. See the *Setting the Switching Frequency* section.

With dual synchronized out-of-phase operation, the MAX5098A's internal MOSFETs turn on 180° out-of-phase. The instantaneous input current peaks of both regulators do not overlap, resulting in reduced RMS ripple current and input-voltage ripple. This reduces the required input capacitor ripple current rating, allows for fewer or less expensive capacitors, and reduces shielding requirements for EMI.

#### Synchronization (SYNC)/ Clock Output (CKO)

The main oscillator can be synchronized to the system clock by applying an external clock ( $f_{SYNC}$ ) at SYNC. The  $f_{SYNC}$  frequency must be twice the required operating frequency of an individual converter. Use a TTL logic signal for the external clock with at least 100ns pulse width. Rosc is still required when using external synchronization. Program the internal oscillator frequency to have  $f_{SW} = 1/2 f_{SYNC}$ . The device is properly synchronized if the SYNC frequency,  $f_{SYNC}$ , varies within  $\pm 20\%$ .

Two MAX5098As can be connected in the master-slave configuration for four ripple-phase operation (Figure 1). The MAX5098A provides a clock output (CKO) that is 45° phase-shifted with respect to the internal switch turn-on edge. Feed the CKO of the master to the SYNC input of the slave. The effective input ripple switching frequency is four times the individual converter's switching frequency. When driving the master converter using an external clock at SYNC, set the fsync clock duty cycle to 50% for effective 90° phase-shifted interleaved operation. When a SYNC is applied (and FSEL\_1 = 0), converter 1 duty cycle is limited to 75% (max).

## Input Voltage (V+)/ Internal Linear Regulator (V<sub>L</sub>)

All internal control circuitry operates from an internally regulated nominal voltage of 5.2V (V<sub>L</sub>). At higher input voltages (V+) of 5.2V to 19V, V<sub>L</sub> is regulated to 5.2V. At 5.2V or below, the internal linear regulator operates in dropout mode, where V<sub>L</sub> follows V+. Depending on the load on V<sub>L</sub>, the dropout voltage can be high enough to reduce V<sub>L</sub> below the undervoltage lockout (UVLO) threshold. Do not use V<sub>L</sub> to power external circuitry.

For input voltages less than 5.5V, connect V+ and V\_ together. The load on  $V_L$  is proportional to the switching frequency of converter 1 and converter 2. See the  $V_L$ 

Output Voltage vs. Converter Switching Frequency graph in the *Typical Operating Characteristics*. For input voltage ranges higher than 5.5V, disconnect  $V_L$  from  $V_+$ .

Bypass V+ to SGND with a  $1\mu F$  or greater ceramic capacitor placed close to the MAX5098A. Bypass  $V_L$  with a  $4.7\mu F$  ceramic capacitor to SGND.

#### Undervoltage Lockout/ Soft-Start/Soft-Stop

The MAX5098A includes an undervoltage lockout with hysteresis and a power-on-reset circuit for converter turn-on and monotonic rise of the output voltage. The falling UVLO threshold is internally set to 4.1V (typ) with 180mV hysteresis. Hysteresis at UVLO eliminates "chattering" during startup. When V<sub>L</sub> drops below UVLO, the internal MOSFET switches are turned off.

The MAX5098A digital soft-start reduces input inrush currents and glitches at the input during turn-on. When UVLO is cleared and EN\_ is high, digital soft-start slowly ramps up the internal reference voltage in 64 steps. The total soft-start period is 4096 internal oscillator switching cycles.

Driving EN\_ low initiates digital soft-stop that slowly ramps down the internal reference voltage in 64 steps. The total soft-stop period is equal to the soft-start period.

To calculate the soft-start/soft-stop period, use the following equation:

$$t_{SS}(ms) = \frac{4096}{f_{CKO}(kHz)}$$

where  $f_{CKO}$  is the internal oscillator and  $f_{CKO}$  is twice each converters' switching frequency (FSEL\_1 =  $V_L$ )

#### Enable (EN1, EN2)

The MAX5098A dual converter provides separate enable inputs, EN1 and EN2, to individually control or sequence the output voltages. These active-high enable inputs are TTL compatible. Driving EN\_ high initiates soft-start of the converter, and PGOOD\_ goes logic-high when the converter output voltage reaches the VTPGOOD\_ threshold. Driving EN\_ low initiates a soft-stop of the converter, and immediately forces PGOOD\_ low. Use EN1, EN2, and PGOOD1 for sequencing (see Figure 2). Connect PGOOD1 to EN2 to make sure converter 1's output is within regulation before converter 2 starts. Add an RC network from VL to EN1 and EN2 to delay the individual converter. Sequencing reduces input inrush current and possible chattering. Connect EN\_ to VL for always-on operation.



Figure 1. Synchronized Controllers



Figure 2. Power-Supply Sequencing Configurations

#### PGOOD\_

Converter 1 and converter 2 include a power-good flag, PGOOD1 and PGOOD2, respectively. Since PGOOD\_ is an open-drain output and can sink 3mA while providing the TTL logic-low signal, pull PGOOD\_ to a logic voltage to provide a logic-level output. PGOOD1 goes low when converter 1's feedback FB1 drops to 92.5% (VTPGOOD\_) of its nominal set point. The same is true for converter 2. Connect PGOOD\_ to SGND or leave unconnected if not used.

#### **Current Limit**

The internal MOSFET switch current of each converter is monitored during its on-time. When the peak switch current crosses the current-limit threshold of 3.45A (typ) and 2.1A (typ) for converter 1 and converter 2, respectively, the on-cycle is terminated immediately and the inductor is allowed to discharge. The MOSFET is turned on at the next clock pulse, initiating a new switching cycle.

In deep overload or short-circuit conditions when the VFB\_ voltage drops below 0.2V, the switching frequency is reduced to 1/4 x fsw to provide sufficient time for the inductor to discharge. During overload conditions, if the voltage across the inductor is not high enough to allow for the inductor current to properly discharge, current runaway may occur. Current runaway can destroy the device in spite of internal thermal-overload protection. Reducing the switching frequency during overload conditions allows more time for inductor discharge and prevents current runaway.

### **Output Overvoltage Protection**

The MAX5098A outputs are protected from output voltage overshoots due to input transients and shorting the output to a high voltage. When the output voltage rises above the overvoltage threshold, 110% (typ) nominal FB\_, the overvoltage condition is triggered. When the overvoltage condition is triggered on either channel, both converters are immediately turned off,  $20\Omega$  pulldown switches from SOURCE\_ to PGND\_ are turned on to help the output-voltage discharge, and the gate of the load-dump protection external MOSFET is pulled low. The device restarts as soon as both converter outputs discharge, bringing both FB\_ input voltages below 12.5V of their nominal set points.

#### **Thermal-Overload Protection**

During continuous short circuit or overload at the output, the power dissipation in the IC can exceed its limit. The MAX5098A provides thermal shutdown protection with temperature hysteresis. Internal thermal shutdown is provided to avoid irreversible damage to the device. When the die temperature exceeds +165°C (typ), an on-chip thermal sensor shuts down the device, forcing the internal switches to turn off, allowing the IC to cool. The thermal sensor turns the part on again with soft-start after the junction temperature cools by +20°C. During thermal shutdown, both regulators shut down, PGOOD\_ goes low, and soft-start resets. The internal 20V zener clamp from IN\_HIGH to SGND is not turned off during thermal shutdown because clamping action must be always active.

### **Applications Information**

### **Setting the Switching Frequency**

The controller generates the clock signal by dividing down the internal oscillator  $f_{OSC}$  or the SYNC input signal when driven by an external oscillator. The switching frequency equals half the internal oscillator frequency (fsw =  $f_{OSC}/2$ ). The internal oscillator frequency is set by a resistor ( $f_{OSC}$ ) connected from OSC to SGND. To find  $f_{OSC}$  for each converter switching frequency fsw, use the formulas:

$$\begin{split} R_{OSC}(k\Omega) &= \frac{10.721}{f_{SW}(MHz)^{0.920}} (f_{SW} \ge 1.25 MHz) \\ R_{OSC}(k\Omega) &= \frac{12.184}{f_{SW}(MHz)^{0.973}} (f_{SW} < 1.25 MHz) \end{split}$$

A rising clock edge on SYNC is interpreted as a synchronization input. If the SYNC signal is lost, the internal oscillator takes control of the switching rate, returning the switching frequency to that set by ROSC. When an external synchronization signal is used, ROSC must be selected such that fsw = 1/2 fsync. When fsync clock signal is applied, fcko equals fsync waveform, phase shifted by 180°. If the MAX5098A is running without external synchronization, fcko equals the internal oscillator frequency fosc.

#### **Buck Converter**

#### Effective Input Voltage Range

Although the MAX5098A converter can operate from input supplies ranging from 5.2V to 19V, the input voltage range can be effectively limited by the MAX5098A duty-cycle limitations for a given output voltage. The maximum input voltage is limited by the minimum ontime (ton(MIN)):

$$V_{\mathsf{IN}(\mathsf{MAX})} \leq \frac{V_{\mathsf{OUT}}}{t_{\mathsf{ON}(\mathsf{MIN})} \times f_{\mathsf{SW}}}$$

where  $t_{ON(MIN)}$  is 100ns. The minimum input voltage is limited by the maximum duty cycle (D<sub>MAX</sub> = 0.82):

$$V_{\text{IN(MIN)}} = \left[ \frac{V_{\text{OUT}} + V_{\text{DROP1}}}{D_{\text{MAX}}} \right] + V_{\text{DROP2}} - V_{\text{DROP1}}$$

where  $V_{DROP1}$  is the total parasitic voltage drops in the inductor discharge path, which includes the forward voltage drop ( $V_D$ ) of the rectifier, the series resistance

of the inductor, and the PCB resistance. V<sub>DROP2</sub> is the total resistance in the charging path that includes the on-resistance of the high-side switch, the series resistance of the inductor, and the PCB resistance.

#### Setting the Output Voltage

For 0.8V or greater output voltages, connect a voltage-divider from OUT\_ to FB\_ to SGND (Figure 3). Select RB (FB\_ to SGND resistor) to between  $1k\Omega$  and  $20k\Omega$ . Calculate RA (OUT\_ to FB\_ resistor) with the following equation:

$$R_{A} = R_{B} \left[ \left( \frac{V_{OUT}}{V_{FB}} \right) - 1 \right]$$

where  $V_{FB}$  = 0.8V (see the *Electrical Characteristics* table) and  $V_{OUT}$  can range from  $V_{FB}$  to 28V (boost operation).

For output voltages below 0.8V, set the MAX5098A output voltage by connecting a voltage-divider from OUT\_ to FB\_ to BYPASS (Figure 3). Select RC (FB\_ to BYPASS resistor) in the  $50k\Omega$  range. Calculate RA with the following equation:

$$R_{A} = R_{C} \left[ \frac{V_{FB} - V_{OUT}}{V_{BYPASS} - V_{FB}} \right]$$

where  $V_{FB}$  = 0.8V,  $V_{BYPASS}$  = 2V (see the *Electrical Characteristics* table), and  $V_{OUT}$  can range from 0V to  $V_{FB}$ .



Figure 3. Adjustable Output Voltage

#### **Inductor Selection**

Three key inductor parameters must be specified for operation with the MAX5098A: inductance value (L), peak inductor current ( $I_L$ ), and inductor saturation current ( $I_{SAT}$ ). The minimum required inductance is a function of operating frequency, input-to-output voltage differential and the peak-to-peak inductor current ( $\Delta I_L$ ). A good compromise is to choose  $\Delta I_L$  equal to 30% of the full load current. To calculate the inductance, use the following equation:

$$L = \frac{V_{OUT}(V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{I}}$$

where V<sub>IN</sub> and V<sub>OUT</sub> are typical values (so that efficiency is optimum for typical conditions). The switching frequency is set by R<sub>OSC</sub> (see the *Setting the Switching Frequency* section). The peak-to-peak inductor current, which reflects the peak-to-peak output ripple, is worse at the maximum input voltage. See the *Output Capacitor* section to verify that the worst-case output ripple is acceptable. The inductor saturation current is also important to avoid runaway current during output overload and continuous short circuit. Select the I<sub>SAT</sub> to be higher than the maximum peak current limits of 4.3A and 2.6A for converter 1 and converter 2.

#### Input Capacitor

The discontinuous input current waveform of the buck converter causes large ripple currents at the input. The switching frequency, peak inductor current, and the allowable peak-to-peak voltage ripple dictate the input capacitance requirement. Note that the two converters of the MAX5098A run 180° out-of-phase, thereby effectively doubling the switching frequency at the input.

The input ripple waveform would be unsymmetrical due to the difference in load current and duty cycle between converter 1 and converter 2. The worst-case mismatch is when one converter is at full load while the other converter is at no load or in shutdown. The input ripple is comprised of  $\Delta V_Q$  (caused by the capacitor discharge) and  $\Delta V_{ESR}$  (caused by the ESR of the capacitor). Use ceramic capacitors with high ripple-current capability at the input, connected between DRAIN\_ and PGND\_. Assume the contribution from the ESR and capacitor discharge equal to 50%. Calculate the input capacitance and ESR required for a specified ripple using the following equations:

$$ESR_{IN} = \frac{\Delta V_{ESR}}{I_{OUT} + \frac{\Delta I_{L}}{2}}$$

where

$$\Delta I_{L} = \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN} \times f_{SW} \times L}$$

and

$$C_{IN} = \frac{I_{OUT} \times D(1-D)}{\Delta V_{O} \times f_{SW}}$$

where

$$D = \frac{V_{OUT}}{V_{INI}}$$

where I<sub>OUT</sub> is the maximum output current from either converter 1 or converter 2, and D is the duty cycle for that converter. The frequency of each individual converter is fsw. For example, at V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 3.3V at I<sub>OUT</sub> = 2A, and with L = 3.3µH, the ESR and input capacitance are calculated for a peak-to-peak input ripple of 100mV or less, yielding an ESR and capacitance value of 20m $\Omega$  and 6.8µF for 1.25MHz frequency. At low input voltages, also add one electrolytic bulk capacitor of at least 100µF on the converters' input voltage rail. This capacitor acts as an energy reservoir to avoid possible undershoot below the undervoltage lockout threshold during power-on and transient loading.

#### **Output Capacitor**

The allowable output ripple voltage and the maximum deviation of the output voltage during step load currents determines the output capacitance and its ESR. The output ripple is comprised of  $\Delta V_Q$  (caused by the capacitor discharge) and  $\Delta V_{\rm ESR}$  (caused by the ESR of the capacitor). Use low-ESR ceramic or aluminum electrolytic capacitors at the output. For aluminum electrolytic capacitors, the entire output ripple is contributed by  $\Delta V_{\rm ESR}$ . Use the ESROUT equation to calculate the ESR requirement and choose the capacitor accordingly. If using ceramic capacitors, assume the contribution to the output ripple voltage from the ESR and the capacitor discharge are equal. Calculate the output capacitance and ESR required for a specified ripple using the following equations:

$$ESR_{OUT} = \frac{\Delta V_{ESR}}{\Delta I_{L}}$$

$$C_{OUT} = \frac{\Delta I_{L}}{8 \times \Delta V_{O} \times f_{SW}}$$

where

$$\Delta V_{O_RIPPLE} \cong \Delta V_{ESR} + \Delta V_{Q}$$

 $\Delta I_L$  is the peak-to-peak inductor current as calculated above and  $f_{SW}$  is the individual converter's switching frequency.

The allowable deviation of the output voltage during fast transient loads also determines the output capacitance and its ESR. The output capacitor supplies the step load current until the controller responds with a greater duty cycle. The response time (tresponse) depends on the closed-loop bandwidth of the converter. The high switching frequency of the MAX5098A allows for higher closed-loop bandwidth, reducing tresponse and the output capacitance requirement. The resistive drop across the output capacitor ESR and the capacitor discharge causes a voltage droop during a step load. Use a combination of low-ESR tantalum or polymer and ceramic capacitors for better transient load and ripple/noise performance. Keep the maximum output voltage deviation within the tolerable limits of the electronics being powered. When using a ceramic capacitor, assume 80% and 20% contribution from the output capacitance discharge and the ESR drop, respectively. Use the following equations to calculate the required ESR and capacitance value:

$$ESR_{OUT} = \frac{\Delta V_{ESR}}{I_{STEP}}$$

$$C_{OUT} = \frac{I_{STEP} \times t_{RESPONSE}}{\Delta V_{O}}$$

where ISTEP is the load step and tRESPONSE is the response time of the controller. Controller response time depends on the control-loop bandwidth.

#### **Boost Converter**

The MAX5098A can be configured for step-up conversion since the internal MOSFET can be used as a low-side switch. Use the following equations to calculate the values for the inductor (L $_{\rm MIN}$ ), input capacitor (C $_{\rm IN}$ ), and output capacitor (C $_{\rm OUT}$ ) when using the converter in boost operation.

#### Inductor

Choose the minimum inductor value so the converter remains in continuous mode operation at minimum output current (I<sub>OMIN</sub>).

$$L_{MIN} = \frac{{V_{IN}}^2 \times D}{2 \times f_{SW} \times V_O \times I_{OMIN}}$$

where

$$D = \frac{V_{O} + V_{D} - V_{IN}}{V_{O} + V_{D} - V_{DS}}$$

The  $V_D$  is the forward voltage drop of the external Schottky diode, D is the duty cycle, and  $V_{DS}$  is the voltage drop across the internal MOSFET switch. Select the inductor with low DC resistance and with a saturation current (ISAT) rating higher than the peak switch current limit of 4.3A (ICL1) and 2.6A (ICL2) of converter 1 and converter 2, respectively.

#### Input Capacitor

The input current for the boost converter is continuous and the RMS ripple current at the input is low. Calculate the capacitor value and ESR of the input capacitor using the following equations.

$$C_{IN} = \frac{\Delta I_{L}}{8 \times f_{SW} \times \Delta V_{Q}}$$
$$ESR = \frac{\Delta V_{ESR}}{\Delta I_{L}}$$

where

$$\Delta I_{L} = \frac{\left(V_{IN} - V_{DS}\right) \times D}{L \times f_{SW}}$$

where VDS is the voltage drop across the internal MOSFET switch.  $\Delta I_L$  is the peak-to-peak inductor ripple current as calculated above.  $\Delta V_Q$  is the portion of input ripple due to the capacitor discharge and  $\Delta V_{ESR}$  is the contribution due to ESR of the capacitor.

#### **Output Capacitor**

For the boost converter, the output capacitor supplies the load current when the main switch is ON. The required output capacitance is high, especially at higher duty cycles. Also, the output capacitor ESR needs to be low enough to minimize the voltage drop due to the ESR while supporting the load current. Use the following equation to calculate the output capacitor for a specified output ripple tolerance.

$$ESR = \frac{\Delta V_{ESR}}{I_{PK}}$$

$$C_{OUT} = \frac{I_{O} \times D_{MAX}}{\Delta V_{Q} \times f_{SW}}$$

where  $I_{PK}$  is the peak inductor current as defined in the *Power Dissipation* section for the boost converter,  $I_{O}$  is the load current,  $\Delta V_{O}$  is the portion of the ripple due to

the capacitor discharge, and  $\Delta V_{\rm ESR}$  is the contribution due to the ESR of the capacitor.  $D_{\rm MAX}$  is the maximum duty cycle at minimum input voltage.

#### **Power Dissipation**

The MAX5098A includes two internal power MOSFET switches. The DC loss is a function of the RMS current in the switch while the switching loss is a function of switching frequency and instantaneous switch voltage and current. Use the following equations to calculate the RMS current, DC loss, and switching loss of each converter. The MAX5098A is available in a thermally enhanced package and can dissipate up to 2.7W at +70°C ambient temperature. The total power dissipation in the package must be limited so that the operating junction temperature does not exceed its absolute maximum rating of +150°C at maximum ambient temperature.

For the buck converter:

$$I_{RMS} = \sqrt{\left(I_{DC}^2 + I_{PK}^2 + \left(I_{DC} \times I_{PK}\right)\right) \times \frac{D_{MAX}}{3}}$$

$$P_{DC} = I_{RMS}^2 \times R_{DS(ON)MAX}$$

where

$$I_{DC} = I_{O} - \frac{\Delta I_{L}}{2}$$

$$I_{PK} = I_{O} + \frac{\Delta I_{L}}{2}$$

$$P_{SW} = \frac{V_{IN} \times I_{O} \times (t_{R} + t_{F}) \times f_{SW}}{4}$$

See the *Electrical Characteristics* table for the R<sub>ON(MAX)</sub> maximum value.

For the boost converter:

$$I_{RMS} = \sqrt{\left(I^{2}DC + I^{2}PK + \left(I_{DC} \times I_{PK}\right)\right) \times \frac{D_{MAX}}{3}}$$

$$I_{IN} = \frac{V_{O} \times I_{O}}{V_{IN} \times \eta}$$

$$\Delta I_{L} = \frac{\left(V_{IN} - V_{DS}\right) \times D}{L \times f_{SW}}$$

$$I_{DC} = I_{IN} - \frac{\Delta I_{L}}{2}$$

$$I_{PK} = I_{IN} + \frac{\Delta I_{L}}{2}$$

$$P_{DC} = I_{RMS}^{2} \times R_{DS(ON)(MAX)}$$

where  $V_{DS}$  is the drop across the internal MOSFET and  $\eta$  is the efficiency. See the *Electrical Characteristics* table for the  $R_{ON(MAX)}$  value.

$$P_{SW} = \frac{V_O \times I_{IN} \times (t_R + t_F) \times f_{SW}}{4}$$

where t<sub>R</sub> and t<sub>F</sub> are rise and fall times of the internal MOSFET. t<sub>F</sub> can be measured in the actual application.

The supply current in the MAX5098A is dependent on the switching frequency. See the *Typical Operating Characteristics* to find the supply current of the MAX5098A at a given operating frequency. The power dissipation (PS) in the device due to supply current (ISUPPLY) is calculated using following equation.

The total power dissipation P<sub>T</sub> in the device is:

where P<sub>DC1</sub> and P<sub>DC2</sub> are DC losses in converter 1 and converter 2, respectively. P<sub>SW1</sub> and P<sub>SW2</sub> are switching losses in converter 1 and converter 2, respectively.

Calculate the temperature rise of the die using the following equation:

$$T_J = T_C \times (P_T \times \theta_{JC})$$

where  $\theta_{JC}$  is the junction-to-case thermal impedance of the package equal to +1.7°C/W. Solder the exposed pad of the package to a large copper area to minimize the case-to-ambient thermal impedance. Measure the temperature of the copper area near the device at a worst-case condition of power dissipation and use +1.7°C/W as  $\theta_{JC}$  thermal impedance.

#### **Compensation**

The MAX5098A provides an internal transconductance amplifier with its inverting input and its output available for external frequency compensation. The flexibility of external compensation for each converter offers wide selection of output filtering components, especially the output capacitor. For cost-sensitive applications, use aluminum electrolytic capacitors; for component size-sensitive applications, use low-ESR tantalum, polymer, or ceramic capacitors at the output. The high switching frequency of MAX5098A allows use of ceramic capacitors at the output.

Choose all the passive power components that meet the output ripple, component size, and component cost requirements. Choose the small-signal components for the error amplifier to achieve the desired closed-loop

bandwidth and phase margin. Use a simple pole-zero pair (Type II) compensation if the output capacitor ESR zero frequency is below the unity-gain crossover frequency (f<sub>C</sub>). Type III compensation is necessary when the ESR zero frequency is higher than f<sub>C</sub> or when compensating for a continuous mode boost converter that has a right-half-plane zero.

Use procedure 1 to calculate the compensation network components when fzero.esr < fc.

## Buck Converter Compensation Procedure 1 (See Figure 4)

1) Calculate the fzero, esr and LC double-pole frequencies:

$$f_{ZERO,ESR} = \frac{1}{2\pi \times ESR \times C_{OUT}}$$
 
$$f_{LC} = \frac{1}{2\pi \sqrt{L_{OUT} \times C_{OUT}}}$$

2) Select the unity-gain crossover frequency:

$$f_C \le \frac{f_{SW}}{20}$$

If the fZERO,ESR is lower than fC and close to fLC, use a Type II compensation network where RFCF provides a midband zero fMID,ZERO, and RFCCF provides a high-frequency pole.

3) Calculate modulator gain  $G_{\mbox{\scriptsize M}}$  at the crossover frequency.

$$G_{M} = \frac{V_{IN}}{V_{OSC}} \times \frac{ESR}{ESR + \left(2\pi \times f_{C} \times L_{OUT}\right)} \times \frac{0.8}{V_{OUT}}$$

where Vosc is a peak-to-peak ramp amplitude equal to 1V.

The transconductance error amplifier gain is:

$$GE/A = gM \times RF$$

The total loop gain at fc should be equal to 1:

$$G_M \times G_{F/A} = 1$$

or

$$R_{F} = \frac{V_{OSC}(ESR + 2\pi \times f_{C} \times L_{OUT}) \times V_{OUT}}{0.8 \times V_{IN} \times g_{M} \times ESR}$$



Figure 4. Type II Compensation Network

4) Place a zero at or below the LC double pole:

$$C_{F} = \frac{1}{2\pi \times R_{F} \times f_{LC}}$$

5) Place a high-frequency pole at  $f_P = 0.5 \times f_{SW}$ .

$$C_{CF} = \frac{C_F}{(2\pi \times 0.5f_{SW} \times R_F \times C_F) - 1}$$

#### Procedure 2 (See Figure 5)

If the output capacitor used is a low-ESR ceramic type, the ESR frequency is usually far away from the targeted unity crossover frequency (fc). In this case, Type III compensation is recommended. Type III compensation provides two-pole zero pairs. The locations of the zero and poles should be such that the phase margin peaks around fc. It is also important to place the two zeros at or below the double pole to avoid the conditional stability issue.

1) Select a crossover frequency:

$$f_C \le \frac{f_{SW}}{20}$$

2) Calculate the LC double-pole frequency, fLC:

$$f_{LC} = \frac{1}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$

3) Place a zero 
$$f_{Z1} = \frac{1}{2\pi \times R_F \times C_F}$$
 at  $0.75 \times f_{LC}$ .

where

$$C_{F} = \frac{1}{2\pi \times 0.75 \times f_{LC} \times R_{F}}$$

and R<sub>F</sub>  $\geq$  10k $\Omega$ .

4) Calculate C<sub>I</sub> for a target unity crossover frequency, f<sub>C</sub>.

$$C_{I} = \frac{2\pi \times f_{C} \times L_{OUT} \times C_{OUT} \times V_{OSC}}{V_{IN} \times R_{F}}$$

5) Place a pole  $f_{P1} = \frac{1}{2\pi \times R_{\parallel} \times C_{\parallel}}$  at fzero,ESR is lower,

$$R_{l} = \frac{1}{2\pi \times f_{P1} \times C_{l}}$$

6) Place a second zero,  $f_{Z2}$ , at 0.2 x  $f_{C}$  or at  $f_{LC}$ , whichever is lower.

$$R1 = \frac{1}{2\pi \times f_{Z2} \times C_{I}} - R_{I}$$

7) Place a second pole at 1/2 the switching frequency.

$$C_{CF} = \frac{C_F}{(2\pi \times 0.5 \times f_{SW} \times R_F \times C_F) - 1}$$



Figure 5. Type III Compensation Network



Figure 6. Boost Application

#### **Boost Converter Compensation**

The boost converter compensation gets complicated due to the presence of a right-half-plane zero fzero, Rhp. The right-half-plane zero causes a drop in phase while adding positive (+1) slope to the gain curve. It is important to drop the gain significantly below unity before the RHP frequency. Use the following procedure to calculate the compensation components:

1) Calculate the LC double-pole frequency,  $f_{LC}$ , and the right-half-plane-zero frequency.

$$f_{LC} = \frac{1 - D}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$

$$f_{ZERO,RHP} = \frac{(1-D)^2 R_{(MIN)}}{2\pi \times L_{OUT}}$$

where

$$D = 1 - \frac{V_{IN}}{V_{OUT}}$$

$$R(MIN) = \frac{V_{OUT}}{I_{OUT(MAX)}}$$

Target the unity-gain crossover frequency for:

$$f_C \le \frac{f_{ZERO,RHP}}{5}$$

2) Place a zero 
$$f_{Z1} = \frac{1}{2\pi \times R_F \times C_F}$$
 at  $0.75 \times f_{LC}$ .

$$C_F = \frac{1}{2\pi \times 0.75 \times f_{LC} \times R_F}$$

where  $R_F \ge 10k\Omega$ .

3) Calculate C<sub>I</sub> for a target crossover frequency, fc:

$$C_{I} = \frac{V_{OSC} \left[ \left( 1 - D \right)^{2} + \omega_{C}^{2} L_{OUT} C_{OUT} \right]}{\omega_{C} R_{E} V_{IN}}$$

where  $\omega_C = 2\pi \times f_C$ :

4) Place a pole  $f_{P1} = \frac{1}{2\pi \times R_I \times C_I} at f_{ZERO,RHP}$ .

$$R_{I} = \frac{1}{2\pi \times f_{ZERO,RHP} \times C_{I}}$$

5) Place the second zero  $f_{Z2} = \frac{1}{2\pi \times R1 \times C_l}$  at  $f_{LC}$ .

where

$$R1 = \frac{1}{2\pi \times f_{LC} \times C_{I}} - R_{I}$$

6) Place the second pole  $f_{P2} = \frac{1}{2\pi \times R_F \times C_{CF}}$  at 1/2 the switching frequency.

$$C_{CF} = \frac{C_F}{(2\pi \times 0.5 \times f_{SW} \times R_F \times C_F) - 1}$$

### **Load-Dump Protection MOSFET**

Select the external MOSFET with an adequate voltage rating, V<sub>DSS</sub>, to withstand the maximum expected load-dump input voltage. The on-resistance of the MOSFET, R<sub>DS(ON)</sub>, should be low enough to maintain a minimal voltage drop at full load, limiting the power dissipation of the MOSFET.

During regular operation, the power dissipated by the MOSFET is:

$$PNORMAL = ILOAD^2 \times RDS(ON)$$

where  $\ensuremath{\mathsf{I}_\mathsf{LOAD}}$  is equal to the sum of both converters' input currents.

The MOSFET operates in a saturation region during load dump, with both high voltage and current applied. Choose a suitable power MOSFET that can safely operate in the saturation region. Verify its capability to support the downstream DC-DC converters input current during the load-dump event by checking its safe operating area (SOA) characteristics. Since the transient peak power dissipation on the MOSFET can be very high during the load-dump event, also refer to the thermal impedance graph given in the data sheet of the power MOSFET to make sure its transient power dissipation is kept within the recommended limits.

#### **Improving Noise Immunity**

In applications where the MAX5098A is subject to noisy environments, adjust the controller's compensation to improve the system's noise immunity. In particular, high-frequency noise coupled into the feedback loop causes jittery duty cycles. One solution is to lower the crossover frequency (see the *Compensation* section).

#### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. This is especially true for dual converters where one channel can affect the other. Refer to the MAX5099 Evaluation Kit data sheet for a specific layout example. Use a multilayer board whenever possible for better noise immunity. Follow these guidelines for good PCB layout:

- For SGND, use a large copper plane under the IC and solder it to the exposed paddle. To effectively use this copper area as a heat exchanger between the PCB and ambient, expose this copper area on the top and bottom side of the PCB. Do not make a direct connection from the exposed pad copper plane to SGND underneath the IC.
- 2) Isolate the power components and high-current path from the sensitive analog circuitry.
- 3) Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation.
- Connect SGND and PGND\_ together at a single point. Do not connect them together anywhere else (refer to the MAX5099 Evaluation Kit data sheet for more information).
- Keep the power traces and load connections short.
   This practice is essential for high efficiency. Use thick copper PCBs (2oz vs. 1oz) to enhance full-load efficiency.
- Ensure that the feedback connection to C<sub>OUT</sub> is short and direct.
- 7) Route high-speed switching nodes (BST\_/VDD\_, SOURCE\_) away from the sensitive analog areas (BYPASS, COMP\_, and FB\_). Use the internal PCB layer for SGND as an EMI shield to keep radiated noise away from the IC, feedback dividers, and analog bypass capacitors.

#### **Layout Procedure**

- 1) Place the power components first, with ground terminals adjacent (inductor, C<sub>IN</sub>\_, and C<sub>OUT</sub>\_). Make all these connections on the top layer with wide, copper-filled areas (2oz copper recommended).
- 2) Group the gate-drive components (bootstrap diodes and capacitors, and V<sub>L</sub> bypass capacitor) together near the controller IC.
- 3) Make the DC-DC controller ground connections as follows:
  - a) Create a small, signal ground plane underneath the IC.
  - b) Connect this plane to SGND and use this plane for the ground connection for the reference (BYPASS), enable, compensation components, feedback dividers, and OSC resistor.
  - c) Connect SGND and PGND\_ together (this is the only connection between SGND and PGND\_).
     Refer to the MAX5099 Evaluation Kit data sheet for more information.