# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### **General Description**

The MAX6916 provides all the features of a real-time clock (RTC) plus a microprocessor supervisory circuit, NV RAM controller, and backup-battery monitor function. In addition, 96 x 8 bits of static RAM are available for scratchpad storage. The MAX6916 communicates with a microprocessor through an SPI™-bus-compatible serial interface.

The real-time clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is automatically adjusted for months with fewer than 31 days, including corrections for leap years through 2099. The clock operates in either 24hr or 12hr format with an AM/PM indicator. A time/date-programmable alarm function is provided with an open-drain, active-low alarm output.

The microprocessor supervisory circuit features an open-drain, active-low reset available in three different reset thresholds. A manual reset input and a watchdog function are included as well.

The NV RAM controller provides power for external SRAM from a backup battery plus chip-enable gating. The backup battery also provides data retention of the on-board 96 x 8 bits of RAM. An open-drain, active-low, battery-on signal alerts the system when operating from a battery.

The battery-test circuitry periodically tests the backup battery for a low-battery condition. An optional external resistor network selects different battery thresholds. A freshness seal prevents battery drain until the first V<sub>CC</sub> power-up.

The MAX6916 has a crystal-fail-detect circuit and a data-valid bit. The MAX6916 is available in a 20-pin QSOP package and is guaranteed to operate over the -40°C to +85°C extended temperature range.

### **Applications**

Point-of-Sale Equipment

Programmable Logic Controllers

Intelligent Instruments

Fax Machines

**Digital Thermostats** 

Industrial Controls

Pin Configuration and Selector Guide appear at end of data sheet.

SPI is a trademark of Motorola, Inc.

#### Real-Time Clock Counts Seconds, Minutes, Hours, Date, Month, Day of Week, and Year with Leap-Year Compensation Through 2099

- 4MHz SPI-Bus-Compatible Interface at 5V, 2MHz at 3V, and 3.3V
- SPI Interface Supports Modes 1 and 3 (0, 1 and 1, 1)
- 96 x 8 Bits of RAM for Scratchpad Data Storage
- Uses Standard 32.768kHz, 6pF Load, Watch Crystal
- Single-Byte or Multiple-Byte (Burst Mode) Data Transfer for Read or Write of Clock Registers or RAM
- Battery Monitor and Low-Battery Warning Output Internal Default for Lithium Backup-Battery Testing Pins Available for Other Backup-Battery Testing Configurations
- Dual Power-Supply Pins for Primary and Backup Power
- Battery-On Output
- NV RAM Controller Chip-Enable Gating (Control of CE with Reset and Power Valid) VOUT for SRAM Power
- µP Supervisor with Watchdog Input
- Programmable Time/Date Alarm Output
- Data Valid Bit (Loss of All Voltage Alerts User of Corrupt Data)
- Crystal-Fail Detect
- Small 20-Pin, QSOP Surface-Mount Package

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-<br>PACKAGE | PKG<br>CODE |
|--------------|----------------|-----------------|-------------|
| MAX6916EO30+ | -40°C to +85°C | 20 QSOP         | E20-2       |
| MAX6916EO33+ | -40°C to +85°C | 20 QSOP         | E20-2       |
| MAX6916EO50+ | -40°C to +85°C | 20 QSOP         | E20-2       |

+Denotes lead-free package.

### 

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

Features

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>BATT</sub> , V <sub>CC</sub> to GND<br>All Other Pins to GND<br>All Other Pins to GND | 0.3V to (Vcc + 0.3V) |
|----------------------------------------------------------------------------------------------|----------------------|
| Input Currents                                                                               |                      |
| V <sub>CC</sub>                                                                              |                      |
| VBATT                                                                                        |                      |
| GND                                                                                          |                      |
| All Other Pins                                                                               | ±20mA                |

| Output Currents                                     |               |
|-----------------------------------------------------|---------------|
| Vout Continuous                                     | 200mA         |
| All Other Outputs                                   | 20mA          |
| Continuous Power Dissipation $(T_A = +70^{\circ}C)$ |               |
| 20-Pin QSOP (derate 9.1mW/°C over +70°C             | C)727mW       |
| Operating Temperature Range                         | 40°C to +85°C |
| Junction Temperature                                | +150°C        |
| Storage Temperature Range                           |               |
| Lead Temperature (soldering, 10s)                   | +300°C        |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **DC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = V_{CC(MIN)} \text{ to } V_{CC(MAX)}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at T_A = +25^{\circ}\text{C}.)$  (Notes 1, 2)

| PARAMETER                                | SYMBOL          | C                     | ONDITIONS                     | MIN | ТҮР     | MAX  | UNITS |
|------------------------------------------|-----------------|-----------------------|-------------------------------|-----|---------|------|-------|
|                                          |                 | MAX6916EO30           |                               | 2.7 | 3.0     | 3.3  |       |
| Operating Voltage Range<br>(Note 3)      | V <sub>CC</sub> | MAX6916EO33           |                               | 3.0 | 3.3     | 3.6  | V     |
|                                          |                 | MAX6916EO50           |                               | 4.5 | 5.0     | 5.5  | ]     |
|                                          |                 | MAX6916EO30           |                               | 2.0 |         | 5.5  |       |
| Operating Voltage Range BATT<br>(Note 4) | VBATT           | MAX6916EO33           |                               | 2.0 |         | 5.5  | V     |
| (NOTE 4)                                 |                 | MAX6916EO50           |                               | 2.0 | 2.0 5.5 |      |       |
|                                          |                 |                       | $V_{BATT} = 2V, V_{CC} = 0$   |     |         | 1    |       |
|                                          |                 | XTAL FAIL             | $V_{BATT} = 3V, V_{CC} = 0$   |     |         | 1.4  |       |
|                                          |                 | disabled              | $V_{BATT} = 3.6V, V_{CC} = 0$ |     |         | 1.9  |       |
| Timekeeping Current VBATT                | 1               |                       | $V_{BATT} = 5.5V, V_{CC} = 0$ |     |         | 3.8  |       |
| (Note 5)                                 | IBATT           |                       | $V_{BATT} = 2V, V_{CC} = 0$   |     |         | 1.23 | μA    |
| <b>``</b>                                |                 | XTAL FAIL             | $V_{BATT} = 3V, V_{CC} = 0$   |     |         |      |       |
|                                          |                 | enabled               | $V_{BATT} = 3.6V, V_{CC} = 0$ |     |         | 2.3  |       |
|                                          |                 |                       | $V_{BATT} = 5.5V, V_{CC} = 0$ |     |         | 4.08 |       |
|                                          |                 |                       | $V_{CC} = 3.3V, V_{BATT} = 0$ |     |         | 0.35 |       |
|                                          |                 | XTAL FAIL<br>disabled | $V_{CC} = 3.6V, V_{BATT} = 0$ |     |         | 0.4  |       |
| Active Supply Current V <sub>CC</sub>    | 1004            | disabled              | $V_{CC} = 5.5V, V_{BATT} = 0$ |     |         | 1.1  | mA    |
| (Note 6)                                 | ICCA            |                       | $V_{CC} = 3.3V, V_{BATT} = 0$ |     |         | 0.36 | ШA    |
|                                          |                 | XTAL FAIL<br>enabled  | $V_{CC} = 3.6V, V_{BATT} = 0$ |     |         | 0.42 |       |
|                                          |                 | enabled               | $V_{CC} = 5.5V, V_{BATT} = 0$ |     |         | 1.2  |       |
|                                          |                 |                       | $V_{CC} = 3.3V, V_{BATT} = 0$ |     |         | 20   |       |
|                                          |                 | XTAL FAIL<br>disabled | $V_{CC} = 3.6V, V_{BATT} = 0$ |     |         | 25   | ]     |
| Standby Current V <sub>CC</sub>          | 1               | disabled              | $V_{CC} = 5.5V, V_{BATT} = 0$ |     |         | 76   |       |
| (Note 5)                                 | Iccs            |                       | $V_{CC} = 3.3V, V_{BATT} = 0$ |     |         | 27   | μA    |
|                                          |                 | XTAL FAIL<br>enabled  | $V_{CC} = 3.6V, V_{BATT} = 0$ |     |         | 30   | ]     |
|                                          |                 | Chabled               | $V_{CC} = 5.5V, V_{BATT} = 0$ |     |         | 81   | ]     |

**MAX6916** 

### DC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{CC} = V_{CC(MIN)} \text{ to } V_{CC(MAX)}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at T_A = +25^{\circ}\text{C}.)$  (Notes 1, 2)

| PARAMETER                                                     | SYMBOL                             | CONDITIONS                                                                                                                                                                                                                               | MIN                         | ТҮР                        | MAX | UNITS |
|---------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------|-----|-------|
| VOUT                                                          |                                    |                                                                                                                                                                                                                                          |                             |                            |     |       |
|                                                               |                                    | $V_{CC} = 2.7V$ , $V_{BATT} = 0$ , $I_{OUT} = 35mA$                                                                                                                                                                                      | V <sub>CC</sub> -<br>0.2    |                            |     |       |
| V <sub>OUT</sub> in V <sub>CC</sub> Mode<br>(Note 4)          | Vout                               | $V_{CC} = 3.0V$ , $V_{BATT} = 0$ , $I_{OUT} = 35mA$                                                                                                                                                                                      | V <sub>CC</sub> -<br>0.2    |                            |     | V     |
|                                                               |                                    | $V_{CC}$ = 4.5V, $V_{BATT}$ = 0, $I_{OUT}$ = 70mA                                                                                                                                                                                        | V <sub>CC</sub> -<br>0.2    |                            |     |       |
|                                                               |                                    | $V_{BATT} = 2V, V_{CC} = 0, I_{OUT} = 400 \mu A$                                                                                                                                                                                         | V <sub>BATT</sub> -<br>0.02 |                            |     |       |
| V <sub>OUT</sub> in Battery-Backup Mode<br>(Notes 4, 7)       | Vout                               | $V_{BATT} = 3V$ , $V_{CC} = 0$ , $I_{OUT} = 800\mu A$                                                                                                                                                                                    | V <sub>BATT</sub> -<br>0.03 |                            |     | V     |
|                                                               |                                    | $V_{BATT} = 4.5V, V_{CC} = 0, I_{OUT} = 1.5mA$                                                                                                                                                                                           | V <sub>BATT</sub> -<br>0.05 |                            |     |       |
| V <sub>BATT</sub> -to-V <sub>CC</sub> Switchover<br>Threshold | V <sub>TRU</sub>                   | Power-up (V <sub>CC</sub> < V <sub>RST</sub> ) switch from V <sub>BATT</sub> to V <sub>CC</sub> (Note 7)                                                                                                                                 |                             | V <sub>BATT</sub><br>+ 0.1 |     | V     |
| V <sub>CC</sub> -to-V <sub>BATT</sub> Switchover<br>Threshold | V <sub>TRD</sub>                   | Power-down (V <sub>CC</sub> < V <sub>RST</sub> ) switch from V <sub>CC</sub> to V <sub>BATT</sub> (Note 7)                                                                                                                               |                             | V <sub>BATT</sub><br>- 0.1 |     | V     |
| CE_IN AND CE_OUT (Figures 7,                                  | 11, 12, 13)                        |                                                                                                                                                                                                                                          |                             |                            |     |       |
| CE_IN Leakage Current                                         | I <sub>IL</sub> , I <sub>IH</sub>  | Disabled, V <sub>CC</sub> < V <sub>RST</sub> ,<br>V <sub>CE_IN</sub> = V <sub>CC</sub> or GND                                                                                                                                            | -1                          |                            | +1  | μA    |
| CE_IN-to-CE_OUT Resistance                                    |                                    | $V_{CC} = V_{CC(MIN)}, V_{IH} = 0.9V_{CC}, \overline{CE_OUT} = GND, V_{IL} = 0.1V_{CC}, \overline{CE_OUT} = V_{CC}$                                                                                                                      |                             | 46                         | 140 | Ω     |
| CE_IN-to-CE_OUT Propagation<br>Delay                          | tCED                               | $50\Omega$ source impedance driver,<br>$C_{LOAD} = 10pF$ , $V_{CC} = V_{CC}(MIN)$ ,<br>$V_{IH} = 0.9V_{CC}$ , $V_{IL} = 0.1V_{CC}$<br>(Note 8); measured from 50% point on<br>$\overline{CE_IN}$ to the 50% point of $\overline{CE_OUT}$ |                             | 10                         | 20  | ns    |
| RESET Active to CE_OUT High Delay                             | tRCE                               | MR high to low                                                                                                                                                                                                                           | 2                           | 10                         | 50  | μs    |
| CE_OUT Active-Low Delay after<br>VCC > V <sub>RST</sub>       | t <sub>RP</sub>                    |                                                                                                                                                                                                                                          | 140                         | 200                        | 280 | ms    |
| CE_OUT Output High Voltage                                    | V <sub>OH</sub>                    | $\frac{I_{OH} = -100 \mu A, V_{BATT} = 2V, V_{CC} = 0,}{RESET} = Iow$                                                                                                                                                                    | 0.8 x<br>V <sub>BATT</sub>  |                            |     | V     |
| MR INPUT (Figure 7)                                           |                                    |                                                                                                                                                                                                                                          |                             |                            |     |       |
| MR Input Voltage                                              | V <sub>IL</sub><br>V <sub>IH</sub> |                                                                                                                                                                                                                                          | 2.0                         |                            | 0.8 | V     |
| MR Pullup Resistance                                          |                                    | Internal pullup resistor                                                                                                                                                                                                                 |                             | 50                         |     | kΩ    |
| MR Minimum Pulse Width                                        | 1                                  |                                                                                                                                                                                                                                          | 1                           |                            |     | μs    |
| MR Glitch Immunity                                            | tGW                                |                                                                                                                                                                                                                                          |                             |                            | 35  | ns    |
| MR to RESET Delay                                             | t <sub>RD</sub>                    | $V_{CC} = V_{CC(MIN)}, V_{BATT} = 0$                                                                                                                                                                                                     |                             | 450                        | 600 | ns    |



### DC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{CC} = V_{CC(MIN)} \text{ to } V_{CC(MAX)}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at T_A = +25^{\circ}\text{C}.)$  (Notes 1, 2)

| PARAMETER                                                 | SYMBOL            | CONDITION                                                                     | IS          | MIN                        | ТҮР  | MAX  | UNITS |
|-----------------------------------------------------------|-------------------|-------------------------------------------------------------------------------|-------------|----------------------------|------|------|-------|
| WDI INPUT (Figure 9)                                      |                   |                                                                               |             |                            |      |      |       |
| WDI Initial Timeout Period                                |                   | V <sub>CC</sub> > V <sub>RST</sub> from rising edg                            | e of RESET  | 1.00                       | 1.6  | 2.25 | S     |
| Watchdog Timeout Period                                   | twdl              | Long watchdog timeout per                                                     | riod        | 1.00                       | 1.6  | 2.25 | S     |
| watchdog nineout renou                                    | twds              | Short watchdog timeout per                                                    | riod        | 140                        | 200  | 280  | ms    |
| Minimum WDI Input Pulse Width                             | twDI              |                                                                               |             | 100                        |      |      | ns    |
| WDI Input Threshold                                       | VIL               |                                                                               |             |                            |      | 0.8  | V     |
| WDI Input Infestiold                                      | VIH               |                                                                               |             | 2.0                        |      |      |       |
| WDI Input Leakage Current                                 |                   | $V_{WDI} = V_{CC} \text{ or } GND$                                            |             | -100                       |      | +100 | nA    |
| V <sub>CC</sub> Standby Current with WDI<br>Max Frequency | ICCSW             | Watchdog frequency = $1MI$<br>V <sub>CC</sub> = V <sub>CC(MAX)</sub> (Note 5) | Ηz,         |                            |      | 450  | μA    |
| BATTERY TEST AND TRIP (Figu                               | res 14, 15, ar    | nd 16)                                                                        |             |                            |      |      |       |
| VBATT Trip Point                                          | V <sub>BTP</sub>  | Internal mode                                                                 |             | 2.45                       | 2.6  | 2.7  | V     |
| TRIP Input Threshold                                      | Vtrip             | $V_{CC} = V_{CC(MAX)}, V_{BATT} = 2$<br>external mode                         | 2V,         | 1.14                       | 1.24 | 1.31 | V     |
| TRIP Input Comparator<br>Hysteresis                       | VTRIP_HYST        |                                                                               |             |                            | 10   |      | mV    |
| TRIP Input Current                                        | ITRIP_LKG         | External mode                                                                 |             | -100                       |      | +100 | nA    |
| Battery Test Load                                         | RLOAD_INT         | Internal                                                                      |             | 0.5                        | 0.91 | 1.3  | MΩ    |
| TEST Output High Voltage                                  | VTEST_HIG<br>H    | ITEST = -5mA                                                                  |             | V <sub>OUT</sub> -<br>0.3V |      |      | V     |
| EST Output Low Voltage VTEST_LOW                          |                   | ITEST = 5mA                                                                   |             |                            | 0.3  | V    |       |
| BATT_LO, ALM OUTPUT                                       |                   | •                                                                             |             |                            |      |      |       |
|                                                           | VOL               | $V_{BATT} = 2V, V_{CC} = 0, I_{OL} =$                                         | 5mA         |                            |      | 0.5  |       |
| Output Low Voltage                                        | VOL               | $V_{CC} = 2.7V, V_{BATT} = 0, I_{OL}$                                         | = 10mA      |                            |      | 0.5  | V     |
|                                                           | VOL               | $V_{CC} = 4.5V, V_{BATT} = 0, I_{OL}$                                         | = 20mA      |                            |      | 0.5  |       |
| Off-Leakage                                               | ILKG              |                                                                               |             | -100                       |      | +100 | nA    |
| BATT_ON OUTPUT                                            |                   |                                                                               |             |                            |      |      |       |
|                                                           | V <sub>OL</sub>   | $V_{BATT} = 2V$ , $V_{CC} = 0$ , $I_{OL} =$                                   | 5mA         |                            |      | 0.5  |       |
| Output Low Voltage                                        | Vol               | $V_{BATT} = 2.7V$ , $V_{CC} = 0$ , $I_{OL}$                                   | = 10mA      |                            |      | 0.5  | V     |
|                                                           | Vol               | $V_{BATT} = 4.5V$ , $V_{CC} = 0$ , $I_{OL}$                                   | = 20mA      |                            |      | 0.5  |       |
| Off-Leakage                                               | ILKG              |                                                                               |             | -100                       |      | +100 | nA    |
| RESET                                                     |                   |                                                                               |             |                            |      |      |       |
|                                                           |                   | MAX6916EO30                                                                   |             | 2.5                        | 2.63 | 2.7  | Į     |
| <b>RESET</b> Threshold Voltage                            | V <sub>RST</sub>  | MAX6916EO33                                                                   |             |                            | 3.0  | V    |       |
|                                                           |                   | MAX6916EO50                                                                   |             | 4.1                        | 4.38 | 4.5  |       |
| V <sub>RST</sub> Hysteresis                               | V <sub>HYST</sub> |                                                                               |             |                            | 30   |      | mV    |
|                                                           |                   | V <sub>CC</sub> falling from V <sub>RST(MAX)</sub>                            | MAX6916EO30 |                            | 27   | 75   |       |
| V <sub>CC</sub> Falling-Reset Delay                       | t <sub>RPD</sub>  | to $V_{RST(MIN)}$ measured from the beginning of $V_{CC}$ falling             | MAX6916EO33 |                            | 37   | 90   | μs    |
|                                                           |                   | to RESET low                                                                  | MAX6916EO50 |                            | 50   | 120  |       |

### DC ELECTRICAL CHARACTERISTICS (continued)

(VCC = VCC(MIN) to VCC(MAX), TA = -40°C to +85°C, unless otherwise noted. Typical values are at TA = +25°C.) (Notes 1, 2)

| PARAMETER                        | SYMBOL           | CONDITIONS                                                                                               | MIN                  | ТҮР                       | МАХ  | UNITS |
|----------------------------------|------------------|----------------------------------------------------------------------------------------------------------|----------------------|---------------------------|------|-------|
| Main Reset Active-Timeout Period | t <sub>RP</sub>  |                                                                                                          | 140                  | 200                       | 280  | ms    |
| RESET Output-Low Voltage         | V <sub>OL</sub>  | $\overline{\text{RESET}} \text{ asserted, } I_{OL} = 1.6\text{mA, } V_{BATT} = 2\text{V}, \\ V_{CC} = 0$ |                      |                           | 0.2  | V     |
| Off-Leakage                      | I <sub>LKG</sub> |                                                                                                          | -100                 |                           | +100 | nA    |
| SPI DIGITAL INPUTS DIN, SCLK,    | <u>cs</u>        |                                                                                                          |                      |                           |      |       |
| Input High Voltage               | VIH              |                                                                                                          | 2                    |                           |      | V     |
| Input Low Voltage                | VIL              |                                                                                                          |                      |                           | 0.8  | V     |
| Input Hysteresis                 | V <sub>HYS</sub> |                                                                                                          |                      | 0.05 x<br>V <sub>CC</sub> |      | V     |
| Input Leakage Current            |                  | $V_{IN} = 0$ to $V_{CC}$                                                                                 | -100                 |                           | +100 | nA    |
| Input Capacitance                |                  | (Note 8)                                                                                                 |                      |                           | 10   | pF    |
| SPI DIGITAL OUTPUT DOUT          |                  |                                                                                                          |                      |                           |      |       |
| Output High Voltage              | VOH              | I <sub>OH</sub> = -1.6mА                                                                                 | 0.9 x V <sub>C</sub> | С                         |      | V     |
| Output Low Voltage               | Vol              | $I_{OL} = 1.6 \text{mA}$                                                                                 |                      |                           | 0.4  | V     |
| Output Capacitance               |                  | (Note 8)                                                                                                 |                      |                           | 10   | рF    |
| Output Off-State Leakage Current | IOZ              |                                                                                                          | -100                 |                           | +100 | nA    |

### **AC ELECTRICAL CHARACTERISTICS**

(V<sub>CC</sub> = V<sub>CC(MIN)</sub> to V<sub>CC(MAX)</sub>, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 2)

| PARAMETER                                   | SYMBOL           | CONDITIONS                | MIN | ΤΥΡ | MAX | UNITS |
|---------------------------------------------|------------------|---------------------------|-----|-----|-----|-------|
| SPI BUS TIMING (Figure 2 (Note              | 9))              |                           | •   |     |     |       |
| Maximum-Input Rise Time                     | t <sub>RIN</sub> | DIN, SCLK, CS             |     | 2   |     | μs    |
| Maximum-Input Fall Time                     | tFIN             | DIN, SCLK, CS             |     | 2   |     | μs    |
| Output Rise Time                            | <b>t</b> ROUT    | DOUT, $C_{LOAD} = 100 pF$ |     | 10  |     | ns    |
| Output Fall Time                            | <b>t</b> FOUT    | DOUT, $C_{LOAD} = 100 pF$ |     | 10  |     | ns    |
| SLCK Period                                 | top              | MAX6916EO30, MAX6916EO33  | 500 |     |     | 20    |
| SLCK Period                                 | tCP              | MAX6916EO50               | 238 |     |     | ns    |
| SOLK High Time                              | tou              | MAX6916EO30, MAX6916EO33  | 200 |     |     | 20    |
| SCLK High Time                              | tСН              | MAX6916EO50               | 100 |     |     | ns    |
|                                             | to               | MAX6916EO30, MAX6916EO33  | 200 |     |     |       |
| SCLK Low Time                               | tCL              | MAX6916EO50               | 100 |     |     | ns    |
| SCLK Fall to DOUT Valid                     | tDO              | $C_{LOAD} = 100 pF$       |     |     | 100 | ns    |
| DIN-to-SCLK Setup Time                      | t <sub>DS</sub>  |                           | 100 |     |     | ns    |
| DIN-to-SCLK Hold Time                       | tDH              |                           | 0   |     |     | ns    |
| SCLK Rise to $\overline{CS}$ Rise Hold Time | tCSH             |                           | 0   |     |     | ns    |
| CS High Pulse Width                         | tcsw             |                           | 200 |     |     | ns    |
| CS High-to-DOUT High<br>Impedance           | tcsz             |                           |     |     | 100 | ns    |
| CS to SCLK Setup Time                       | tcss             |                           | 100 |     |     | ns    |
| BATTERY TEST TIMING (Figure                 | 15)              | ·                         | •   |     |     | •     |
| Battery Test to BATT_LO Active              | t <sub>BL</sub>  | (Note 8)                  |     |     | 1   | S     |

### AC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{CC} = V_{CC(MIN)} \text{ to } V_{CC(MAX)}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted}. Typical values are at T_A = +25^{\circ}\text{C}.)$  (Note 2)

| PARAMETER                 | SYMBOL        | CONDITIONS | MIN | TYP | MAX | UNITS |
|---------------------------|---------------|------------|-----|-----|-----|-------|
| Battery Test Cycle—Normal | <b>t</b> BTCN | (Note 8)   |     | 24  |     | hr    |
| Battery Test Pulse Width  | <b>t</b> BTPW | (Note 8)   |     |     | 1   | S     |

Note 1: V<sub>RST</sub> is the reset threshold for V<sub>CC</sub>. See the Ordering Information.

Note 2: All parameters are 100% tested at  $T_A = +85^{\circ}$ C. Limits over temperature are guaranteed by design and are not production tested.

**Note 3:** The SPI serial interface is operational for  $V_{CC} > V_{RST}$ .

- Note 4: See the Detailed Description (VOUT function).
- **Note 5:** I<sub>CCS</sub> is specified with  $\overline{CS} = V_{CC}$ , SCLK = DIN = WDI =  $\overline{CE_{IN}}$  = GND, DOUT, V<sub>OUT</sub>,  $\overline{CE_{OUT}}$ , and  $\overline{MR}$  floating. I<sub>BATT</sub> is specified with WDI =  $\overline{CE_{IN}}$  = SCLK = DIN = GND,  $\overline{CS}$  = V<sub>CC</sub>, DOUT, V<sub>OUT</sub>,  $\overline{CE_{OUT}}$ , and  $\overline{MR}$  floating.
- Note 6: I<sub>CCA</sub> is specified with SCLK = 4MHz for V<sub>CC</sub> = +5.5V and SCLK = 2MHz for V<sub>CC</sub> = +3.3V and +3.6V. DOUT = OPEN,  $\overline{\text{CS}}$  = GND, DIN = V<sub>CC</sub>,  $\overline{\text{CE_IN}}$  = V<sub>CC</sub>, V<sub>OUT</sub> and  $\overline{\text{CE}}$ -OUT open, WDI = V<sub>CC</sub> or GND.
- Note 7: For OUT switchover to BATT, V<sub>CC</sub> must fall below V<sub>RST</sub> and V<sub>BATT</sub>. For OUT switchover to V<sub>CC</sub>, V<sub>CC</sub> must be above V<sub>RST</sub> or above V<sub>BATT</sub>.
- Note 8: Guaranteed by design. Not subject to production testing.
- Note 9: All values are referred to VIH(MIN) and VIL(MAX) levels.

(V<sub>CC</sub> = 3.3V, V<sub>BATT</sub> = 3V, T<sub>A</sub> =  $+25^{\circ}$ C, unless otherwise noted.)



### **Typical Operating Characteristics**



#### TIMEKEEPING CURRENT vs. TEMPERATURE



-40

-15

10

TEMPERATURE (°C)

35

60

85



**MAX691** 

7



### \_Typical Operating Characteristics (continued)







#### TIMEKEEPING CURRENT vs. SUPPLY VOLTAGE







VBATT TO VOUT DROP vs. OUTPUT CURRENT (BATTERY BACKUP MODE)



Pin Description

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Vout    | Supply Output for External SRAM or Other ICs Requiring Use of Backup Battery Power. When V <sub>CC</sub> rises above the reset threshold or above V <sub>BATT</sub> , V <sub>OUT</sub> is connected to V <sub>CC</sub> . When V <sub>CC</sub> falls below V <sub>RESET</sub> and V <sub>BATT</sub> , V <sub>BATT</sub> is connected to V <sub>OUT</sub> . Connect a 0.1µF low-leakage bypass capacitor from V <sub>OUT</sub> to GND. Leave open if not used.                                                                      |
| 2   | TEST    | External Battery Test. Active high for 1s during each battery test. Intended to drive an external MOSFET or bipolar transistor for an external battery-test configuration. External test must be selected in the control register to use TEST; otherwise, it remains low. Leave open if not used.                                                                                                                                                                                                                                 |
| 3   | TRIP    | External Trip Set. If a different battery-low threshold is desired other than the internal POR default of V <sub>BTP</sub> , then connect R <sub>SET+</sub> between V <sub>BATT</sub> and TRIP and R <sub>SET-</sub> between TRIP and the drain or collector of an external transistor whose base or gate is connected to TEST; see Figure 14 (see the <i>Battery Test</i> section). External test must be selected in the control register to use TRIP. Leave open if not used.                                                  |
| 4   | BATT_ON | Open-Drain, Battery-On Indicator. BATT_ON is active low when the MAX6916 is powered from VBATT.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5   | CE_IN   | Chip-Enable Input. The input to the chip-enable gating circuitry. Connect CE_IN to GND if unused.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | MR      | Manual-Reset Input. A logic-low on $\overline{\text{MR}}$ asserts $\overline{\text{RESET}}$ . $\overline{\text{RESET}}$ remains asserted as long as $\overline{\text{MR}}$ is low and for trop after $\overline{\text{MR}}$ returns high. The active-low $\overline{\text{MR}}$ input has an internal pullup resistor. $\overline{\text{MR}}$ can be driven from a TTL- or CMOS-logic line or shorted to ground with a switch. Internal debouncing circuitry ensures noise immunity. Leave $\overline{\text{MR}}$ open if unused. |
| 7   | WDI     | Watchdog Input. If WDI remains either high or low for longer than the watchdog timeout period, the internal watchdog timer runs out and RESET is asserted. The internal watchdog timer clears while RESET is asserted or when WDI sees a rising or falling edge. The watchdog function can be disabled from the control register. The timeout period is configurable in the control register for 200ms or 1.6s.                                                                                                                   |
| 8   | GND     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9   | X1      | 32.768kHZ Crystal-Oscillator Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10  | X2      | 32.768kHZ Crystal-Oscillator Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### Pin Description (continued)

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | DIN     | SPI Serial Bus Data Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12  | CS      | SPI Serial Bus Chip-Select Input. Drive $\overline{CS}$ low to initiate a data transfer.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 13  | DOUT    | SPI Serial Bus Data Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14  | SCLK    | SPI Serial Bus Clock Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15  | ALM     | Open-Drain, Active-Low Alarm Output. ALM goes low when RTC time matches alarm thresholds set in the alarm threshold registers. ALM stays low until cleared by reading or writing to the alarm configuration register or to any of the alarm threshold registers.                                                                                                                                                                                                                                      |
| 16  | CE_OUT  | Chip-Enable Output. $\overline{CE}_{OUT}$ goes low only when $\overline{CE}_{IN}$ is low and $\overline{RESET}$ is not asserted. If $\overline{CE}_{IN}$ is low when $\overline{RESET}$ is asserted, $\overline{CE}_{OUT}$ remains low for $t_{RCE}$ or until $\overline{CE}_{IN}$ goes high, whichever occurs first. $\overline{CE}_{OUT}$ is pulled to $V_{OUT}$ .                                                                                                                                  |
| 17  | BATT_LO | Open-Drain, Battery-Low Indicator. $\overrightarrow{BATT\_LO}$ is active low when the V <sub>BATT</sub> input is tested below V <sub>BTP</sub> if the internal trip is selected in the control register (POR default). If external trip is selected in the control register, then $\overrightarrow{BATT\_LO}$ is active low when TRIP is less than V <sub>TRIP</sub> .                                                                                                                                |
| 18  | RESET   | Open-Drain, Active-Low Reset Output. $\overline{\text{RESET}}$ pulses low for $t_{\text{RP}}$ when triggered, and stays low whenever V <sub>CC</sub> is below the reset threshold or when $\overline{\text{MR}}$ is logic-low. $\overline{\text{RESET}}$ remains low for $t_{\text{RP}}$ after either V <sub>CC</sub> rises above the reset threshold or $\overline{\text{MR}}$ goes from low to high.                                                                                                |
| 19  | Vcc     | Main Supply Input. Connect a $0.1\mu$ F bypass capacitor from V <sub>CC</sub> to GND.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 20  | VBATT   | Backup-Battery Input. When V <sub>CC</sub> falls below the reset threshold and V <sub>BATT</sub> , V <sub>OUT</sub> switches from V <sub>CC</sub> to V <sub>BATT</sub> . When V <sub>CC</sub> rises above V <sub>BATT</sub> or the reset threshold, V <sub>OUT</sub> reconnects to V <sub>CC</sub> . V <sub>BATT</sub> may exceed V <sub>CC</sub> . Connect V <sub>BATT</sub> to GND if no backup-battery supply is used. Connect a 0.1µF low-leakage bypass capacitor from V <sub>BATT</sub> to GND. |

### **Detailed Description**

### **Functional Description**

The MAX6916 contains eight 8-bit timekeeping registers, seven 8-bit alarm threshold registers, one status register, one control register, one alarm-configuration register, and 96 x 8 bits of SRAM. In addition to single-byte reads and writes to registers and RAM, there is a burst timekeeping register read/write command, a burst RAM read/write command, and a battery-test command that allows software-commanded testing of the backup battery at any time. An SPI-bus-compatible interface allows serial communication with a microprocessor. When VCC is less than the reset threshold, the serial interface is disabled to prevent erroneous data from being written to the MAX6916. A microprocessor supervisory section and an NVRAM controller are provided for ease of implementation with microprocessor-based systems. A crystal-fail-detect circuit and a data-valid bit can be used to guarantee RAM data integrity and valid timekeeping data. Time and calendar data are stored in a binary-coded decimal (BCD) format. Figure 1 shows the functional diagram of the MAX6916.

**Real-Time Clock** The RTC provides seconds, minutes, hours, day, date, month, and year information. The end of the months is automatically adjusted for months with fewer than 31 days, including corrections for leap years through 2099.

#### **Crystal Oscillator**

The MAX6916 uses an external, standard 6pF load watch crystal. No other external components are required for this timekeeping oscillator. Power-up oscillator start time is dependent mainly upon applied V<sub>CC</sub> and ambient temperature. The MAX6916, because of its low timekeeping current, exhibits a typical startup time of 1s to 2s.

#### **SPI-Compatible Interface**

Interface the MAX6916 to a microcontroller using a 4-wire, serial peripheral interface (SPI). The SPI is a synchronous bus for address and data transfer and is used when interfacing with Motorola and other microcontrollers with an SPI port. Four connections are required for the interface: DOUT (serial data out), DIN (serial data in), SCLK (serial clock), and  $\overline{CS}$  (chip select). The MAX6916 acts as a slave device and the





Figure 1. Functional Diagram

**MAX6916** 



Figure 2. SPI Bus Timing Diagram

microcontroller acts as the master in an SPI application. CS is asserted low by the microcontroller to initiate a transfer and deasserted high to terminate a transfer. DIN transfers input data to the MAX6916 from the microcontroller, and DOUT transfers output data from the MAX6916 to the microcontroller. SCLK is used to synchronize data movement between the microcontroller and the MAX6916. SCLK, which is generated by the microcontroller, is active only during address and data transfer to any device on the SPI bus. The inactive clock polarity is usually programmable on the microcontroller side of the SPI interface. For the MAX6916, input data (DIN) is latched on the positive edge and output data (DOUT) is shifted out on the negative edge. There is one clock for each bit transferred. Address and data bits are transferred in groups of eight. Figure 2 shows an SPI bus timing diagram.

The SPI protocol allows for one of four combinations of serial clock phase and polarity from the microcontroller, through a 2-bit selection in its SPI control register. The clock polarity is specified by the CPOL control bit, which selects active-high or active-low clock, and has no significant effect on the transfer format. The clock-phase control bit, CPHA, selects one of two different transfer formats. The clock phase and polarity must be identical for the master and the slave. For the MAX6916, set the control bits to CPHA = 1 and CPOL = 1. This setting configures the system for data to be launched on the negative edge of SCLK and sampled on the positive edge. With CPHA equal to 1,  $\overline{CS}$  can remain low between successive data byte transfers, allowing burst-mode data transfers to occur.

Address and data bytes are shifted, most significant bit (MSB) first, into the serial data input DIN of the MAX6916 and out of the serial data output DOUT. Data is shifted out at the negative edge of SCLK and shifted in or sampled at the positive edge of SCLK. Any transfer requires the address of the byte to be followed by 1 or more bytes of data. Data is transferred out of DOUT for a read operation and into DIN for a write operation. When not transferring data out, DOUT is put into a highimpedance state (Figure 2).

To maximize battery life and prevent erroneous data from being entered into the MAX6916, the serial bus interface is disabled when V<sub>CC</sub> is below V<sub>RST</sub> or when RESET is active.

In order to initiate SPI communications with the MAX6916, CS needs to be driven low, after which an address/command byte must be input. The address/command byte specifies the register to or from which information is to be transferred, as well as the nature of the transfer (read or write). After the address/command byte, 1 or more data bytes can be written or read. For a single-byte transfer, 1 byte is written or read and then  $\overline{CS}$  is driven high by the microcontroller (Figures 3 and 5). For a multiple-byte transfer, however, multiple bytes can be read or written to the MAX6916 after the address/command byte has been written (Figures 4 and 6). In the case of burst operation, each read or write cycle causes the RTC register or RAM address to automatically increment. Incrementing continues (maximum value is 96 for RAM and 8 for register bank) until SPI transmission is terminated. To terminate the SPI transmission, drive  $\overline{CS}$  high.



#### Address/Command Byte

Each data transfer into or out of the MAX6916 is initiated by an address/command byte. The address/command byte specifies which registers are to be accessed, and if the access is a read or write. The address command byte is input MSB (bit 7) first. Bit 7 determines if a read (logic 1) or write (logic 0) takes place. Data transfers can occur 1 byte at a time or in multiple-byte burst mode. Bits 6–0 specify the designated register or RAM location to be read or written to. Figures 3, 4, 5, and 6 show the different transfer operations that can take place with the MAX6916.



Figure 3. SPI Interface Single Write



Figure 4. SPI Interface Multiple/Burst Write



Figure 5. SPI Interface Single Read

**MAX6916** 



Figure 6. SPI Interface Multiple/Burst Read

#### Chip Select ( $\overline{CS}$ )

 $\overline{\text{CS}}$  serves two functions. First,  $\overline{\text{CS}}$  turns on the control logic that allows access to the shift register for address/command and data transfer. Second,  $\overline{\text{CS}}$  provides a method of terminating either single-byte or multiple-byte data transfers. All data transfers are initiated by driving  $\overline{\text{CS}}$  low. If  $\overline{\text{CS}}$  is high, then DOUT is high impedance.

#### Serial Clock (SCLK)

A clock cycle on SCLK consists of a rising edge followed by a falling edge. For data input, data must be valid at DIN before the rising edge of the clock. For data outputs, bits are valid on DOUT after the falling edge of the clock.

#### Reading from the Timekeeping Registers

The timekeeping registers (seconds, minutes, hours, date, month, day, and year) and the control register can be read either with a single read (Figure 5) or a burst read (Figure 6). Since the RTC runs continuously and a read takes a finite amount of time, there is the possibility that the clock counters could change during a read operation, thereby reporting inaccurate timekeeping data. In the MAX6916, each clock counter's data is buffered by a latch. Clock counter data is latched by the SPI bus read command (on the falling edge of SCLK after the address/command byte has been sent by the master to read a timekeeping register). Collision-detection circuitry ensures that this does not happen coincident with a seconds counter update to ensure accurate time data is being read. This avoids time-data changes during a read operation. The clock counters continue to count and keep accurate time during the read operation.

If single reads are used to read each of the timekeeping registers individually, then it is necessary to do some error checking on the receiving end. An error can occur when the seconds counter increments before all the other registers are read out. For example, suppose a carry of 13:59:59 to 14:00:00 occurs during singleread operations of the timekeeping registers. Then the net data could become 14:59:59, which is erroneous real-time data. To prevent this with single-read operations, read the seconds register first (initial seconds) and store this value for future comparison. When the remaining timekeeping registers have been read out, read the seconds register again (final seconds). If the initial seconds value is 59, check that the final-seconds value is still 59; if not, repeat the entire single-read process for the timekeeping registers. A comparison of the initial-seconds value with the final-seconds value can indicate if there was a bus-delay problem in reading the timekeeping data (difference should always be 1s or less). Using a 2MHz bus speed, and sequential single reads, it would take under 75µs to read all seven of the timekeeping registers plus a second read of the seconds register.

The most accurate way to read the timekeeping registers is to perform a burst read. With burst reads, the main timekeeping registers (seconds, minutes, hours, date, month, day, year) and the control register are read sequentially, in the order listed with the seconds register first. They must be all read out as a group of eight registers, with 8 bytes each, for proper execution of the burst-read function. All seven timekeeping registers are latched upon the receipt of the burst-read command. Worst-case error that can occur between the actual time and the read time is 1s.



#### Writing to the Timekeeping Registers

The time and date can be set by writing to the timekeeping registers (seconds, minutes, hours, date, month, day, year, and century). To avoid changing the current time by an incomplete write operation, the current time value is buffered from being written directly to the clock counters. The new data sent replaces the current contents of this input buffer. This time update data is loaded into the clock counters at the rising edge of CS, which indicates the end of the SPI bus write operation. Collision-detection circuitry ensures that this does not happen coincident with a seconds-counter update to guarantee that accurate time data is being written. This avoids time data changes during a write operation. An incomplete write operation aborts the time-update procedures and the contents of the input buffer are discarded. The clock counter is reset immediately after a write to the seconds register or a burst write to the timekeeping registers. This process ensures that 1s clock tick is synchronous to timekeeping writes.

If single-write operations (Figure 3) are used to write to each of the timekeeping registers, then error checking is needed. If the seconds register is the one to be updated, update it first and then read it back and store its value as the initial seconds. Update the remaining timekeeping registers and then read the seconds register again (final seconds). If initial seconds was 59, ensure it is still 59. If initial seconds was not 59, ensure that final seconds is within 1s of initial seconds. If the seconds register is not to be written to, then read the seconds register first and save it as initial seconds. Write to the required timekeeping registers and then read the seconds register again (final seconds). If initial seconds was 59, ensure it is still 59. If initial seconds was not 59, ensure that final seconds is within 1s of initial seconds.

Although both single writes and burst writes are possible, the most accurate way to write to the timekeeping counters is to do a burst write (Figure 4). In the burst write, the main timekeeping registers (seconds, minutes, hours, date, month, day, year) and the control register are written sequentially. They must be all written to as a group of eight registers, with 8 bytes each, for proper execution of the burst-write function. All seven timekeeping registers and the control register are simultaneously loaded into the clock counters at the rising edge of  $\overline{CS}$ , at the end of the SPI bus write operation. The worst-case error that can occur between the actual time and the write time update is 1s.

To avoid rollover issues when writing time data to the MAX6916, the remaining time and date registers must be written within 1s of updating the seconds register when using single writes. For burst writes, all eight registers must be written within this period (1s).

The weekday data in the day register increments at midnight. Values that correspond to the day of week are user defined, but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on). If invalid values are written to the timekeeping registers, operation becomes undefined.

#### Registers

Tables 1 and 2 show the register map, as well as the register descriptions for the MAX6916.

#### **Control Register**

The control register contains bits for configuring the MAX6916 for custom applications. Bit D0 (BATT ON BLINK) and D1 (BATT LO BLINK) are used to enable a 1Hz blink rate on BATT\_ON and BATT\_LO when they are active; see the Battery Test section for details. D2 (WD TIME) and D3 (WD EN) are used to enable the watchdog function and select its timeout. For details, see the Watchdog Input section. D5 (INT/EXT TEST) sets whether the internal resistor ratio or an external resistor ratio is to be used to check for the low-battery condition; see the Battery Test section for details. D6 (XTAL EN) enables the crystal-fail-detect circuitry when set. See the Crystal-Fail Detect section for details. D7 (WP) is the write-protect bit. Before any write operation to the registers (except the control register) or RAM, bit 7 must be zero. When set to one, the write-protect bit prevents write operations to any register (except the control register) or RAM locations.

#### Timekeeping and Alarm Thresholds Registers

Time and date data is stored in the timekeeping and alarm threshold registers in BCD format as shown in Table 1. The weekday data in the day register is user defined (a common format is 1 = Sunday, 2 = Monday, etc.).

#### AM-PM/12–24 Mode

For both timekeeping and alarm threshold registers (Table 1), D7 of the hours register is defined as the 12hr or 24hr mode-select bit. When set to one, the 12hr mode is selected. In the 12hr mode, D5 is the AM/PM bit with logic one being PM. In the 24hr mode, D5 is the second 10hr bit (20hr to 23hr).

### Table 1. Register Map

| FUNCTION     A7     A6     A5     A4     A3     A2     A1     A0       CLOCK     R     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | REGISTER ADDRESS |                |            |          |            |            |         |         |          | REGISTER FUNCTION |       |           |          |          |          |          |      |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|------------|----------|------------|------------|---------|---------|----------|-------------------|-------|-----------|----------|----------|----------|----------|------|------|
| BURST         W         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <th>FUNCTION</th> <th>A7</th> <th><b>A</b>6</th> <th>A5</th> <th><b>A</b>4</th> <th><b>A</b>3</th> <th>A2</th> <th>A1</th> <th>A0</th> <th>VALUE</th> <th>D7</th> <th>D6</th> <th>D5</th> <th>D4</th> <th>D3</th> <th>D2</th> <th>D1</th> <th>D0</th> | FUNCTION         | A7             | <b>A</b> 6 | A5       | <b>A</b> 4 | <b>A</b> 3 | A2      | A1      | A0       | VALUE             | D7    | D6        | D5       | D4       | D3       | D2       | D1   | D0   |
| SEC       W       0       0       0       0       1       POR STATE       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 <th< td=""><td></td><td></td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></th<>                                                                                                                                                                                  |                  |                | 0          | 0        | 0          | 0          | 0       | 0       | 0        |                   |       |           |          |          |          |          |      |      |
| SEC       W       0       0       0       0       1       POR STATE       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 <th< td=""><td></td><td>B</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>0–59</td><td>0</td><td>-</td><td>10 SEC</td><td></td><td></td><td>1 SI</td><td>EC</td><td></td></th<>                                                                                                                                                                      |                  | B              |            |          |            |            |         |         |          | 0–59              | 0     | -         | 10 SEC   |          |          | 1 SI     | EC   |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SEC              |                | 0          | 0        | 0          | 0          | 0       | 0       | 1        | POR STATE         |       |           |          | 0        | 0        |          | 1    | 0    |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | D              |            |          |            |            |         |         | 1        | 0-59              |       |           | 10 MIN   |          | -        | 1.1      | AINI |      |
| HR $\frac{1}{W}$ 0       0       0       0       1       1       0       23       1223       1       10HR       1HR       1HR         POR STATE       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                 | MIN              |                | 0          | 0        | 0          | 0          | 0       | 1       | 0        |                   |       |           | 1        | 0        | 0        | 1        |      | 0    |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                |            | ·        | ·          |            | ·       | 1       |          |                   |       |           |          |          |          |          |      |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | HR               |                | 0          | 0        | 0          | 0          | 0       | 1       | 1        | 00–23             | 12/24 | 0         |          | 10 HR    |          | 1 -      | -IR  |      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  | VV             |            |          |            |            |         | 1       | 1        | 01–12             | 12/21 | Ŭ         |          | 101111   |          |          |      |      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                |            |          |            |            |         |         |          | POR STATE         | 0     | 0         | 0        | 0        | 0        | 0        | 0    | 0    |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                |            |          |            |            |         | -       |          | 01-28/29          |       |           | 10.0     | ATE      |          | 1.04     | TE   |      |
| MONTH $\frac{R}{W}$ 0       0       0       1       0       1         DAY $\frac{R}{W}$ 0       0       0       1       0       1       0       1         DAY $\frac{R}{W}$ 0       0       0       1       1       0       1       0       0       0       0       1       1       0       0       0       0       0       1       1       0       0       0       0       0       1       1       0       0       0       0       1       1       0       0       0       0       0       1       1       0       0       0       1       1       0       0       0       1       1       0       0       0       1       1       0       0       0       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                                   | DATE             |                | 0          | 0        | 0          | 0          | 1       | 0       | 0        |                   |       |           | -        | -        | 0        | 1        | 1    |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                |            |          |            |            |         | 1       |          |                   |       |           |          |          |          |          |      |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MONTH            | R              | 0          | 0        | 0          | 0          | 1       | 0       | 1        |                   |       |           |          | -        | 0        | -        | 1    |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | VV             |            |          |            |            |         |         |          | FOR STATE         | 0     | 0         | U        | U        | 0        | U        | U    |      |
| W       I       I       POR STATE       0       0       0       0       0       0       0       0       1         YEAR       R       0       0       0       1       1       1       0       0       0       0       0       0       0       1       1         YEAR       R       0       0       0       1       1       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                     | DAY              |                | 0          | 0        | 0          | 0          | 1       | 1       | 0        |                   |       | 0         |          |          |          |          | -    |      |
| YEAR $\overline{W}$ 0       0       0       0       1       1       1       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                   |                  | W              |            |          |            |            |         |         |          | POR STATE         | 0     | 0         | 0        | 0        | 0        | 0        | 0    | 1    |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VEAD             | R              | 0          | 0        | 0          | 0          | 1       | 1       | 1        | 00–99             |       | 10 YE     | AR       |          |          | 1 YE     | AR   |      |
| CONTROL $\overline{W}$ 0       0       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       <                                                                                                                                                                                                                                                                                                                                                                        | TEAN             | $\overline{W}$ | U          | U        | U          | U          |         |         | I        | POR STATE         | 0     | 1         | 1        | 1        | 0        | 0        | 0    | 0    |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | R              |            |          |            |            |         |         |          |                   |       |           | INT/     |          |          |          | BATT | BATT |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CONTROL          |                | 0          | 0        | 0          | 1          | 0       | 0       | 0        |                   | WP    |           | EXT      | 0        |          |          | LO   | ON   |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                |            |          |            |            |         |         |          |                   |       |           |          |          |          |          |      |      |
| CENTURY $\overline{W}$ 0       0       1       0       0       1       0       1       POR STATE       0       0       1       1       0       0       1         ALARM<br>CONFIGURATION $\overline{W}$ 0       0       0       1       0       1       0       1       0       0       1       1       0       0       1         STATUS $\overline{W}$ 0       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 </td <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>PORSIALE</td> <td>0</td> <td>1</td> <td>0</td> <td>0</td> <td>1</td> <td>U</td> <td>0</td> <td>0</td>                                                                                                                                                               |                  |                |            |          |            |            |         |         |          | PORSIALE          | 0     | 1         | 0        | 0        | 1        | U        | 0    | 0    |
| CLIVINIT $\overline{W}$ 0       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                               |                  | R              | _          |          |            |            |         |         |          | 00–99             |       | 1000 Y    | EAR      |          |          | 100 YE   | EAR  |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CENTURY          |                | 0          | 0        | 0          | 1          | 0       | 0       | 1        |                   | 0     | 0         | 0        | 1        | 1        | 0        | 0    | 1    |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ALARM            | D              |            | <u> </u> |            |            |         |         |          |                   |       |           |          |          |          |          |      |      |
| R     0     0     1     1     0     0       STATUS     R     0     0     0     1     1     0     0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |                | 0          | 0        | 0          | 1          | 0       | 1       | 0        |                   |       | YEAR      | DAY      | ONTH     | DATE     | HR       | MIN  | SEC  |
| STATUS $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                |            |          |            |            |         |         |          |                   |       |           |          |          |          |          |      |      |
| STATUS     W     0     0     0     1     1     0     0       FAIL     EG     STATUS     FAIL     EG     BAIT     ALM     0     0     0     0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                |            |          |            |            |         |         |          | POR STATE         | 0     | 0         | 0        | 0        | 0        | 0        | 0    | 0    |
| STATUS     W     0     0     0     1     1     0     0       FAIL     EG     STATUS     FAIL     EG     BAIT     ALM     0     0     0     0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                |            |          |            |            |         |         |          |                   |       |           |          |          |          |          |      |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STATUS           |                | 0          | 0        | 0          | 1          | 1       | 0       | 0        |                   | XTAL  | E G       | BATT     | ALM      | 0        | 0        | 0    |      |
| POR STATE         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                   |                  | VV             |            |          | I          |            | L       |         |          |                   | FAIL  | DA<br>VAI | LO       | OUT      |          |          |      |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                |            |          |            |            |         |         |          | POR STATE         | 0     | 0         | 0        | 0        | 0        | 0        | 0    | 0    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                |            |          |            |            |         |         |          |                   |       | 1         | <u> </u> | <u> </u> | <u> </u> | <u> </u> | 1    |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                |            |          | _          |            |         |         |          |                   |       |           |          |          |          |          |      |      |
| POR STATE DEFINES THE POWER-ON RESET STATE OF THE REGISTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | POR S          | STATE      | DEFINES  | 5 THE PC   | WER-O      | N RESET | STATE C | )F THE R | STER              |       |           |          |          |          |          |      |      |

### Table 1. Register Map (continued)

Γ

| FUNCTION              |             |    |    |    | R ADDF |    |    |    |                        |                |         |             | ISTER    |          |          |          |     |
|-----------------------|-------------|----|----|----|--------|----|----|----|------------------------|----------------|---------|-------------|----------|----------|----------|----------|-----|
| FUNCTION              | A7          | A6 | A5 | A4 | A3     | A2 | A1 | A0 | VALUE                  | D7             | D6      | D5          | D4       | D3       | D2       | D1       |     |
| BATT TEST             | 0           | 0  | 0  | 0  | 1      | 1  | 0  | 1  |                        |                |         |             |          |          |          |          |     |
| ALARM<br>THRESHOLDS:  |             |    |    |    |        |    |    |    |                        |                |         |             |          |          |          |          |     |
| SEC                   | R           | 0  | 0  | 0  | 1      | 1  | 1  | 0  | 0-59<br>POR STATE      | 0              | 1       | 10 SEC      | 1        | 1        | 1 S      | EC 1     |     |
|                       | VV          |    |    |    |        |    |    |    |                        | 0              |         |             |          |          |          |          | 1   |
| MIN                   | R           | 0  | 0  | 0  | 1      | 1  | 1  | 1  | 0-59<br>POR STATE      | 0              | 1       | 10 MIN<br>1 | 1        | 1        | 1 N      | 1IN<br>1 | Т   |
|                       |             | ļ  |    |    |        |    |    |    |                        |                |         |             |          |          |          |          |     |
| HR                    | R           | 0  | 0  | 1  | 0      | 0  | 0  | 0  | 00–23                  | 12/24          | 0       | 10 HR       | 10 HR    |          | 11       | IR       |     |
|                       | VV          |    |    |    |        |    | 1  |    | 01–12                  | 12/24          | Ű       | AM/<br>PM   |          |          |          |          |     |
|                       |             |    |    |    |        |    |    |    | POR STATE              | 1              | 0       | 1           | 1        | 1        | 1        | 1        |     |
|                       | R           |    |    |    |        |    |    |    | 01-28/29               | 0              | 0       | 10 D/       | ATF      |          | 1 D.A    | TF       |     |
| DATE                  | W           | 0  | 0  | 1  | 0      | 0  | 0  | 1  | 01–30/31<br>POR STATE  |                | 0       | 1           | 1        | 1        | 1        | 1        |     |
| MONTH                 | R           | 0  | 0  | 4  | 0      | 0  | 4  | 0  | 01-12                  | 0              | 0       | 0           | 10 M     |          | 1 M0     | NTH      |     |
| MONTH                 | W           | 0  | 0  | 1  | 0      | 0  | 1  | 0  | POR STATE              | 0              | 0       | 0           | 1        | 1        | 1        | 1        |     |
| DAY                   | R           | 0  | 0  | 1  | 0      | 0  | 1  | 1  | 01–07                  | 0              | 0       | 0           | 0        | 0        | V        | VEEKDA   | Y   |
| DAT                   | W           | 0  | 0  |    | 0      | 0  |    | I  | POR STATE              | 0              | 0       | 0           | 0        | 0        | 1        | 1        |     |
| YEAR                  | R           | 0  | 0  | 1  | 0      | 1  | 0  | 0  | 00–99                  | 10 YEAR 1 YEAR |         |             | AR       | _        |          |          |     |
|                       | W           | 0  | Ŭ  |    | 0      |    | 0  | 0  | POR STATE              | 1              | 1       | 1           | 1        | 1        | 1        | 1        |     |
| TEST<br>ONFIGURATION  | R           | 0  | 0  | 1  | 0      | 1  | 0  | 1  | POR STATE              | 0              | 0       | 0           | 0        | 0        | 0        | 0        | Т   |
| (FACTORY<br>RESERVED) | W           |    |    |    |        |    |    |    |                        |                |         |             |          | _        |          |          |     |
|                       | <b>D</b> C. |    |    |    |        |    |    |    |                        |                |         |             |          |          |          |          |     |
| RAM REGISTE           | R           |    |    |    |        |    |    |    |                        |                |         |             |          |          |          |          | Т   |
| RAM 0                 | W           | 0  | 0  | 1  | 1      | 1  | 1  | 1  | RAM DATA 0<br>00h-FFh  | Х              | Х       | Х           | Х        | Х        | Х        | Х        |     |
|                       |             |    |    |    | :      |    |    |    |                        |                |         |             |          | :        |          |          |     |
|                       |             |    | 1  | 1  | •      |    |    |    |                        |                |         | 1           | T        | •        | 1        |          |     |
| RAM 95                | R           | 1  | 1  | 1  | 1      | 1  | 1  | 0  | RAM DATA 95<br>00h–FFh | Х              | Х       | X           | Х        | Х        | Х        | Х        |     |
|                       |             |    |    |    |        |    |    |    |                        |                |         |             |          |          |          |          | _   |
| RAM BURST             | R           | 1  | 1  | 1  | 1      | 1  | 1  | 1  |                        |                |         |             |          |          |          |          |     |
|                       | VV          | L  | 1  | I  | I      | L  | L  | ļ] |                        |                |         |             |          |          |          |          |     |
|                       |             |    |    |    |        |    |    |    | POR ST                 | ATF DE         | FINES T |             | FR-ON RI | SFT ST   | ATE OF 1 | HE REG   | T2I |
|                       |             |    |    |    |        |    |    |    | 101101                 |                |         |             |          | -921 01/ |          |          | .01 |
|                       |             |    |    |    |        |    |    |    |                        |                |         |             |          |          |          |          |     |

Clock-Burst Mode

Addressing the clock-burst register specifies burstmode operation. In this mode, the first eight clock/calendar registers (seven timekeeping and the control register) can be consecutively read or written to by using the address/command byte 00h for a write or 80h for a read (Table 1). If the write-protect bit is set to one when a write-clock/calendar-burst mode is specified, no data transfer occurs to any of the seven timekeeping registers or the control register. When writing to the clock/calendar registers in the burst mode, the first eight registers must be written to for the data to be transferred; see Table 2.

RAM

The static RAM consists of 96 x 8 bits addressed consecutively in the RAM address/command space. Address/commands (1Fh to 7Eh) are used for RAM writes and address/commands (9Fh to FEh) are used for RAM reads (Table 2).

#### RAM-Burst Mode

Sending the RAM burst address/command (7Fh for write, FFh for read) specifies burst-mode operation. In this mode, the 96 RAM locations can be consecutively read or written to starting with bit 7 of address/command 1Fh for writes, and 9Fh for reads. A burst read outputs all 96 bytes of RAM. When writing to RAM in burst mode, it is not necessary to write all 96 bytes for the data to transfer; each complete byte written is transferred to the RAM. When reading from RAM, data is output until all 96 bytes have been read, or until the CS is driven high.

**Status Register** The status register contains individual bits for monitoring the status of several functions of the MAX6916. Bits D0–D3 are unused and always read zero (Table 1). D4 (ALM OUT) reflects the state of the alarm function; see the *Alarm Function* section for details. D5 (BATT LO) indicates the state of the battery connected to VBATT; see the *Battery Test* section for more information. D6 (DATA VALID) alerts the user if all power was lost. See the *Data Valid Bit* section for details. D7 (XTAL FAIL) is the output of the crystal-fail detect circuit. See the *Crystal-Fail Detect* section for details.

#### **Power Control**

VBATT provides power as a battery backup. V<sub>CC</sub> provides the primary power in dual-supply systems where VBATT is connected as a backup source to maintain timekeeping in the absence of primary power. When V<sub>CC</sub> rises above the reset threshold, V<sub>RST</sub>, V<sub>CC</sub> powers the MAX6916. When V<sub>CC</sub> falls below the reset threshold, V<sub>RST</sub>, and is less than V<sub>TRD</sub>, V<sub>BATT</sub> powers the

MAX6916. If V<sub>CC</sub> falls below the reset threshold, V<sub>RST</sub>, and is more than V<sub>TRU</sub>, V<sub>CC</sub> still powers the MAX6916. The V<sub>CC</sub> slew rate in power-down is limited to 10V/ms (max) for proper data retention.

#### **VOUT Function**

Vout is an output supply voltage for battery-backed-up devices such as SRAM. When V<sub>CC</sub> rises above the reset threshold or is greater than V<sub>BATT</sub>, V<sub>OUT</sub> connects to V<sub>CC</sub> (Figure 16). When V<sub>CC</sub> falls below V<sub>RST</sub> and V<sub>BATT</sub>, V<sub>OUT</sub> connects to V<sub>BATT</sub>. There is a typical  $\pm$ 100mV hysteresis associated with the switching between V<sub>CC</sub> and V<sub>BATT</sub> on the V<sub>OUT</sub> output. Connect a 0.1µF capacitor from V<sub>OUT</sub> to GND.

#### **Power-On Reset (POR)**

The MAX6916 contains an integral POR circuit that ensures all registers are reset to a known state on powerup. Once either V<sub>CC</sub> or V<sub>BATT</sub> rises above 1.6V (typ), the POR circuit releases the registers for normal operation. When V<sub>CC</sub> or V<sub>BATT</sub> drops to less than 0.9V (typ), the MAX6916 resets all register contents to the POR defaults.

#### **Oscillator Start Time**

The MAX6916 oscillator typically takes 1s to 2s to begin oscillating. To ensure the oscillator is operating correctly, the system software should validate proper timekeeping. This validation is accomplished by reading the seconds register. Any reading with more than 0s, from the POR value of 0s, is a validation of proper startup.

#### **Alarm-Generation Function**

The alarm function is configured using the alarm-configuration register and the alarm-threshold registers (Tables 1 and 2). Writing a one to D7 (ONE SEC) in the alarm-configuration register sets the alarm function to occur once every second, regardless of any other setting in the alarm-configuration register or in any of the alarm-threshold registers. When the alarm is triggered, D4 (ALM OUT) in the status register is set to one and the open-drain alarm output ALM goes low. The alarm is cleared by reading or writing to the alarm-configuration register or by reading or writing to any of the alarmthreshold registers. This process resets the ALM output to a high and the ALM OUT bit to zero.

When D7 (ONE SEC) is set to zero in the alarm-configuration register, then the alarm function is set by the remaining bits in the alarm-configuration register and the contents of the respective alarm-threshold register. For example, writing 01h (0000 0001) to the alarm-configuration register causes the alarm to trigger every time the seconds-timekeeping register matches the seconds alarm-threshold register (i.e., once every minute on a specific second). Writing 02h (0000 0010) to the alarm-configuration register causes the alarm to



### Table 2. Hex Register Address and Description

| WRITE ADDRESS/COMMAND<br>(HEX) | READ ADDRESS/COMMAND<br>(HEX) | DESCRIPTION             | POR SETTING<br>(HEX) |  |  |  |
|--------------------------------|-------------------------------|-------------------------|----------------------|--|--|--|
| 00                             | 80                            | Clock burst             | N/A                  |  |  |  |
| 01                             | 81                            | Seconds                 | 00                   |  |  |  |
| 02                             | 82                            | Minutes                 | 00                   |  |  |  |
| 03                             | 83                            | Hour                    | 00                   |  |  |  |
| 04                             | 84                            | Date                    | 01                   |  |  |  |
| 05                             | 85                            | Month                   | 01                   |  |  |  |
| 06                             | 86                            | Day                     | 01                   |  |  |  |
| 07                             | 87                            | Year                    | 70                   |  |  |  |
| 08                             | 88                            | Control                 | 48                   |  |  |  |
| 09                             | 89                            | Century                 | 19                   |  |  |  |
| 0A                             | 8A                            | Alarm configuration     | 00                   |  |  |  |
| 0C                             | 8C                            | Status                  | 00                   |  |  |  |
| 0D                             | N/A                           | Battery test            | N/A                  |  |  |  |
| 0E                             | 8E                            | Seconds alarm threshold | 7F                   |  |  |  |
| OF                             | 8F                            | Minutes alarm threshold | 7F                   |  |  |  |
| 10                             | 90                            | Hours alarm threshold   | BF                   |  |  |  |
| 11                             | 91                            | Date alarm threshold    | 3F                   |  |  |  |
| 12                             | 92                            | Month alarm threshold   | 1F                   |  |  |  |
| 13                             | 93                            | Day alarm threshold     | 07                   |  |  |  |
| 14                             | 94                            | Year alarm threshold    | FF                   |  |  |  |
| 15                             | 95                            | Test configuration      | 00                   |  |  |  |
| 1F                             | 9F                            | RAM 0                   | Indeterminate        |  |  |  |
| 20                             | AO                            | RAM 1                   | Indeterminate        |  |  |  |
| 21                             | A1                            | RAM 2                   | Indeterminate        |  |  |  |
| 22                             | A2                            | RAM 3                   | Indeterminate        |  |  |  |
| 23                             | A3                            | RAM 4                   | Indeterminate        |  |  |  |
| •                              | •                             | •                       | •                    |  |  |  |
| •                              | •                             | •                       | •                    |  |  |  |
| •                              | •                             | •                       | •                    |  |  |  |
| 7A                             | FA                            | RAM 91                  | Indeterminate        |  |  |  |
| 7B                             | FB                            | RAM 92                  | Indeterminate        |  |  |  |
| 7C                             | FC                            | RAM 93                  | Indeterminate        |  |  |  |
| 7D                             | FD                            | RAM 94                  | Indeterminate        |  |  |  |
| 7E                             | FE                            | RAM 95                  | Indeterminate        |  |  |  |
| 7F                             | FF                            | RAM BURST               | N/A                  |  |  |  |

7FFFtrigger on a minutes match (i.e., once every hour).secWriting a 4Fh (0100 1111) to the alarm configurationspec

register causes the alarm to be triggered on a specific

second, of a specific minute, of a specific hour, of a specific date, of a specific year.

When setting the alarm-threshold registers, ensure that

both the hour-timekeeping register and the hour-alarmthreshold register are using the same hour format (either 12hr or 24hr format).

The alarm function as well as the  $\overline{\text{ALM}}$  output are operational in both V<sub>CC</sub> and battery-backup mode.

#### **Crystal-Fail Detect**

The crystal-fail detect circuit looks for a loss of oscillation from the 32.768kHz oscillator for 30 cycles (typ) or more. Both the control register and the status register are used in the crystal-failure detection scheme (Table 1).

The crystal-fail detect circuit sets the XTAL FAIL bit in the status register to one for a crystal failure and to zero for normal operation. Once the status register is read, the XTAL FAIL bit is reset to zero, if it was previously one. If the crystal-fail-detect circuit continues to sense a failed crystal, then the XTAL FAIL bit is set again.

On initial power-up, the crystal-fail detect circuit is enabled. Since it takes a while for the low-power, 32.768kHz oscillator to start, the XTAL FAIL bit in the status register can be set to one, indicating a crystal failure. The XTAL FAIL bit should be polled a number of times to see if it is set to zero for successive polls. If the polling is far enough apart, a few polled results could guarantee that a maximum of 10s had elapsed since power-on, at which time the oscillator would be considered truly failed if the XTAL FAIL bit remains one.

On subsequent power-ups, when XTAL EN is set to one, if XTAL FAIL is set to one, time data should be considered suspect.

The crystal-fail-detection circuit functions in both V<sub>CC</sub> and V<sub>BATT</sub> modes when the XTAL EN bit is set in the control register.

#### **Manual Reset Input**

A logic-low on  $\overline{\text{MR}}$  asserts  $\overline{\text{RESET}}$ .  $\overline{\text{RESET}}$  remains asserted while  $\overline{\text{MR}}$  is low, and for t<sub>RP</sub> after it returns high (Figure 7).  $\overline{\text{MR}}$  has an internal pullup resistor, so it can be left open if it is not used. Internal debounce circuitry requires a minimum low time on the  $\overline{\text{MR}}$  input of 1µs with 35ns maximum glitch immunity.

#### **Reset Output**

A microprocessor's ( $\mu$ P's) reset input starts the  $\mu$ P in a known state. The MAX6916's  $\mu$ P supervisory circuit asserts a reset to prevent code-execution errors during power-up, power-down, and brownout conditions. The RESET output is guaranteed to be active for 0V < V<sub>CC</sub> < V<sub>RST</sub>, provided V<sub>BATT</sub> is greater than V<sub>BATT</sub> (min). If V<sub>CC</sub> drops below and then exceeds the reset threshold, an internal timer keeps RESET active for the reset timeout period t<sub>RP</sub>; after this interval, RESET becomes



Figure 7. Manual Reset Timing Diagram

inactive high. This condition occurs at either power-up or after a  $V_{CC}$  brownout.

The RESET output is also activated when the watchdog interrupt function is enabled but no transition is detected on the WDI input. In this case, RESET is active for the period trap before becoming inactive again. When RESET is active, all inputs—WDI, MR, CE\_IN, DIN, CS, and SCLK—are disabled. DOUT is also disabled.

The MAX6916EO30 is optimized to monitor  $3.0V \pm 10\%$  power supplies. Except when MR is asserted, RESET is not active until V<sub>CC</sub> falls below 2.7V (3.0V - 10%), but is guaranteed to occur before the power supply falls below 2.5V (3.0V - 15%).

The MAX6916EO33 is optimized to monitor  $3.3V \pm 10\%$  power supplies. Except when MR is asserted, RESET is not active until V<sub>CC</sub> falls below 3.0V (3.0V is just above 3.3V - 10%), but is guaranteed to occur before the power supply falls below 2.8V (3.3V - 15%).

The MAX6916EO50 is optimized to monitor  $5.0V \pm 10\%$  power supplies. Except when MR is asserted, RESET is not active until V<sub>CC</sub> falls below 4.5V (5.0V - 10%), but is guaranteed to occur before the power supply falls below 4.2V (4.2V is just below 5.0V - 15%).

#### **Negative-Going Vcc Transients**

The MAX6916 is relatively immune to short-duration negative transients (glitches) while issuing resets to the  $\mu$ P during power-up, power-down, and brownout conditions. Therefore, resetting the  $\mu$ P when V<sub>CC</sub> experiences only small glitches is usually not recommended. Typically, a V<sub>CC</sub> transient that goes 150mV below the reset threshold and lasts for 50µs or less does not cause a reset pulse to be issued. A 0.1µF capacitor mounted close to the V<sub>CC</sub> pin provides additional transient immunity.





Figure 8. Interfacing to µP with Bidirectional Reset I/O

#### Interfacing to Microprocessors with Bidirectional Reset Pins

Microprocessors with bidirectional reset pins, such as the Motorola 68HC11 series, can contend with the MAX6916 RESET output. If, for example, the RESET output is driven high and the  $\mu P$  wants to pull it low, indeterminate logic levels can result. To correct this, connect a 4.7k $\Omega$  resistor between the RESET output and the  $\mu P$  reset I/O as shown in Figure 8. Buffer the RESET output to other system components.

#### **Battery-On Output**

The battery-on output,  $\overrightarrow{BATT_ON}$ , is an open-drain output that indicates when the MAX6916 is powered from the backup-battery input, V<sub>BATT</sub>. When V<sub>CC</sub> falls below the reset threshold, V<sub>RST</sub>, and below V<sub>BATT</sub>, V<sub>OUT</sub> switches from V<sub>CC</sub> to V<sub>BATT</sub> and  $\overrightarrow{BATT_ON}$  becomes low. When V<sub>CC</sub> rises above the reset threshold, V<sub>RST</sub>, V<sub>OUT</sub> reconnects to V<sub>CC</sub> and  $\overrightarrow{BATT_ON}$  becomes high (open-drain output with pullup resistor). If desired, the BATT\_ON output can be register selected, through the BATT ON BLINK bit in the control register, to toggle on and off (0.5s on, 0.5s off) when active. The POR default is logic zero for no blink.

#### Watchdog Input

The watchdog circuit monitors the  $\mu$ P's activity. If the  $\mu$ P does not toggle the watchdog input (WDI) within the register-selectable watchdog-timeout period, RESET is asserted for t<sub>RP</sub>. At the same time, the WD EN and WD TIME bits in the control register (Table 1) are reset to zero and can only be set again by writing the appropriate command to the control register. Thus, once a RESET is asserted due to a watchdog timeout, the watchdog function is disabled (Figure 9).



Figure 9. Watchdog Timing Diagram

WDI can detect pulses as short as  $t_{WDI}$ . Data bit D2 in the control register controls the selection of the watchdog-timeout period. The power-up default is 1.6s (D2 = 0). A reset condition returns the timeout to 1.6s (D2 = 0). If D2 is set to one, then the watchdog-timeout period is changed to 200ms. Data bit D3 in the control register is the watchdog-enable function. A logic zero disables the watchdog function, while a logic one enables it. The POR state of WD EN is logic one, or the watchdog function is enabled. Disable the watchdog function by writing a zero to the WD EN bit in the control register, within the 1.6s POR default timeout after power-up.

WDI does not include a pulldown or pullup feature. For this reason, WDI should not be left floating. When the WD EN bit in the control register is set to zero, WDI should be connected to V<sub>CC</sub> or GND. WDI is disabled and does not draw cross-conduction current when V<sub>CC</sub> falls below V<sub>RST</sub>.

#### Watchdog Software Considerations

There is a way to help the watchdog-timer monitor software execution more closely, which involves setting and resetting the watchdog input at different points in the program rather than "pulsing" the watchdog input. This technique avoids a "stuck" loop, in which the watchdog timer would continue to be reset within the loop, keeping the watchdog from timing out. Figure 10 shows an example of a flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, then set high again when the program returns to the beginning. If the program should "hang" in any subroutine, the problem would quickly be corrected since the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset to be issued.





Figure 10. Watchdog Flow Diagram

#### **Chip-Enable Gating**

Internal gating of chip-enable (CE) signals prevents erroneous data from corrupting external SRAM in the event of an undervoltage condition. The MAX6916 uses a transmission gate from CE\_IN to CE\_OUT (Figure 11). During normal operation (RESET inactive), the transmission gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the external SRAM. The short CE propagation delay from CE\_IN to CE\_OUT enables the MAX6916 to be used with most microprocessors. If CE\_IN is low when reset asserts, CE\_OUT remains low for t<sub>RCE</sub> to permit completion of the current write cycle.

#### **Chip-Enable Input**

The CE transmission gate is disabled and  $\overline{CE_{IN}}$  is high impedance (disabled mode) while **RESET** is active. During a power-down sequence when V<sub>CC</sub> passes the reset threshold, the CE transmission gate disables and CE\_IN immediately becomes high impedance if the voltage at  $\overline{CE_IN}$  is high. If  $\overline{CE_IN}$  is low when **RESET** becomes active, the CE transmission gate disables at the moment CE\_IN goes high or tRCE after RESET is active, whichever occurs first (see the Chip-Enable Timing section). This condition permits the current write cycle to complete during power-down. The CE transmission gate remains disabled and CE\_IN remains high impedance (regardless of  $\overline{CE_{IN}}$  activity) for most of the reset-timeout period (t<sub>RST</sub>) any time a RESET is generated. When the CE transmission gate is enabled, the impedance of  $\overline{CE_{IN}}$  appears as a 46 $\Omega$ (typ) load in series with the load at  $\overline{CE}_{OUT}$ .



Figure 11. Chip-Enable Gating

The propagation delay through the CE transmission gate depends on V<sub>CC</sub>, the source impedance of the driver connected to  $\overline{CE_{IN}}$ , and the loading on  $\overline{CE_{OUT}}$  (see the Chip-Enable Propagation Delay vs.  $\overline{CE_{OUT}}$  (see the Chip-Enable Propagation Delay vs.  $\overline{CE_{OUT}}$  Load Capacitance graph in the *Typical Operating Characteristics*). For minimum propagation delay, the capacitive load at  $\overline{CE_{OUT}}$  should be minimized, and a low-output-impedance driver should be used on  $\overline{CE_{IN}}$  (Figure 12).



Figure 12. Propagation Delay Test Circuit





Figure 13. Chip-Enable Timing Diagram

#### **Chip-Enable Output**

When the CE transmission gate is enabled, the impedance seen at  $\overline{CE}_{OUT}$  is equivalent to a 46 $\Omega$  (typ) resistor in series with the source driving  $\overline{CE}_{IN}$ . In the disabled mode, the transmission gate is off and an active pullup connects  $\overline{CE}_{OUT}$  to  $V_{OUT}$  (see Figures 11 and 13). This pullup turns off when the transmission gate is enabled.

#### **Test Configuration Register**

This is a read-only register.

#### Data Valid Bit

DATA VALID has a POR setting of zero, indicating that the data in the MAX6916 RTC is not guaranteed to be valid (Table 1). A read of the status register sets the DATA VALID bit to one, indicating valid data in the MAX6916 RTC. In a system that uses a backup power supply, the DATA VALID bit should be set to one by the system software on first system power-up by reading the status register. After that, any time the system recovers from a reset condition caused by V<sub>CC</sub> < V<sub>RST</sub>, the DATA VALID bit can be read to see if the data stored during



operation from the backup power supply is still valid (i.e., the backup power supply did not drop out). A one indicates valid data, and a zero indicates corrupted data. Any time the internal supply to the MAX6916 (either VBATT or V<sub>CC</sub> depending upon the operating conditions) drops below 1.5V to 1.6V (typ), the DATA VALID bit is set to zero even if it has recently been set by a read of the status register.

#### **Battery Test**

#### **Battery-Test Normal Operation**

In normal operation, the battery-test circuitry uses the control register POR settings of INT/EXT TEST, which is set to logic-low as default (Table 1). In this mode, all battery-test load resistors and threshold settings are internal. When V<sub>CC</sub> rises above V<sub>RST</sub>, the MAX6916 automatically performs one power-on battery monitor test. Additionally, a battery check is performed every time that a reset is issued, either from a manual reset or from a watchdog timeout. After that, periodic battery voltage monitoring at the factory-programmed time interval of 24hr begins while V<sub>CC</sub> is applied.



Figure 14. MAX6916 Battery Load and Test Circuit

After each 24hr period (tBTCN) has elapsed, the MAX6916 connects V<sub>BATT</sub> to an internal 0.91M $\Omega$  (typ) test resistor (RSET+\_INT + RSET-\_INT) for 1s (tBTPW) (Figure 14). During this 1s, if VBATT falls below the factory-programmed battery trip point VBTP, the opendrain, battery-low output, BATT\_LO, is asserted active low and the BATT LO bit in the status register is set to one. The BATT LO output can be register selected to toggle at a 1Hz rate (0.5s on, 0.5s off) when active. Once BATT LO is active, the 24hr tests stop until a fresh battery is inserted and BATT LO is cleared by writing any data to the battery test register at address 0x0D (Figure 15). Writing to this register performs a battery test and provided that the fresh battery is not low, deactivates the BATT LO output and resets BATT LO in the status register. Normal 24hr testing resumes. If a different load or BATT LO thresholds are desired for testing the backup battery, then external program resistors can be used in conjunction with the TRIP and TEST inputs (see the Battery-Test Control Register and Other Test Options section).

Battery replacement following  $\overline{\text{BATT}\_\text{LO}}$  activation should be done with V\_{CC} nominal and not in battery-

backup mode so that SRAM data is not lost. Alternatively, if SRAM data need not be saved, the battery can be replaced with the V<sub>CC</sub> supply removed. If a battery is replaced in battery-backup mode, sufficient time must be allowed for the voltage on the V<sub>OUT</sub> output to decay to zero. This timing ensures that the freshness-seal mode of operation has been reset and is active when V<sub>CC</sub> is powered up again. If insufficient time is allowed, then V<sub>CC</sub> must exceed V<sub>BATT</sub> during the subsequent power-up to ensure that the MAX6916 has left battery-backup mode (Figure 16).

The MAX6916 does not constantly monitor an attached battery because such monitoring would drastically reduce the life of the battery. As a result, the MAX6916 only tests the battery for 1s every 24hr. If a good battery (one that has not been previously flagged with BATT\_LO) is removed between battery tests, the MAX6916 does not immediately sense the removal and does not activate BATT\_LO until the next-scheduled battery test. For this reason, a software-commanded battery test should be performed after a battery replacement by writing any data to the battery-test register at address 0Dh.





Figure 15. Battery Test Timing Diagram



Figure 16. Battery Switchover Diagram

Battery monitoring is only a useful technique when testing can be done regularly over the entire life of a lithium battery. Because the MAX6916 only performs battery monitoring when V<sub>CC</sub> is nominal, systems that are powered down for excessively long periods can completely drain their lithium cells without receiving any advanced warning. To prevent such an occurrence, systems using the MAX6916 battery-monitoring feature should be powered up periodically (at least every few months) in order to perform battery testing. Furthermore, anytime BATT\_LO is activated on the first battery test after a power-up, data integrity should be checked through a checksum or other technique. Timekeeping data would also be suspect and should be checked for accuracy against an accurate known reference.

#### Freshness-Seal Mode

When the battery is first attached to the MAX6916 without V<sub>CC</sub> power applied, the device does not immediately provide battery-backup power to V<sub>OUT</sub> (Figure 16). Only after V<sub>CC</sub> exceeds V<sub>RST</sub> and later falls below both V<sub>RST</sub> and V<sub>BATT</sub> does the MAX6916 leave freshnessseal mode and provide battery-backup power. This mode allows a battery to be attached during manufacturing but not used until after the system has been activated for the first time. As a result, no battery energy is drained during storage and shipping.



MAX6916