# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

### **General Description**

The MAX6960–MAX6963 are compact cathode-row display drivers that interface microprocessors to 8 x 8 dotmatrix red, green, and yellow (R,G,Y) LED displays through a high-speed 4-wire serial interface.

The MAX6960–MAX6963 drive two monocolor 8 x 8 matrix displays, or a single RGY 8 x 8 matrix display with no external components. The driver can also be used with external pass transistors to control red, green, blue (RGB) and other displays at higher currents and voltages.

The MAX6960–MAX6963 feature open- and short-circuit LED detection, and provide both analog and digital tile segment current calibration to allow 8 x 8 displays from different batches to be compensated or color matched.

A local 3-wire bus synchronizes multiple interconnected MAX6960–MAX6963s and automatically allocates memory map addresses to suit the user's display-panel architecture.

The MAX6960–MAX6963s' 4-wire interface connects multiple drivers, with display memory mapping shared and allocated among the drivers. A single global write operation can send a command to all MAX6960s in a panel.

The MAX6963 drives monocolor displays with two-step intensity control. The MAX6962 drives monocolor displays with two-step or four-step intensity control. The MAX6961 drives monocolor or RGY displays with two-step intensity control. The MAX6960 drives monocolor or RGY displays with two-step or four-step intensity control.



### \_Pin Configurations

### 2.7V to 3.6V Operation

- High-Speed 20MHz Serial Interface
- Trimmed 40mA or 20mA Peak Segment Current
- Directly Drives Either Two Monocolor or One RGY Cathode-Row 8 x 8 Matrix Displays
- ♦ Analog Digit-by-Digit Segment Current Calibration
- ♦ Digital Digit-by-Digit Segment Current Calibration
- 256-Step Panel Intensity Control (All Drivers)
- ♦ Four Steps per Color Pixel-Level Intensity Control
- Open/Short LED Detection
- Burst White to Display Memory Planes
- Global Command Access All Devices
- Can Control RGB Panels or Higher Current/Voltage Panels with External Pass Transistors
- Multiple Display Data Planes Ease Animation
- Automatic Plane Switching from 63 Planes per Second to One Plane Every 63s, with Interrupt
- Slew-Rate-Limited Segment Drivers for Lower EMI
- Driver Switching Timing Can Be Spread Between Multiple Drivers to Flatten Power-Supply Peak Demand
- Low-Power Shutdown with Full Data Retention
- -40°C to +125°C Temperature Range

### **Applications**

Features

Message Boards Industrial Controls Gaming Machines Audio/Video Equipment

#### **Ordering Information**

| PART               | TEMP RANGE      | PIN-PACKAGE |
|--------------------|-----------------|-------------|
| MAX6960ATH         | -40°C to +125°C | 44 TQFN-EP* |
| MAX6961AMH         | -40°C to +125°C | 44 MQFP     |
| MAX6961ATH         | -40°C to +125°C | 44 TQFN-EP* |
| <b>MAX6962</b> AMH | -40°C to +125°C | 44 MQFP     |
| MAX6962ATH         | -40°C to +125°C | 44 TQFN-EP* |
| MAX6963AMH         | -40°C to +125°C | 44 MQFP     |
| MAX6963ATH         | -40°C to +125°C | 44 TQFN-EP* |
| * ED E / /         |                 |             |

\*EP = Exposed pad.

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maximintegrated.com.

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### **ABSOLUTE MAXIMUM RATINGS**

(Voltage with respect to GND.)

| V+                                                  | 0.3V to +4V         |
|-----------------------------------------------------|---------------------|
| All Other Pins                                      | 0.3V to (V+ + 0.3V) |
| ROW1–ROW8 Sink Current                              | 750mA               |
| COL1-COL16 Source Current                           | 48mA                |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ | )                   |
| 44-Pin MQFP                                         |                     |
| (derate 12.7 mW/°C over +70°C)                      | 1012mW              |
| 44-Pin TQFN                                         |                     |
| (derate 27mW/°C over +70°C)                         | 2162mW              |

**Operating Temperature Range** 

| (T <sub>MIN</sub> to T <sub>MAX</sub> ) | 40°C to +125°C |
|-----------------------------------------|----------------|
| Junction Temperature                    | +150°C         |
| Storage Temperature Range               | 65°C to +150°C |
| Lead Temperature (soldering, 10s)       | +300°C         |
| Soldering Temperature (reflow)          |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

(V+ = 2.7V to 3.6V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, typical values at V+ = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                                          | SYMBOL                    | CONE                                                           | DITIONS                      | MIN  | ТҮР  | MAX    | UNITS  |  |
|--------------------------------------------------------------------|---------------------------|----------------------------------------------------------------|------------------------------|------|------|--------|--------|--|
| Operating Supply Voltage                                           | V+                        |                                                                |                              | 2.7  |      | 3.6    | V      |  |
|                                                                    |                           | Shutdown mode, all                                             | $T_A = +25^{\circ}C$         |      | 250  | 375    |        |  |
| Shutdown Supply Current                                            | ISHDN                     | digital inputs at V+                                           | $T_A = T_{MIN}$ to +85°C     |      |      | 500    | μA     |  |
|                                                                    |                           | or GND                                                         | $T_A = T_{MIN}$ to $T_{MAX}$ |      |      | 600    |        |  |
|                                                                    |                           | Intensity set to full,                                         | $T_A = +25^{\circ}C$         |      | 7.5  | 9      |        |  |
| Operating Supply Current                                           | l+                        | no display load                                                | $T_A = T_{MIN}$ to +85°C     |      |      | 10     | mA     |  |
|                                                                    |                           | connected                                                      | $T_A = T_{MIN}$ to $T_{MAX}$ |      |      | 11     |        |  |
| Master Clock Frequency                                             | fosc                      |                                                                |                              | 1.0  |      | 8.5    | MHz    |  |
| Dead-Clock Protection<br>Frequency                                 | fosc                      |                                                                |                              | 50   | 90.5 | 200    | kHz    |  |
| OSC High Time                                                      | tсн                       |                                                                |                              | 40   |      |        | ns     |  |
| OSC Low Time                                                       | t <sub>CL</sub>           |                                                                |                              | 40   |      |        | ns     |  |
|                                                                    |                           | VLED = 2.3V, V+ =                                              | $T_A = +25^{\circ}C$         | 38   | 40   | 42     |        |  |
|                                                                    |                           | 3.15V to 3.6V,                                                 | $T_A = T_{MIN}$ to +85°C     | 37   |      | 43     | - mA   |  |
| Anode Column Source Current                                        | 1050                      | current = high                                                 | $T_A = T_{MIN}$ to $T_{MAX}$ | 37   |      | 44     |        |  |
| COL1-COL16                                                         | ISEG                      | V <sub>LED</sub> = 2.3V, V+ =                                  | $T_A = +25^{\circ}C$         | 19   | 20   | 21     | ШA     |  |
|                                                                    |                           | 2.7V to 3.6V, current                                          | $T_A = T_{MIN}$ to +85°C     | 18.5 |      | 21.5   |        |  |
|                                                                    |                           | = low                                                          | $T_A = T_{MIN}$ to $T_{MAX}$ | 18.5 |      | 22.0   |        |  |
| Anode Column Source-Current<br>Temperature Variation<br>COL1–COL16 |                           | V <sub>LED</sub> = 2.3V, V+ = 3.15V to 3.6V,<br>current = high |                              |      | 200  |        | nnm/%C |  |
|                                                                    | ITC                       | $V_{LED} = 2.2V, V_{+} = 2.2V$<br>current = low                |                              | 200  |      | ppm/°C |        |  |
| Segment Current Slew Rate                                          | $\Delta I_{SEG}/\Delta t$ | $T_A = +25^{\circ}C$                                           |                              |      | 30   |        | mA/µs  |  |

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### **ELECTRICAL CHARACTERISTICS (continued)**

(V+ = 2.7V to 3.6V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , typical values at V+ = 3.3V,  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                                            | PARAMETER SYMBOL                  |                           | MIN         | ТҮР | MAX         | UNITS |
|----------------------------------------------------------------------|-----------------------------------|---------------------------|-------------|-----|-------------|-------|
| LOGIC INPUTS AND OUTPUTS                                             |                                   |                           |             |     |             |       |
| Input Leakage Current<br>DIN, CLK, CS, OSC, ADDIN,<br>ADDCLK, RST    | I <sub>IH</sub> , I <sub>IL</sub> |                           | -100        | 5   | +100        | nA    |
| Logic-High Input Voltage<br>DIN, CLK, CS, OSC, ADDIN,<br>ADDCLK, RST | VIHI                              |                           | 0.7 x<br>V+ |     |             | V     |
| Logic-Low Input Voltage<br>DIN, CLK, CS, OSC, ADDIN,<br>ADDCLK, RST  | V <sub>ILO</sub>                  |                           |             |     | 0.3 x<br>V+ | V     |
| DOUT Output Rise and Fall Times                                      | t <sub>FTDO</sub>                 | $C_{LOAD} = 100 pF$       |             |     | 10          | ns    |
| DOUT Output High Voltage                                             | Vohdo                             | ISOURCE = 20mA            | V+ -<br>0.3 |     |             | V     |
| DOUT Output Low Voltage                                              | Voldo                             | I <sub>SINK</sub> = 20mA  |             |     | 0.3         | V     |
| ADDOUT Output High Voltage                                           | Vohado                            | ISOURCE = 500µA           | V+ -<br>0.3 |     |             | V     |
| ADDOUT Output Low Voltage                                            | Volado                            | I <sub>SINK</sub> = 500μA |             |     | 0.3         | V     |
| ADDCLK Output High Voltage                                           | VOHACK                            | ISOURCE = 2.5mA           | V+ -<br>0.3 |     |             | V     |
| ADDCLK Output Low Voltage                                            | Volack                            | I <sub>SINK</sub> = 2.5mA |             |     | 0.3         | V     |
| TIMING CHARACTERISTICS                                               |                                   | ·                         |             |     |             |       |
| CLK Clock Period                                                     | tCP                               |                           | 50          |     |             | ns    |
| CLK Pulse-Width High                                                 | tсн                               |                           | 22          |     |             | ns    |
| CLK Pulse-Width Low                                                  | tCL                               |                           | 22          |     |             | ns    |
| CS Fall to CLK Rise Setup Time                                       | tcss                              |                           | 12.5        |     |             | ns    |
| CLK Rise to $\overline{\text{CS}}$ Rise Hold Time                    | tCSH                              |                           | 0           |     |             | ns    |
| DIN Setup Time                                                       | tDS                               |                           | 12.5        |     |             | ns    |
| DIN Hold Time                                                        | tDH                               |                           | 10          |     |             | ns    |
| Output Data Propagation Delay                                        | tDO                               |                           |             |     | 22          | ns    |
| Minimum $\overline{CS}$ Pulse High                                   | tcsw                              |                           | 25          |     |             | ns    |

Note 1: All parameters are tested at  $T_A = +25^{\circ}C$ . Specifications over temperature are guaranteed by design.

## MAX6960–MAX6963 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

### **Typical Operating Characteristics**



## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

**Pin Description** 

| PIN NAME                                            |                                                     |            |                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------|-----------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MQFP                                                | TQFN                                                | NAME       | FUNCTION                                                                                                                                                                                                                                                                                                           |
| 1, 6, 11,<br>12, 44                                 | 1, 6, 11,<br>12, 44                                 | GND        | Ground                                                                                                                                                                                                                                                                                                             |
| 2–5, 7–10                                           | 2–5, 7–10                                           | ROW1-ROW8  | LED Cathode Drivers. ROW1 to ROW8 outputs sink current from the display's cathode rows.                                                                                                                                                                                                                            |
| 13                                                  | 13                                                  | OSC        | Multiplex Clock Input. Drive OSC with a 1MHz to 8.5MHz CMOS clock.                                                                                                                                                                                                                                                 |
| 14                                                  | 14                                                  | CS         | Chip-Select Input. Serial data is loaded into the shift register when $\overline{CS}$ is low. Data is loaded into the data latch on $\overline{CS}$ 's rising edge.                                                                                                                                                |
| 15                                                  | 15                                                  | DIN        | Serial-Data Input. Data from DIN loads into the internal shift register on CLK's rising edge.                                                                                                                                                                                                                      |
| 16                                                  | 16                                                  | DOUT       | Serial-Data Output. The output is tri-state.                                                                                                                                                                                                                                                                       |
| 17                                                  | 17                                                  | CLK        | Serial-Clock Input. On CLK's rising edge data shifts into the internal shift register.                                                                                                                                                                                                                             |
| 18                                                  | 18                                                  | RST        | Reset Input. Hold $\overline{\text{RST}}$ low until at least 50ms after all interconnected MAX6960s are powered up.                                                                                                                                                                                                |
| 19, 20,<br>21,<br>23–27,<br>29–33,<br>35, 36,<br>37 | 19, 20,<br>21,<br>23–27,<br>29–33,<br>35, 36,<br>37 | COL1-COL16 | LED Anode Drivers. COL1 to COL16 outputs source current into the display's anode columns.                                                                                                                                                                                                                          |
| 22, 28,<br>34, 38                                   | 22, 28,<br>34, 38                                   | V+         | Positive Supply Voltage. Bypass V+ to GND with a single $47\mu$ F bulk capacitor per chip plus a 0.1 $\mu$ F ceramic capacitor per V+.                                                                                                                                                                             |
| 39                                                  | 39                                                  | ADDOUT     | Address-Data Output. Connect ADDOUT to ADDIN of the next MAX6960. Use ADDOUT of the last MAX6960 as a plane change interrupt output.                                                                                                                                                                               |
| 40                                                  | 40                                                  | ADDIN      | Address-Data Input. For first MAX6960, connect ADDIN to V+. For other MAX6960s, connect ADDIN to ADDOUT of the preceding MAX6960.                                                                                                                                                                                  |
| 41                                                  | 41                                                  | ADDCLK     | Address-Clock Input/Output. Connect ADDCLK of all MAX6960 drivers together, ensuring that only one MAX6960's ADDIN input is connected to V+.                                                                                                                                                                       |
| 42                                                  | 42                                                  | RISETO     | Digit 0 Current Setting. Connect RISET0 to GND to program all of digit 0's segment currents to 40mA. Leave RISET0 open circuit to program all of digit 0's segment currents to 20mA. Connect RISET0 to GND through a fixed or variable resistor to adjust all of digit 0's segment currents between 20mA and 40mA. |
| 43                                                  | 43                                                  | RISET1     | Digit 1 Current Setting. Connect RISET1 to GND to program all of digit 1's segment currents to 40mA. Leave RISET1 open circuit to program all of digit 1's segment currents to 20mA. Connect RISET1 to GND through a fixed or variable resistor to adjust all of digit 1's segment currents between 20mA and 40mA. |
| _                                                   | EP                                                  | EP         | Exposed Pad on Package Underside. Connect to GND.                                                                                                                                                                                                                                                                  |
|                                                     |                                                     |            |                                                                                                                                                                                                                                                                                                                    |

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 1. Levels of Functionality

|         |                                                  |              | AVAILA                     | BLE FUNCTI                | ONS                              |                                 |                                                                                                                                                                                 |  |
|---------|--------------------------------------------------|--------------|----------------------------|---------------------------|----------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PART    | RGB 2 RGB<br>BITS PER 1 BIT PER<br>PIXEL* PIXEL* |              | RGY<br>2 BITS PER<br>PIXEL | RGY<br>1 BIT PER<br>PIXEL | MONOCOLOR<br>2 BITS PER<br>PIXEL | MONOCOLOR<br>1 BIT PER<br>PIXEL | REGISTER LIMITATIONS                                                                                                                                                            |  |
| MAX6960 | $\checkmark$                                     | $\checkmark$ |                            | $\checkmark$              | $\checkmark$                     | $\checkmark$                    | None.                                                                                                                                                                           |  |
| MAX6961 | _                                                | $\checkmark$ |                            | $\checkmark$              | _                                | $\checkmark$                    | PI bit (bit D7) in global panel<br>configuration register is fixed at 0<br>(Table 22).                                                                                          |  |
| MAX6962 | $\checkmark$                                     | $\checkmark$ |                            | _                         | $\checkmark$                     | $\checkmark$                    | C bit (bit D6) in global panel<br>configuration register is fixed at 0<br>(Table 21).                                                                                           |  |
| MAX6963 | _                                                | V            | _                          | _                         | _                                | V                               | C bit (bit D6) in global panel<br>configuration register is fixed at 0<br>(Table 21).<br>Pl bit (bit D7) in global panel<br>configuration register is fixed at 0<br>(Table 22). |  |

\*When operated per Figure 17.

#### Table 2. Maximum Display Matrix on a Single 4-Wire Interface

| DISPLAY CONFIGURATION | MAXIMUM PIXEL COUNT                      | EXAMPLE MAXIMUM PANEL (PIXELS) |  |  |
|-----------------------|------------------------------------------|--------------------------------|--|--|
| Monocolor             | 32,768                                   | 256 x 128                      |  |  |
| RGY                   | 16,384                                   | 256 x 64                       |  |  |
| RGB                   | 32,768 (3 buses required; see Figure 17) | 128 x 85                       |  |  |

#### Table 3. 4-Wire Interface Speed Requirements for Animation

|                                          | 256 DRIVERS ON 4-WIRE INTERFACE, 5          | 0 FRAMES PER SECOND UPDATE RATE              |  |  |
|------------------------------------------|---------------------------------------------|----------------------------------------------|--|--|
| DISPLAY-MEMORY-ACCESS METHOD             | 1-BIT-PER-PIXEL INTENSITY<br>CONTROL (Mbps) | 2-BITS-PER-PIXEL INTENSITY<br>CONTROL (Mbps) |  |  |
| 8-bit indirect display memory addressing | 1.64                                        | 3.28                                         |  |  |
| 24-bit direct display memory addressing  | 4.92                                        | 9.83                                         |  |  |

### \_Quick-Start Guide

#### **Selecting the Appropriate Driver**

The MAX6960–MAX6963 matrix LED drivers are available in four versions, with different levels of functionality (Table 1). The two-part ID bits in the fault and device ID register (Table 32) identify the driver type to the interface software. The ID bits may be of use if the same panel software is used to drive more than one type of display panel, because the software can automatically detect the panel type.

This data sheet uses the generic name MAX6960 to refer to the family of four parts MAX6960 through MAX6963, unless there is a specific difference to discuss. The purpose of this quick-start guide is to provide an overview of the capabilities of the MAX6960 so that the driver can be easily evaluated for a particular application, without fighting through a complex data sheet.

#### Terminology

- **Pixel:** One "point" on a display. Comprises one LED for a monocolor display, two LEDs for an RGY display, and three LEDs for an RGB display.
- **Monocolor:** Display has only one color, typically red for low-cost signs or orange for traffic signs. Varying the current through the LED changes the intensity of the red.

## MAX6960–MAX6963 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

- **Bicolor:** Literally means two color, and usually refers to LEDs built with two LED dice of different colors, typically red and green or red and orange/yellow.
- **Tricolor:** Literally means three color, and can refer to LEDs built with three LED dice of different colors, typically red, green, and blue. The term is also used to refer to a display built with bicolor LEDs, because there are three main colors available (red, green, yellow).
- **RGY:** Display uses one red LED (R) and one green LED (G) per pixel. When both red and green LEDs are lit, the resulting color is yellow (Y). Varying the current through the LEDs changes the intensity of the pixel and changes the color from red through shades of orange and yellow to green.
- **RGB:** Display uses one red LED (R), one green LED (G), and one blue LED (B) per pixel. Varying the current through the LEDs changes the intensity of the pixel and changes the color through many shades limited by the current control resolution.

#### **MAX6960** Applications

The MAX6960 is a multiplexed, constant-current LED driver intended for high-efficiency indoor signage and message boards.

The high efficiency arises because the driver operates from a 3.3V nominal supply with minimal voltage headroom required across the driver output stages. The problem of removing heat from even a small display is therefore minimized.

The maximum peak LED drive current is 40mA, which when multiplexed eight ways, provides an average current of 5mA per LED. This current drive is expected to be adequate for indoor applications, but inadequate for outdoor signs operating in direct sun.

The MAX6960 directly drives monocolor (typically red or orange/yellow) or RGY (typically red/green or red/yellow) graphic displays using LEDs with a forward voltage drop up to 2.5V. Blue LEDs and some green LEDs cannot be driven directly because of their high forward voltage drop (around 3.5V to 4.5V). For these displays, the MAX6960 can be used as a graphic controller, just as it can be used for applications requiring higher peak segment currents, and in RGB panels needing a higher driver voltage for the blue LEDs. In these cases, the MAX6960 can be used with external drive transistors to control anode-row displays, with all driver features including pixel-level intensity control still available (see the *Applications Information* section and Figure 17).

#### **Display Intensity Control**

Five levels of intensity control are provided:

- A 256-step PWM panel intensity adjustment sets all MAX6960s simultaneously as a global panel brightness control (Table 27). The 256-step resolution is fine enough to allow fade-in/fade-out graphic effects, as well as provide a means for compensating a panel for background lighting.
- A 2-bits-per-pixel intensity control allows four brightness levels to be set independently per pixel. The pixel-level intensity control can be set to be either arithmetic (off, 1/3, 2/3, full) or geometric (off, 1/4, 1/2, full) for full flexibility (Table 24), and allows four colors to be displayed on monocolor panels, or 16 colors to be displayed on RGY panels, or 64 colors to be displayed on RGB panels.
- The LED drive current can be selected between either a 40mA peak per segment and a lower 20mA peak current on a digit-by-digit basis using the RISET0 and RISET1 pins. The lower (20mA) current may be the better choice to drive high-efficiency displays, and this setting allows the MAX6960 to operate from a supply voltage as low as 2.7V.
- The LED drive current can be adjusted between 40mA and 20mA peak current on a digit-by-digit basis using fixed or adjustable resistors connected from the RISET0 and RISET1 pins to GND. These controls enable **analog** relative adjustments in digit intensity, typically to calibrate digits from different batches, or to color balance RGY displays.
- The digit intensity controls allow each digit's operating current to be scaled down in 256 steps from the global panel intensity adjustment. The effective operating current for each digit becomes n/256th of the panel intensity value. These controls enable **digital** relative adjustments in digit intensity in addition to the analog approach outlined above.

#### **Display Size Limitations**

The maximum display size that can be handled by a single 4-wire serial interface is given in Table 2, which is for the maximum 256 interconnected MAX6960s. Larger display panels can be designed using a separate CS line for each group of (up to) 256 MAX6960s. Each group would also have its own local 3-wire bus to allocate the driver addresses. The 4-wire interface speeds requirement when continuously updating display memory for high-speed animations is given in Table 3.

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 4. Standard Driver Connection to Monocolor and RGY 8 x 8 Displays

|                            | DRIVER PINS ROW1-ROW8                        | DRIVER PINS COL1-COL8                | DRIVER PINS COL9-COL16               |
|----------------------------|----------------------------------------------|--------------------------------------|--------------------------------------|
| Monocolor digit 0 (red*)   | Digit 0 (red*) rows (cathodes)<br>R1 to R8   | Digit 0 columns (anodes) C1 to<br>C8 | —                                    |
| Monocolor digit 1 (green*) | Digit 1 (green*) rows<br>(cathodes) R1 to R8 | _                                    | Digit 1 columns (anodes) C1 to<br>C8 |
| RGY red/green              | Red/green rows (cathodes) R1<br>to R8        | Red columns (anodes) C1 to C8        | Green columns (anodes) C1 to C8      |

\*Digit 0 of a monocolor display is called red, and digit 1 is called green in the data sheet.



Figure 1. Monocolor 1-Bit-per-Pixel, 96-Pixel x 32-Pixel Display Example

#### Software Control

The hardware features are designed to simplify the software interface and eliminate software timing dependencies:

- Two or four planes of display memory are stored, allowing images to be preloaded into the MAX6960–MAX6963 frame memory.
- Animation timing is built in, sequencing through the two or four planes automatically. System software has to update the upcoming plane(s) with new data ahead of time, but do not be concerned about exact timing. The frame rate is adjustable to as fast as 63 frames a second for animations, or to as slow as one frame change every 63s for advertising sequencing.
- Multiple MAX6960s interconnect and share display memory so that the software "sees" the display as memory-mapped planes of contiguous RAM.
- Global commands that need to be received and acted on by every MAX6960 in a panel do just that, with one write.

#### Hardware Design

A MAX6960 normally drives an 8 x 16 LED matrix, comprising 8 cathode rows and 16 anode columns, or 8 anode rows and 16 cathode columns with external drivers.

The MAX6960 standard wiring connection to either two monocolor 8 x 8 digits, or to a single RGY 8 x 8 digit is shown in Table 4. Figure 3 shows the display pin naming. Figures 1 and 2 show example displays with the MAX6960 drivers connecting to monocolor and RGY panels. Figure 4 shows how the display memory maps to the physical pixels on the display panel, provided that the MAX6960 drivers are interconnected correctly in a rasterlike manner from top left of the panel to bottom right.

### **Detailed Description**

#### **Overview**

The MAX6960 is an LED display driver capable of driving either two monocolor 8 x 8 cathode-row matrix digits, or a single RGY 8 x 8 cathode-row matrix digit. The architecture of the driver is designed to allow a large graphic display panel to be driven easily and intuitively by multi-

## MAX6960–MAX6963 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers



Figure 2. RGY 1-Bit-per-Pixel 48-Pixel x 32-Pixel Display Example



Figure 3. 8 x 8 Matrix Pin Assignment



Figure 4. How Plane Memory Across Multiple MAX6960–MAX6963 Maps to Display Pixels

ple MAX6960s using 8 x 8 cathode-row matrix digits. The MAX6960s in a display-driver design not only share the host 4-wire interface, but they also share a local 3-wire interface that is not connected to the host. The local 3-wire interface works with the user's driver settings to configure all the MAX6960s to appear to the host interface as one contiguous memory-mapped driver.

The pixel level-intensity control uses frame modulation. Pixels are enabled and disabled on a frame-by-frame basis over a 12-frame super frame (Table 5). The effective pixel frame duty cycle within a super frame sets each pixel's effective intensity. The 12-frame period of a super frame allows arithmetic and geometric intensity scales to be mixed on the same driver. This allows the user to set up an RGY display with a different color scale for red and green. The MAX6960 uses display memory planes to

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 5. Frame Modulation with Pixel Intensity

| 50/51               |     |     | PIXEL                | PATTERN OF MULTIPLEX CYCLES FOR WHICH A PIXEL IS ENABLED |   |   |   |   |   |   |   |   |   |    |    |
|---------------------|-----|-----|----------------------|----------------------------------------------------------|---|---|---|---|---|---|---|---|---|----|----|
| PIXEL<br>GRADUATION | BIT | BIT | INTENSITY<br>SETTING | 0                                                        | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| Both                | 1   | 1   | Full                 | 1                                                        | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1  |
| Arithmetic          | 1   | 0   | 2/3                  | 1                                                        | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0  | 1  |
| Geometric           | 1   | 0   | 1/2                  | 1                                                        | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1  | 0  |
| Arithmetic          | 0   | 1   | 1/3                  | 0                                                        | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1  | 0  |
| Geometric           | 0   | 1   | 1/4                  | 0                                                        | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0  | 0  |
| Both                | 0   | 0   | Off                  | 0                                                        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  |

### Table 6. Panel Configuration

| GLOBAL PANEL CONFIGURATION<br>REGISTER |                  | PIXEL-LEVEL<br>INTENSITY | DISPLAY TYPE | DISPLAY MAPPING                                                                       | DISPLAY<br>PLANES |
|----------------------------------------|------------------|--------------------------|--------------|---------------------------------------------------------------------------------------|-------------------|
| PLANES/INTENSITY<br>(PI BIT)           | COLOR<br>(C BIT) | CONTROL                  | DISPLATITE   | ADDRESSES PER PLANE                                                                   | AVAILABLE         |
| 0                                      | 0                | 1 bit per pixel          | Monocolor    | 16 red contiguous                                                                     | 4                 |
| 0                                      | 1                | 1 bit per pixel          | RGY          | 8 red contiguous,<br>8 green contiguous                                               | 4                 |
| 1                                      | 0                | 2 bits per pixel         | Monocolor    | 16 red contiguous,<br>16 red contiguous                                               | 2                 |
| 1                                      | 1                | 2 bits per pixel         | RGY          | 16 red<br>(2 noncontiguous groups of 8),<br>16 green<br>(2 noncontiguous groups of 8) | 2                 |

store the display images. A memory plane is the exact amount of memory required to store the display image. The memory plane architecture allows one plane to be used to refresh the display, while at least one other plane is available to build up the next image. The global plane counter register (Table 30) allows the plane used to refresh the display to be selected either directly on command, or automatically under MAX6960 control. Automatic plane switching can be set from 63 plane changes a second to one plane change every 63s.

#### **Display Memory Addressing**

The MAX6960 contains 64 bytes of display mapping memory. This display memory provides four memory planes (of 16 bytes) when 1-bit-per-pixel intensity control is selected, or two memory planes (of 32 bytes) when 2-bits-per-pixel intensity control is used (Table 6). The 64 bytes of display memory in a MAX6960 could be accessed with 6 bits of addressing on a driver-bydriver basis.

The MAX6960 uses a 14-bit addressing scheme. The

address map encompasses up to 256 MAX6960 drivers, all connected to the host through a common 4wire interface, and also interconnected through a local 3-wire interface. The purpose of the 3-wire interface is to actively segment the 14-bit address space among the (up to) 256 MAX6960s.

The total display memory is already partitioned among these MAX6960 drivers in a register format. The MAX6960s repartition these registers to appear as contiguous planes of display memory, organized by color (red, then green) and then into planes (P0 to P4) (Table 6).

#### **Register Addressing Modes**

The MAX6960 accepts 8-bit, 16-bit, and 24-bit transmissions. All MAX6960s sharing an interface receive and decode all these transmissions, but the content of a transmission determines which MAX6960s store and use a particular transmission, and which discard it (Table 7).

## MAX6960–MAX6963 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

### **Table 7. Register Addressing Modes**

|                                                                                                                                                                          |     |     |     |     |                | 8   | -, 16                   | -, OI | R 24 | BIT   | DAT   | A P/ | АСК   | ET S        | ENT | то | MA)                                                                 | (696  | 0     |      |        |      |    |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|----------------|-----|-------------------------|-------|------|-------|-------|------|-------|-------------|-----|----|---------------------------------------------------------------------|-------|-------|------|--------|------|----|----|
| DATA FORMAT                                                                                                                                                              | D23 | D22 | D21 | D20 | D19            | D18 | D17                     | D16   | D15  | D14   | D13   | D12  | D11   | D10         | D9  | D8 | D7                                                                  | D6    | D5    | D4   | D3     | D2   | D1 | DO |
| 8-bit indirect display<br>memory addressing.<br>Address is global display<br>indirect address (14 bits)<br>stored as {MSB, LSB} in<br>{register 0x0A, register<br>0x09}. |     |     |     |     |                |     |                         | _     | -    |       |       |      |       |             |     | 8  | bits                                                                | of di | ispla | y me | emor   | y    |    |    |
| 16-bit device addressing.                                                                                                                                                |     |     |     |     |                |     |                         | F     | R/W  | AI    | L/G   | 0    |       | 4-k<br>addr |     | 8  | bits                                                                | of d  | river | regi | ster ( | data |    |    |
| Factory reserved; do not write to this address.                                                                                                                          |     |     |     |     |                | _   |                         |       |      |       |       | 1    |       |             |     |    |                                                                     | -     |       |      |        |      |    |    |
| 24-bit direct display<br>memory addressing<br>(monocolor 1 bit per<br>pixel).                                                                                            | R/  | W   | x   |     | ines<br>, 2, 3 |     | 2-bit<br>096 >          |       |      |       |       | s 25 | 6 dri | vers,       | 1   |    | bits<br>1 bit                                                       |       |       | -    | emor   | y    |    |    |
| 24-bit direct display<br>memory addressing<br>(RGY 1 bit per pixel).                                                                                                     | R/  | W   | х   |     | ines<br>, 2, 3 | 2   | 2-bit<br>048 ><br>048 > | < 8 r | ed p | ixels | , anc |      | 6 dri | vers,       |     |    | bits<br>1 bit                                                       |       |       | -    | emor   | y    |    |    |
| 24-bit direct display<br>memory addressing<br>(monocolor 2 bits per<br>pixel).                                                                                           | R/  | W   | х   |     | ines<br>, 1    |     | 3-bit<br>096 >          |       |      |       |       | s 25 | 6 dri | vers,       | 1   |    | (1 bit per pixel)<br>8 bits of display memory<br>(2 bits per pixel) |       |       |      |        |      |    |    |
| 24-bit direct display<br>memory addressing<br>(RGY 2 bits per pixel).                                                                                                    | R/  | W   | х   |     | ines<br>, 1    | 4   | 3-bit<br>096 ><br>096 > | < 4 r | ed p | ixels | , anc |      | 6 dri | vers,       |     |    | bits<br>2 bits                                                      |       |       | -    | emor   | y    |    |    |

#### 8-Bit Transmissions

Eight-bit transmissions are write-only, data-only accesses that write data to the display memory indirected by the global display indirect address register (Figure 6). The global display indirect address register autoincrements after the write access. Eight-bit transmissions provide the quickest method of updating a plane of display memory of the MAX6960. It is the most suitable display update method if the host system builds an image in local memory, and then dumps the image into a display plane of the MAX6960.

#### 16-Bit Transmissions

Sixteen-bit transmissions are read/write, commandand-data accesses to the MAX6960's configuration registers (Figure 7). A write can generally be global (updates all MAX6960s on the 4-wire bus with the same data) or specific (updates just the MAX6960 indirected by the global driver indirect address register). Note: The global driver indirect address register selects a specific MAX6960. This is not the same as the global display indirect address register, which points to display memory that could be in any MAX6960. A 16-bit read is always indirected through the global driver indirect address register to select only one MAX6960 to respond. When a read or write is indirected through the global driver indirect address register, the 16-bit command can choose whether the global driver indirect address is autoincremented after the command has been executed. This allows the host to set up one or more registers in consecutive MAX6960s with the display indirect address, autoincrementing only when required.

### **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**



Figure 5. Timing Diagram

#### 24-Bit Transmissions

Twenty-four-bit transmissions are read/write, addressand-data accesses to the MAX6960's display memory (Figure 8). This is direct access to display memory because the memory address is included in the 24-bit transmission, compared with an 8-bit transmission, which uses the memory address stored in the global display indirect address register. Twenty-four-bit transmissions provide the random-access method of updating a plane of display memory of the MAX6960. It is the most suitable display update method if the host system builds an image directly in a display memory plane, rather than in host local memory.

#### **Host 4-Wire Serial Interface**

#### Serial Addressing

The MAX6960 communicates to the host through a 4wire serial interface. The interface has three inputs: clock (CLK), chip select ( $\overline{CS}$ ), and data in (DIN), and one output, data out (DOUT). CS must be low to clock data into the device, and DIN must be stable when sampled on the rising edge of CLK. DOUT is used for read access, and is stable on the rising edge of CLK. DOUT is high impedance except during MAX6960 read accesses. Multiple MAX6960s may be connected to the same 4-wire interface, with all devices connected to all four interface lines in parallel. The normal limit of paralleled MAX6960s is 256, because that is the interconnection limit for the 3-wire interface and associated device addressing. The Applications Information section discusses some practical issues raised by driving many devices in parallel from the same interface.

The serial interface responds to only 8-bit, 16-bit, and 24-bit commands (Table 7).

The MAX6960 ignores any transmission that is not exactly 8 bits, 16 bits, or 24 bits between the falling and subsequent rising edge of CS.

Control and Operation Using the 4-Wire Interface Controlling the MAX6960 requires sending an 8-bit, 16bit, or 24-bit word. The last byte, D7 through D0, is always the data byte. Eight-bit accesses are write-only accesses; 16-bit or 24-bit accesses are read or write accesses, as determined by the MSB of the transmission, which is set for a read access; clear for a write. A 16-bit or 24-bit read involves transmitting 16 or 24 bits to DIN, taking  $\overline{CS}$  high, and then reading back 8 bits from DOUT. Only one MAX6960's DOUT is enabled from tri-state for readback. The selected MAX6960's DOUT normally returns to tri-state after the 8th falling edge of CLK. However if  $\overline{CS}$  falls during the read before the 8th falling edge of CLK, then the readback is terminated and the selected MAX6960's DOUT returns to tri-state.

If a number of bits other than exactly 8 bits, 16 bits, or 24 bits are clocked into the MAX6960 between taking CS low and taking CS high again, then that transmission is ignored.

#### Writing Device Registers

The MAX6960 is written to using the following sequence (Figures 3, 4, and 5):

- 1) Take CLK low.
- 2) Take  $\overline{\text{CS}}$  low.
- 3) For an 8-bit transmission:

Clock 8 bits of data into DIN, D7 first to D0 last, observing the setup and hold times.

For a 16-bit transmission:

Clock 16 bits of data into DIN, D15 first to D0 last,

### **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**



Figure 6. 8-Bit Write to the MAX6960–MAX6963



Figure 7. 16-Bit Write to the MAX6960–MAX6963



Figure 8. 24-Bit Write to the MAX6960–MAX6963

### **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**





Figure 10. 24-Bit Read from the MAX6960–MAX6963

observing the setup and hold times. Bit D15 is low, indicating a write command.

For a 24-bit transmission:

Clock 24 bits of data into DIN, D23 first to D0 last, observing the setup and hold times. Bit D23 is low, indicating a write command.

- Take CS high (while CLK is still high after clocking in the last data bit).
- 5) Take CLK low.

#### **Reading Device Registers**

Any register data within the MAX6960 may be read by sending a logic-high to bit D15. The sequence is:

- 1) Take CLK low.
- 2) Take  $\overline{CS}$  low.
- 3) For a 16-bit transmission:

Clock 16 bits of data into DIN, D15 first to D0 last, observing the setup and hold times. Bit D15 is high, indicating a read command. Bits D7 to D0 are dummy bits, and are discarded by the MAX6960.

For a 24-bit transmission: Clock 24 bits of data into DIN, D23 first to D0 last, observing the setup and

hold times. Bit D23 is high, indicating a read command. Bits D7 to D0 are dummy bits, and are discarded by the MAX6960.

- Take CS high (while CLK is still high after clocking in the last data bit).
- 5) Take CLK low.
- The selected MAX6960's DOUT is enabled from tristate for read back.
- Clock 8 bits of data from DOUT, D7 first to D0 last, observing the setup and hold times.
- 8) Take CLK low after the final (8th) data bit.
- The selected MAX6960's DOUT returns to tri-state.

Figure 10 shows a read operation when 24 bits are transmitted and 8 bits are read back.

#### Local 3-Wire Serial Interface

The MAX6960 uses a 3-wire interface to bus together up to 256 MAX6960s. The 3-wire bus enables each device to calculate its own unique driver address (0 to 255), and reconfigure its display memory. The ADDOUT output also provides an interrupt at every page change, when the plane counter is configured to automatic (Table 30).

## MAX6960–MAX6963 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

#### 3-Wire Interface Data Lines (ADDOUT and ADDIN)

One MAX6960 is designated the master device, and this is allocated driver address 0. The master's ADDIN pin is connected to V+, identifying it as the first device. **This first MAX6960 should be the driver for the top-left pix-els of the display panel.** The master's ADDOUT pin is connected to the second MAX6960's ADDIN pin, and that MAX6960's ADDOUT pin is connected to the third MAX6960's ADDOUT pin is connected to the third MAX6960's ADDOUT pin is left open circuit. **The last MAX6960 should be the driver for the bottom-right pixels of the display panel.** The ADDOUT is initialized low at the start of a 3-wire interface configuration operation, and goes high (N + 1.5) ADDCLK periods later, where n is the driver address of the MAX6960 (0 to 255). See Figures 1 and 2 for connection examples.

#### **3-Wire Interface Clock (ADDCLK)**

The ADDCLK pins for all MAX6960s are all connected together. ADDCLK data rate is determined by OSC / 4, nominally 1.048576 MHz. The ADDCLK pin for the master MAX6960 (driver address 0) is always an output, and all the other ADDCLKs are always inputs. ADDCLK is active for exactly 256 clock cycles when a panel configuration is being performed (on power-up reset, and after a write to the global panel configuration register).

#### Use of ADDOUT as Plane Change Interrupt (IRQ)

When the plane counter is configured to automatic mode (bit 6 of the global plane counter register is set) (Table 30), ADDOUT pulses low for a time of 512/OSC (nominally 122µs) at the start of every automatic plane change. This signal can be used as an interrupt output from the display panel to the host to flag that the previous display plane is now unused and can be written with a new image.

### Multiplex Clock

The OSC input for all MAX6960s sharing a 3-wire interface bus (but not necessarily a 4-wire interface bus) should be driven by a common CMOS-level clock ranging between 1MHz and 8.5MHz. It is usually necessary to use an external clock tree to fan out multiple clock drives when larger numbers of MAX6960s are used because of the capacitive loads. For example, each one of the eight outputs of a standard 74HC541 octal buffer could drive 8 to 32 MAX6960 OSC inputs, depending on the layout used.

The recommended setting for OSC is 4.194303MHz. This frequency sets the slow global plane counter resolution to 1s, and the fast global plane counter resolution to 1Hz.

| REGISTER                             |      |               | СОМ          | MAND A | DDRES | S   |    |    | HEX CODE |
|--------------------------------------|------|---------------|--------------|--------|-------|-----|----|----|----------|
|                                      | D15  | D14           | D13          | D12    | D11   | D10 | D9 | D8 |          |
| Driver Address (read only)           | Х    |               |              | Х      | 0     | 0   | 0  | 0  | 0x00     |
| Pixel Intensity Scale                |      |               |              | Х      | 0     | 0   | 0  | 1  | 0x01     |
| Panel Intensity                      |      | lent          | Dal          | Х      | 0     | 0   | 1  | 0  | 0x02     |
| Digit 0 Intensity                    |      | rem           | Glot         | Х      | 0     | 0   | 1  | 1  | 0x03     |
| Digit 1 Intensity                    |      | Autoincrement | Local/Global | Х      | 0     | 1   | 0  | 0  | 0x04     |
| Fault                                |      | Auto          | Loc          | Х      | 0     | 1   | 0  | 1  | 0x05     |
| —                                    |      |               |              | Х      | 0     | 1   | 1  | 0  | 0x06     |
| _                                    | R/W  |               |              | Х      | 0     | 1   | 1  | 1  | 0x07     |
| Global Driver Indirect Address*      | H/VV | Х             | Х            | Х      | 1     | 0   | 0  | 0  | 0x08     |
| Global Display Indirect Address LSB* |      | Х             | Х            | Х      | 1     | 0   | 0  | 1  | 0x09     |
| Global Display Indirect Address      |      | Х             | Х            | Х      | 1     | 0   | 1  | 0  | 0x0A     |
| Global Plane Counter*                |      | Х             | Х            | Х      | 1     | 0   | 1  | 1  | 0x0B     |
| Global Clear Planes*                 |      | Х             | Х            | Х      | 1     | 1   | 0  | 0  | 0x0C     |
| Global Panel Configuration*          |      | Х             | Х            | Х      | 1     | 1   | 0  | 1  | 0x0D     |
| Global Driver Devices*               |      | Х             | Х            | Х      | 1     | 1   | 1  | 0  | 0x0E     |
| Global Driver Rows*                  |      | Х             | Х            | Х      | 1     | 1   | 1  | 1  | 0x0F     |

#### Table 8. Register Address Map

\*When reading from the global registers, only the master MAX6960 (whose driver address is 0x00) responds.

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 9. Register Address Local/Global Control Bit Format

| REGISTER                                                                         | ADDRESS<br>CODE |     |     | CO  | MMAND | ADDR | ESS |    |    |
|----------------------------------------------------------------------------------|-----------------|-----|-----|-----|-------|------|-----|----|----|
|                                                                                  | (HEX)           | D15 | D14 | D13 | D12   | D11  | D10 | D9 | D8 |
| <b>LOCAL:</b> Only the MAX6960 indirected by driver indirect address is written. |                 | 0   | х   | 0   | Х     | Х    | х   | х  | Х  |
| <b>GLOBAL:</b> All MAX6960s are written with the same data.                      | 0x00 to         | 0   | х   | 1   | х     | Х    | х   | х  | х  |
| <b>LOCAL:</b> The MAX6960 indirected by driver indirect address responds.        | 0x07            | 1   | х   | 0   | Х     | Х    | Х   | Х  | Х  |
| <b>GLOBAL:</b> The MAX6960 configured to address 0x00 responds.                  |                 | 1   | х   | 1   | Х     | Х    | х   | Х  | х  |
| <b>GLOBAL:</b> All MAX6960s are written with the same data.                      | 0x08 to         | 0   | Х   | Х   | Х     | Х    | Х   | Х  | Х  |
| <b>GLOBAL:</b> The MAX6960 configured to address 0x00 responds.                  | 0x0F            | 1   | х   | Х   | Х     | Х    | Х   | Х  | х  |

### Table 10. Register Address Autoincrement Control Bit Format

| REGISTER                                                | ADDRESS<br>CODE |     |     | CO  | MMAND | ADDR | ESS |    |    |
|---------------------------------------------------------|-----------------|-----|-----|-----|-------|------|-----|----|----|
|                                                         | (HEX)           | D15 | D14 | D13 | D12   | D11  | D10 | D9 | D8 |
| Driver indirect address is not changed                  | 0x00 to         | Х   | 0   | Х   | Х     | Х    | Х   | Х  | Х  |
| Driver indirect address is incremented after read/write | 0x07            | Х   | 1   | Х   | Х     | Х    | Х   | Х  | Х  |
| Driver indirect address is not changed                  | 0x08 to         | Х   | Х   | Х   | Х     | Х    | Х   | Х  | Х  |

### Table 11. Driver Address Register Format

| REGISTER       | ADDRESS<br>CODE |                         |                                           | R | EGISTE | ER DAT | A |    |  |
|----------------|-----------------|-------------------------|-------------------------------------------|---|--------|--------|---|----|--|
|                | (HEX)           | D7 D6 D5 D4 D3 D2 D1 D0 |                                           |   |        |        |   | D0 |  |
| Driver address | 0x00            | MSB                     | MSB 8-bit driver address 0x00 to 0xFF LSB |   |        |        |   |    |  |

### Global and Local Register \_\_\_\_\_Addressing

The register map (Table 8) contains three local registers and eight global registers. Global registers are always written to in all MAX6960s (on the same 4-wire interface) at the same time, using a 16-bit transmission. A read from a global register also always results in a read from driver address 0. The global nature of these registers ensures that all drivers work together, and there is no chance of a software miss-send causing, for example, multiple MAX6960s to try to transmit on the 4wire DOUT line at the same time.

The three local registers can be written to on an individ-

ual basis (updates just the MAX6960 indirected by the global driver indirect address register), or on a global basis (updates all MAX6960s), according to the status of the local/global bit (Table 9). The local/global bit is ignored during a 16-bit read transmission, and the MAX6960 pointed to by the global driver indirect address register is read.

#### **Register Address Autoincrementing**

When a read or write is indirected through the global driver indirect address register, the 16-bit command can choose whether the global driver indirect address is autoincremented after the command has been executed.

## 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

#### **REGISTER DATA** ADDRESS **REGISTER FUNCTION POWER-UP CONDITION** CODE (HEX) D3 D2 D7 D6 D5 D4 D1 D0 0x00 Driver address (read only) Address 0 0 0 0 0 0 0 0 0 Pixel intensity scale Arithmetic for red and green 0x01 Х Х Х Х Х Х 0 0 Panel intensity 128/256 intensity 0x02 1 0 0 0 0 0 0 0 Digit 0 intensity Full 255/256 0x03 1 1 1 1 1 1 1 1 Digit 1 intensity Full 255/256 0x04 1 1 1 1 1 1 1 1 Fault No faults 0 Х Х Х Х Х 0 0 0x05 Global driver indirect address Address 0x00 0x08 0 0 0 0 0 0 0 0 Global display indirect address 0 0 0 0x09 0 0 0 0 0 LSB Address 0x0000 Global display indirect address 0 Х Х 0 0 0 0 0 0x0A MSB 0x0B 0 0 0 0 0 0 0 0 Global plane counter Manual selection to plane 0 Shutdown mode, ripple sync enabled, mux flip enabled, Global panel configuration 0x0D 0 0 1 1 Х Х Х 0 color is mono. 4 display planes/1 bit per pixel 256 drivers interconnected Global driver devices 0x0E 1 1 1 1 1 1 1 1 256 drivers in a row Global driver rows 0x0F 1 1 1 1 1 1 1 1

### Table 12. Power-Up Configuration

\*When reading from the global registers, only the master MAX6960 (whose driver address is 0x00) responds.

### **Table 13. Global Driver Devices Format**

| REGISTER              | ADDRESS    |    |       | F      | REGIST   | ER DAT   | Α         |      |     |
|-----------------------|------------|----|-------|--------|----------|----------|-----------|------|-----|
| nedioren -            | CODE (HEX) | D7 | D6    | D5     | D4       | D3       | D2        | D1   | D0  |
| Global driver devices | 0x0E       | MS | 8-bit | global | driver d | evices ( | )x00 to ( | DxFF | LSB |

#### **Table 14. Global Driver Rows Format**

| REGISTER           | ADDRESS    |     |     | R        | EGISTI    | ER DAT  | Α        |    |     |
|--------------------|------------|-----|-----|----------|-----------|---------|----------|----|-----|
| nedio ren          | CODE (HEX) | D7  | D6  | D5       | D4        | D3      | D2       | D1 | D0  |
| Global driver rows | 0x0F       | MSB | 8-b | it globa | al driver | rows 0x | 00 to 0× | ٢F | LSB |

This allows the host to set up one or more registers in consecutive MAX6960s with the display indirect address, autoincrementing only when required (Table 10).

#### **Driver Address Register**

Reading the driver address register (Table 11) returns the driver address that has been assigned to a particular MAX6960. The order of the driver addresses is determined purely by the order that the 3-wire interface is daisy-chained through multiple MAX6960s. The register is used to detect the presence of a MAX6960 at an address, and a binary search on the 256 possible addresses can be used to determine the size of an array of MAX6960s.

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### **Table 15. Global Panel Configuration Register Format**

| REGISTER                   | ADDRESS    |    |    | R  | EGISTE | R DAT | A   |    |    |
|----------------------------|------------|----|----|----|--------|-------|-----|----|----|
| nEdiSTEN                   | CODE (HEX) | D7 | D6 | D5 | D4     | D3    | D2  | D1 | D0 |
| Global panel configuration | 0x0D       | ΡI | С  | F  | R      | DP1   | DP0 | IP | S  |

### Table 16. Global Panel Configuration—Shutdown Control (S Data Bit D0) Format

| REGISTER         | ADDRESS    |    |    | R  | EGIST | ER DAT | Α   |    |    |
|------------------|------------|----|----|----|-------|--------|-----|----|----|
|                  | CODE (HEX) | D7 | D6 | D5 | D4    | D3     | D2  | D1 | D0 |
| Shutdown         | 0x0D       | PI | С  | F  | R     | DP1    | DP0 | IP | 0  |
| Normal operation | 0x0D       | PI | С  | F  | R     | DP1    | DP0 | IP | 1  |

### Table 17. Global Panel Configuration—Invert Pixels (IP Data Bit D1) Format

| REGISTER                                                               | ADDRESS    |    |    | R  | EGIST | ER DAT | A   |    |    |
|------------------------------------------------------------------------|------------|----|----|----|-------|--------|-----|----|----|
| nedio ren                                                              | CODE (HEX) | D7 | D6 | D5 | D4    | D3     | D2  | D1 | D0 |
| Logic 1 in display memory lights the appropriate<br>LED (normal logic) | 0x0D       | ΡI | С  | F  | R     | DP1    | DP0 | 0  | S  |
| Logic 0 in display memory lights the appropriate<br>LED (invert logic) | 0x0D       | ΡI | С  | F  | R     | DP1    | DP0 | 1  | S  |

### Table 18. Global Panel Configuration—Current Plane (DP0, DP1 Data Bit D2, D3) Format

| REGISTER                    | ADDRESS    |    |    | F  | EGIST | ER DAT | Α  |    |    |
|-----------------------------|------------|----|----|----|-------|--------|----|----|----|
| hEdisten                    | CODE (HEX) | D7 | D6 | D5 | D4    | D3     | D2 | D1 | D0 |
| Current display plane is P0 | 0x0D       | PI | С  | F  | R     | 0      | 0  | IP | S  |
| Current display plane is P1 | 0x0D       | ΡI | С  | F  | R     | 0      | 1  | IP | S  |
| Current display plane is P2 | 0x0D       | 0  | С  | F  | R     | 1      | 0  | IP | S  |
| Current display plane is P0 | 0x0D       | 1  | С  | F  | R     | 1      | 0  | IP | S  |
| Current display plane is P3 | 0x0D       | 0  | С  | F  | R     | 1      | 1  | IP | S  |
| Current display plane is P1 | 0x0D       | 1  | С  | F  | R     | 1      | 1  | IP | S  |

#### Initial Power-Up

The power-up sequence consists of an internal power-on reset (POR), assertion of the external reset input  $\overline{\text{RST}}$ , and auto-address configuration (see the *Local 3-Wire Interface* section). The internal POR resets all control registers to the default values shown in Table 12. After  $\overline{\text{RST}}$  goes high an internal timer delays execution of the auto-address configuration for 2<sup>21</sup> (2,097,152) OSC cycles (nominally 250ms at OSC = 4.194MHz) (see the *3-Wire Interface Clock (ADDCLK)* section). During this delay time, the global driver devices register (0x0E), global driver rows register (0x0F), and global panel configuration register (0x0D) should be written as these

values are used in the auto-address configuration sequence (see the *Device Configuration* section). After the internal delay time, the auto-addressing configuration commences and takes a fixed interval of 256 ADDCLK cycles to complete where the ADDCLK frequency is OSC/4 (see the *3-Wire Interface Clock (ADDCLK)* section). After completing the auto-self-addressing of all possible 256 interconnected devices, all of the MAX6960s enter shutdown mode.

All registers are capable of write device register operations during the internal delay interval using the 4-wire serial interface. Read device register operations are not allowed during auto-address configuration.

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 19. Global Panel Configuration—Ripple Sync Control (R Data Bit D4) Format

| REGISTER                                                                                                                                       | ADDRESS    |    |    | l  | REGIST | ER DAT | A   |    |    |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|----|----|--------|--------|-----|----|----|
| REGISTER                                                                                                                                       | CODE (HEX) | D7 | D6 | D5 | D4     | D3     | D2  | D1 | D0 |
| Ripple sync is disabled; all interconnected<br>MAX6960s on the same 4-wire bus resynchronize<br>together.                                      | 0x0D       | PI | С  | F  | 0      | DP1    | DP0 | IP | S  |
| Ripple sync is enabled; all interconnected<br>MAX6960s on the same 4-wire bus resynchronize<br>with a 0.9537µs delay between adjacent devices. | 0x0D       | PI | С  | F  | 1      | DP1    | DP0 | IP | S  |

### Table 20. Global Panel Configuration—Mux Flip Control (F Data Bit D5) Format

| REGISTER                                                                                                                                                                                                                                                                                                                                      | ADDRESS    | REGISTER DATA |    |    |    |     |     |          |    |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|----|----|----|-----|-----|----------|----|--|--|--|
| nedisten                                                                                                                                                                                                                                                                                                                                      | CODE (HEX) | D7            | D6 | D5 | D4 | D3  | D2  | D1<br>IP | D0 |  |  |  |
| Mux flip is disabled: all interconnected MAX6960s<br>on the same 3-wire bus resynchronize to the<br>multiplex timing shown in Figure 11.                                                                                                                                                                                                      | 0x0D       | ΡI            | С  | 0  | R  | DP1 | DP0 | IP       | S  |  |  |  |
| Mux flip is enabled: all interconnected MAX6960s on<br>the same 3-wire bus resynchronize with MAX6960s<br>with even driver addresses (0, 2, 4 to 254) operating<br>to the multiplex timing shown in Figure 11, and<br>MAX6960s with odd driver addresses (1, 3, 5 to 255)<br>operating to the flipped multiplex timing shown in<br>Figure 12. | 0x0D       | PI            | С  | 1  | R  | DP1 | DP0 | IP       | S  |  |  |  |

### **Device Configuration**

The MAX6960s driving a display panel must be configured before the panel can be used to display images. The configuration involves the global panel configuration register (Table 15–Table 22), the global driver devices register (Table 13), and the global driver rows register (Table 14). The global driver devices register should be written with the total number of MAX6960s interconnected on the 3-wire interface, minus 1 (Table 13). For the four panel examples shown in Figures 1 and 2, 24 MAX6960s are used, so the global driver devices register should be written with the value 23, or 0x17.

The global driver rows register should be written with the number of MAX6960s per panel row, minus 1 (Table 14). For the panel examples shown in Figure 1 and Figure 2, there are six MAX6960s per row, so the global driver rows register should be written with the value 5.

The values stored in the global driver devices register and the global driver rows register, together with the C and PI bits in the global panel configuration register (Tables 21 and 22), are used by the 3-wire interface configuration engine to reconfigure display memory addressing among the interconnected MAX6960s.

#### **Global Panel Configuration Register**

The global panel configuration register contains eight device settings (Table 15 to Table 22).

#### Shutdown Mode (Bit D0)

Shutdown mode is exited by clearing the S bit in the global panel configuration register (Table 16). When the MAX6960 is in shutdown mode, LED driver outputs ROW1–ROW8 and COL1–COL16 are tri-stated, and multiplexing is halted. Data in the global configuration registers remains unaltered. For minimum supply current in shutdown mode, logic inputs should be at GND or V+ potential. Shutdown mode is exited by setting the S bit in the global panel configuration register.

#### Invert Pixels (Bit D1)

The invert pixels (IP) bit in the global panel configuration register controls whether the display memory is used directly or inverted (Table 17).

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 21. Global Panel Configuration—Color Control (C Data Bit D6) Format

| REGISTER                                                                                               | ADDRESS    | REGISTER DATA |    |    |    |     |     |    |    |  |  |  |
|--------------------------------------------------------------------------------------------------------|------------|---------------|----|----|----|-----|-----|----|----|--|--|--|
| nEdiSTER                                                                                               | CODE (HEX) | D7            | D6 | D5 | D4 | D3  | D2  | D1 | D0 |  |  |  |
| Display panel is built with monocolor or RGB digits (permanently set this way for MAX6962 and MAX6963) | 0x0D       | PI            | 0  | F  | R  | DP1 | DP0 | IP | S  |  |  |  |
| Display panel is built with RGY digits                                                                 | 0x0D       | PI            | 1  | F  | R  | DP1 | DP0 | IP | S  |  |  |  |

### Table 22. Global Panel Configuration—Planes/Intensity Control (PI Data Bit D7) Format

| REGISTER                                                                                                                                                                           | ADDRESS    | REGISTER DATA |    |    |    |     |     |    |    |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|----|----|----|-----|-----|----|----|--|--|
| nedisten                                                                                                                                                                           | CODE (HEX) | D7            | D6 | D5 | D4 | D3  | D2  | D1 | D0 |  |  |
| Four display memory planes (0, 1, 2, 3) available;<br>pixel level-intensity control is 1 bit per pixel per<br>color (on/off) (permanently set this way for<br>MAX6961 and MAX6963) | 0x0D       | 0             | С  | F  | R  | DP1 | DP0 | IP | S  |  |  |
| Two display memory planes (0, 1) available;<br>pixel level-intensity control is 2 bits per pixel per<br>color (4 levels)                                                           | 0x0D       | 1             | С  | F  | R  | DP1 | DP0 | IP | S  |  |  |

### Table 23. Frame Modulation with Pixel Intensity

| PIXEL<br>GRADUATION |   | (EL<br>TA | PIXEL<br>INTENSITY | FOR WHICH A PIXEL IS E |   |   |   |   |   |   |   |   |   |    |    |
|---------------------|---|-----------|--------------------|------------------------|---|---|---|---|---|---|---|---|---|----|----|
| anaboanon           |   | SET       | SETTING            | 0                      | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| Both                | 1 | 1         | Full               | 1                      | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1  |
| Arithmetic          | 1 | 0         | 2/3                | 1                      | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0  | 1  |
| Geometric           | 1 | 0         | 1/2                | 1                      | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1  | 0  |
| Arithmetic          | 0 | 1         | 1/3                | 0                      | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1  | 0  |
| Geometric           | 0 | 1         | 1/4                | 0                      | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0  | 0  |
| Both                | 0 | 0         | Off                | 0                      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  |

### Table 24. Pixel Intensity Scale Register Format

| PIXEL<br>GRADUATION |   |   | PIXEL<br>INTENSITY | NTENSITY FOR WHICH A PIXEL IS ENABLE |   |   |   |   |   |   |   |   |   |    |    |
|---------------------|---|---|--------------------|--------------------------------------|---|---|---|---|---|---|---|---|---|----|----|
| GIADOATION          |   |   | SETTING            | 0                                    | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| Both                | 1 | 1 | Full               | 1                                    | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1  |
| Arithmetic          | 1 | 0 | 2/3                | 1                                    | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0  | 1  |
| Geometric           | 1 | 0 | 1/2                | 1                                    | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1  | 0  |
| Arithmetic          | 0 | 1 | 1/3                | 0                                    | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1  | 0  |
| Geometric           | 0 | 1 | 1/4                | 0                                    | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0  | 0  |
| Both                | 0 | 0 | Off                | 0                                    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  |

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**



Figure 11. Multiplex Timing Diagram (No Flip; OSC = 4.194304MHz)

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**



Figure 12. Multiplex Timing Diagram (Flipped; OSC = 4.194304MHz)

## **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 25. Digit 0 Intensity Register Format

| REGISTER         | ADDRESS    | REGISTER DATA |    |    |    |    |    |    |    |  |  |  |
|------------------|------------|---------------|----|----|----|----|----|----|----|--|--|--|
| REGISTER         | CODE (HEX) | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
| 0/256            | 0x03       | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |
| 1/256            | 0x03       | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 1  |  |  |  |
| 2/256            | 0x03       | 0             | 0  | 0  | 0  | 0  | 0  | 1  | 0  |  |  |  |
| 3/256            | 0x03       | 0             | 0  | 0  | 0  | 0  | 0  | 1  | 1  |  |  |  |
| 4/256            | 0x03       | 0             | 0  | 0  | 0  | 0  | 1  | 0  | 0  |  |  |  |
|                  | 0x03       |               | _  | _  | _  | _  | _  |    |    |  |  |  |
| 251/256          | 0x03       | 1             | 1  | 1  | 1  | 1  | 0  | 1  | 1  |  |  |  |
| 252/256          | 0x03       | 1             | 1  | 1  | 1  | 1  | 1  | 0  | 0  |  |  |  |
| 253/256          | 0x03       | 1             | 1  | 1  | 1  | 1  | 1  | 0  | 1  |  |  |  |
| 254/256          | 0x03       | 1             | 1  | 1  | 1  | 1  | 1  | 1  | 0  |  |  |  |
| 255/256 (max on) | 0x03       | 1             | 1  | 1  | 1  | 1  | 1  | 1  | 1  |  |  |  |

### Table 26. Digit 1 Intensity Register Format

| DEGIOTED         | ADDRESS CODE | REGISTER DATA |    |    |    |    |    |    |    |  |  |  |  |
|------------------|--------------|---------------|----|----|----|----|----|----|----|--|--|--|--|
| REGISTER         | (HEX)        | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |
| 0/256            | 0x04         | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |  |
| 1/256            | 0x04         | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 1  |  |  |  |  |
| 2/256            | 0x04         | 0             | 0  | 0  | 0  | 0  | 0  | 1  | 0  |  |  |  |  |
| 3/256            | 0x04         | 0             | 0  | 0  | 0  | 0  | 0  | 1  | 1  |  |  |  |  |
| 4/256            | 0x04         | 0             | 0  | 0  | 0  | 0  | 1  | 0  | 0  |  |  |  |  |
| _                | 0x04         | _             | —  | _  | —  | _  | —  | _  | _  |  |  |  |  |
| 251/256          | 0x04         | 1             | 1  | 1  | 1  | 1  | 0  | 1  | 1  |  |  |  |  |
| 252/256          | 0x04         | 1             | 1  | 1  | 1  | 1  | 1  | 0  | 0  |  |  |  |  |
| 253/256          | 0x04         | 1             | 1  | 1  | 1  | 1  | 1  | 0  | 1  |  |  |  |  |
| 254/256          | 0x04         | 1             | 1  | 1  | 1  | 1  | 1  | 1  | 0  |  |  |  |  |
| 255/256 (max on) | 0x04         | 1             | 1  | 1  | 1  | 1  | 1  | 1  | 1  |  |  |  |  |

#### Current Plane Identification (Bits D2, D3)

The current plane bits in the global panel configuration register identify which memory plane is currently being used to control the display panel (Table 18). These bits are read only; written data is ignored.

#### Ripple Sync (Bit D4)

The ripple sync feature, when enabled in the global panel configuration register, desynchronizes the multiplex timing of all the interconnected MAX6960 drivers on a display panel by OSC/4 (Table 19). This delay spreads the drive transitions among the drivers to spread power-supply peak-current demand, and ease decoupling. The maximum delay from first driver to last driver is 244µs with the maximum of 256 drivers used. This is too short a time to cause visible artifacts.

#### Mux Flip (Bit D5)

The mux flip feature in the global panel configuration register reverses the panel PWM timing for alternate drivers when enabled (Table 20). Again, this spreads power-supply peak-current demand.

#### Color Control (Bit D6)

The color control bit in the global panel configuration register selects whether a monocolor or RGY display panel is built. Select monocolor when building an RGB panel as shown in Figure 17. This bit is fixed at zero for the MAX6962 and MAX6963, and a write to this bit is ignored for these parts.

## 4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers

### Table 27. Panel Intensity Register Format

| DECISTED         | ADDRESS CODE | REGISTER DATA |    |    |    |    |    |    |    |  |  |  |
|------------------|--------------|---------------|----|----|----|----|----|----|----|--|--|--|
| REGISTER         | (HEX)        | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|                  | 0x02         | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |
| 2/256 (min on)   | 0x02         | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 1  |  |  |  |
|                  | 0x02         | 0             | 0  | 0  | 0  | 0  | 0  | 1  | 0  |  |  |  |
| 3/256            | 0x02         | 0             | 0  | 0  | 0  | 0  | 0  | 1  | 1  |  |  |  |
| 4/256            | 0x02         | 0             | 0  | 0  | 0  | 0  | 1  | 0  | 0  |  |  |  |
| 5/256            | 0x02         | 0             | 0  | 0  | 0  | 0  | 1  | 0  | 1  |  |  |  |
| —                | 0x02         | _             | —  | _  | —  | _  | _  | _  | _  |  |  |  |
| 251/256          | 0x02         | 1             | 1  | 1  | 1  | 1  | 0  | 1  | 1  |  |  |  |
| 252/256          | 0x02         | 1             | 1  | 1  | 1  | 1  | 1  | 0  | 0  |  |  |  |
| 253/256          | 0x02         | 1             | 1  | 1  | 1  | 1  | 1  | 0  | 1  |  |  |  |
| 254/256          | 0x02         | 1             | 1  | 1  | 1  | 1  | 1  | 1  | 0  |  |  |  |
| 255/256 (max on) | 0x02         | 1             | 1  | 1  | 1  | 1  | 1  | 1  | 1  |  |  |  |

#### Table 28. Global Driver Indirect Address Format

| DE            | NOTED            | ADDRESS CODE |     |                                            |    | REGISTE | ER DATA |    |    |     |
|---------------|------------------|--------------|-----|--------------------------------------------|----|---------|---------|----|----|-----|
| nev           | REGISTER         | (HEX)        | D7  | D6                                         | D5 | D4      | D3      | D2 | D1 | D0  |
| Global driver | indirect address | 0x08         | MSB | 8-bit driver indirect address 0x00 to 0xFF |    |         |         |    |    | LSB |

#### Planes/Intensity Control (Bit D7)

The planes/intensity (PI) control bit in the global panel configuration register selects whether the display memory is configured as four planes with 1-bit-per pixel per color-intensity control, or two planes with 2-bits-per pixel per color-intensity control. This bit is fixed at zero for the MAX6961 and MAX6963, and a write to this bit is ignored for these parts.

#### Pixel Intensity Scale Register

The pixel intensity scale register (Table 24) sets the graduation type used when 2-bits-per-pixel intensity control is selected by setting the PI bit (Table 22). The pixel level-intensity control can be set to be either arithmetic (off, 1/3, 2/3, full) or geometric (off, 1/4, 1/2, full). The setting is made on a digit-by-digit basis, so each color on an RGY or RGB panel can use the most appropriate graduation type.

#### **Digit Intensity Control**

The digit 0 and digit 1 intensity registers (Tables 25 and 26) set the fractions of the panel intensity PWM value that are applied to the two display digits. The PWM for each digit is calculated as n/256th of the panel intensity value, where n is the value in the digit's digit 0/1 intensity register. The digit 0/1 intensity registers enable configuring relative adjustments in digit intensity, while the

display panel is still controlled as a whole by the panel intensity. These adjustments are typically used to calibrate out luminosity differences between LEDs from different batches. They can also be used to color balance RGY displays so that, for example, full panel intensity of a red-green panel is a consistent orange hue.

#### **Panel Intensity Control**

Digital control of panel display brightness is provided by an internal pulse-width modulator, which is controlled by the panel intensity register (Table 27). The modulator scales the average segment current in 253 steps from a maximum of 255/256 down to 2/256 of the peak current. The maximum effective PWM duty cycle for a digit is therefore 254/256, given by the maximum 255/256 digit intensity multiplied by the maximum 255/256 panel intensity. The minimum interdigit blanking time is therefore 4/256 of a cycle, or 4/256 x 122µs digit period = 1.91µs.

#### **Peak-Segment Current Selection**

The LED drive current can be selected between either a 40mA peak per segment and a lower 20mA peak current on a digit-by-digit basis using the R<sub>ISET0</sub> and R<sub>ISET1</sub> pins. R<sub>ISET0</sub> should be open circuit to select 20mA, or connected to GND to select 40mA segment current for digit 0. R<sub>ISET1</sub> selects segment current for

### **4-Wire Serially Interfaced 8 x 8 Matrix Graphic LED Drivers**

### Table 29. Global Display Indirect Address Format

| REGISTER                            | ADDRESS CODE |    | REGISTER DATA |     |     |     |     |    |    |
|-------------------------------------|--------------|----|---------------|-----|-----|-----|-----|----|----|
| nedisten                            | (HEX)        | D7 | D6            | D5  | D4  | D3  | D2  | D1 | D0 |
| Global display indirect address LSB | 0x09         | D7 | D6            | D5  | D4  | D3  | D2  | D1 | D0 |
| Global display indirect address MSB | 0x0A         | Х  | Х             | D13 | D12 | D11 | D10 | D9 | D8 |

### Table 30. Global Plane Counter Register Format

|                                                 | PLANES/INTENSITY BIT                                                                |                          | REGISTER DATA |                |    |    |        |          |    |    |  |  |
|-------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------|---------------|----------------|----|----|--------|----------|----|----|--|--|
| REGISTER                                        | (SEE TABLE 22):<br>0 FOR 1 BIT/PIXEL;<br>4 PLANES<br>1 FOR 2 BIT/PIXEL;<br>2 PLANES | ADDRESS<br>CODE<br>(HEX) | D7            | D6             | D5 | D4 | D3     | D2       | D1 | D0 |  |  |
| PLANE COUNTER                                   | _                                                                                   | 0x0B                     | Fast<br>slow  | Auto<br>manual |    | С  | ountei | r settir | ng |    |  |  |
| Manual selection to plane 0—counter disabled    | ×                                                                                   | 0x0B                     | х             | 0              | Х  | Х  | Х      | Х        | 0  | 0  |  |  |
| Manual selection to plane 1—counter disabled    | x                                                                                   | 0x0B                     | х             | 0              | Х  | х  | Х      | Х        | 0  | 1  |  |  |
| Manual selection to plane 2—counter<br>disabled | 0                                                                                   | 0x0B                     | х             | 0              | Х  | х  | Х      | Х        | 1  | 0  |  |  |
| Manual selection to plane 0—counter<br>disabled | 1                                                                                   | 0x0B                     | х             | 0              | Х  | х  | Х      | Х        | 1  | 0  |  |  |
| Manual selection to plane 3—counter<br>disabled | 0                                                                                   | 0x0B                     | х             | 0              | Х  | х  | Х      | Х        | 1  | 1  |  |  |
| Manual selection to plane 1—counter<br>disabled | 1                                                                                   | 0x0B                     | х             | 0              | Х  | х  | Х      | Х        | 1  | 1  |  |  |
| SLOW PLANE COUNTER                              |                                                                                     |                          | 0             | 1              | Х  | Х  | Х      | Х        | Х  | Х  |  |  |
| Auto slow plane counter—1 frame every second    | _                                                                                   | 0x0B                     | 0             | 1              | 0  | 0  | 0      | 0        | 0  | 1  |  |  |
| Auto slow plane counter—1 frame<br>every 2s     | _                                                                                   | 0x0B                     | 0             | 1              | 0  | 0  | 0      | 0        | 1  | 0  |  |  |
|                                                 |                                                                                     |                          | 0             | 1              | _  |    | _      | _        |    | —  |  |  |
| Auto slow plane counter—1 frame<br>every 62s    | _                                                                                   | 0x0B                     | 0             | 1              | 1  | 1  | 1      | 1        | 1  | 0  |  |  |
| Auto slow plane counter—1 frame<br>every 63s    | _                                                                                   | 0x0B                     | 0             | 1              | 1  | 1  | 1      | 1        | 1  | 1  |  |  |
| FAST PLANE COUNTER                              |                                                                                     |                          | 1             | 1              | Х  | Х  | Х      | Х        | Х  | Х  |  |  |
| Auto fast plane counter—1 frame per second      | _                                                                                   | 0x0B                     | 1             | 1              | 0  | 0  | 0      | 0        | 0  | 1  |  |  |