

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### **General Description**

The MAX6983 serial-interfaced LED driver provides 16 open-drain, constant-current-sinking LED driver outputs rated at 36V. The MAX6983 operates from a 3V to 5.5V supply. The MAX6983 supply and the LEDs' supply can power up in any order. The constant-current outputs are programmed together to up to 55mA using a single external resistor. The MAX6983 operates with a 25Mb, industry-standard, 4-wire serial interface.

The MAX6983 includes circuitry that automatically detects open-circuit LEDs. Fault status is loaded into the serial-interface shift register when LE goes high and is automatically shifted out on DOUT when the next data transmission is shifted in.

The MAX6983 includes a fail-safe feature for safetyrelated applications, which blanks the display if the serial interface fails. If the serial interface becomes inactive for more than 1s, all driver output latches are automatically cleared. This turns off all LEDs connected to the outputs. The shift register data is not disturbed. The outputs remain off until the driver output latches are updated with data turning them on, so recovery is automatic if the transmission failure is temporary. The watchdog function requires no software change to the application driving the MAX6983.

The MAX6983 uses the industry-standard shift-registerplus-latch-type serial interface. The driver accepts data shifted into a 16-bit shift register using data input DIN and clock input CLK. Input data appears at the output DOUT 16 clock cycles later to allow cascading of multiple MAX6983s. The latch-enable input, LE, loads the 16 bits of shift-register data into a 16-bit output latch to set which LEDs are on and which are off. The outputenable input, OE, gates all 16 outputs on and off, and is fast enough to be used as a PWM input for LED intensitv control.

The MAX6983 is one of a family of 12 shift-register-pluslatch-type LED drivers. The family includes 8-port and 16-port types, with 5.5V- or 36V-rated LED outputs, with and without open-circuit LED detection and watchdog. All versions operate from a 3V to 5.5V supply, and are specified over the -40°C to +125°C temperature range.

### **Applications**

Variable Message Signs Marquee Displays Point-of-Order Signs Traffic Signs **Gaming Features** Architectural Lighting

#### Features

- ♦ 25Mb Industry-Standard, 4-Wire Serial Interface
- ♦ 3V to 5.5V Logic Supply
- ♦ 16 Constant-Current LED Outputs Rated at 36V
- ♦ Up to 55mA Continuous Current per Output
- ♦ Output Current Programmed by Single Resistor
- ♦ 3% Current Matching Between Outputs
- ♦ 6% Current Matching Between ICs
- ♦ Watchdog Clears Display if Interface Fails
- ♦ Reports Open-Circuit LED Faults
- ♦ High-Dissipation, 24-Pin Packages
- ♦ -40°C to +125°C Temperature Range

### **Ordering Information**

| PART       | TEMP RANGE      | PIN- PACKAGE   | PKG<br>CODE |
|------------|-----------------|----------------|-------------|
| MAX6983AUG | -40°C to +125°C | 24 TSSOP       | _           |
| MAX6983ANG | -40°C to +125°C | 24 Narrow PDIP | _           |

Typical Application Circuit and Selector Guide appear at end of data sheet.

### Pin Configuration



Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| 0.3V to +6V             |
|-------------------------|
| 0.3V to +40V            |
| -0.3V to $(V + + 0.3V)$ |
| ±10mA                   |
| 60mA                    |
| 960mA                   |
|                         |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |           |
|-------------------------------------------------------|-----------|
| 24-Pin PDIP (derate 13.3mW/°C over +70°C)             | 1067mW    |
| 24-Pin TSSOP (derate 12.2mW/°C over +70°C)            | 975mW     |
| Operating Temperature Range40°C                       | to +125°C |
| Junction Temperature                                  | +150°C    |
| Storage Temperature Range65°C                         |           |
| Lead Temperature (soldering, 10s)                     | +300°C    |
|                                                       |           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(Typical Operating Circuit, V+=3V to 5.5V,  $T_A=T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at V+=5V,  $T_A=+25^{\circ}C$ .) (Note 1)

| PARAMETER                                                                                              | SYMBOL                            | CONDITIONS                                                                        | MIN          | TYP | MAX      | UNITS |
|--------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------|--------------|-----|----------|-------|
| Operating Supply Voltage                                                                               | V+                                |                                                                                   | 3.0          |     | 5.5      | V     |
| Output Voltage                                                                                         | Vout                              |                                                                                   |              |     | 36       | V     |
| Standby Current (Interface Idle, All Output Ports High Impedance, $R_{SET} = 360\Omega$ )              | l <sub>+</sub>                    | All logic inputs at V+ or GND, DOUT_ unloaded                                     |              | 5.7 | 8        | mA    |
| Standby Current<br>(Interface Running, All Output<br>Ports High Impedance,<br>R <sub>SET</sub> = 360Ω) | I <sub>+</sub>                    | $f_{CLK} = 25MHz$ , $\overline{OE} = V+$ , DIN and LE = V+ or GND, DOUT_ unloaded |              | 6   | 6.5      | mA    |
| Supply Current<br>(Interface Idle, All Output Ports<br>Active Low, R <sub>SET</sub> = 360Ω)            | I <sub>+</sub>                    | All logic inputs at V+ or GND,<br>DOUT_ unloaded                                  |              | 18  | 25       | mA    |
| Input High Voltage<br>DIN_, CLK_, LE_, OE_                                                             | V <sub>IH</sub>                   |                                                                                   | 0.7 x V+     |     |          | V     |
| Input Low Voltage<br>DIN_, CLK_, LE_, OE_                                                              | VIL                               |                                                                                   |              |     | 0.3 x V+ | V     |
| Hysteresis Voltage DIN_, CLK_, LE_, OE_                                                                | ΔVI                               |                                                                                   |              | 0.8 |          | V     |
| Input Leakage Current DIN_, CLK_, LE_, OE_                                                             | I <sub>IH</sub> , I <sub>IL</sub> |                                                                                   | -1           |     | +1       | μА    |
| Output High-Voltage DOUT_                                                                              | Voh                               | ISOURCE = 4mA                                                                     | V+<br>- 0.5V |     |          | V     |
| Output Low-Voltage                                                                                     | V <sub>OL</sub>                   | I <sub>SINK</sub> = 4mA                                                           |              |     | 0.5      | V     |
| Output Current OUT_                                                                                    | Гоит                              | $V+ = 3V - 5.5V$ , $V_{OUT} = 0.8V - 2.5V$ , $R_{SET} = 360\Omega$                | 37           | 50  | 61       | mA    |
| Output Leakage Current OUT_                                                                            | ILEAK                             | ŌĒ = V+                                                                           |              |     | 1        | μΑ    |
| Watchdog Timeout                                                                                       | twD                               |                                                                                   | 0.1          | 1   | 2.5      | S     |

#### **5V TIMING CHARACTERISTICS**

(Typical Operating Circuit, V+ = 4.5V to 5.5V,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.) (Notes 1, 2)

| PARAMETER                            | SYMBOL           | CONDITIONS                                        | MIN | TYP | MAX | UNITS |
|--------------------------------------|------------------|---------------------------------------------------|-----|-----|-----|-------|
| CLK_ Clock Period                    | tCP              |                                                   | 40  |     |     | ns    |
| CLK_ Pulse-Width High                | tcH              |                                                   | 19  |     |     | ns    |
| CLK_ Pulse-Width Low                 | tCL              |                                                   | 19  |     |     | ns    |
| DIN_ Setup Time                      | t <sub>DS</sub>  |                                                   | 4   |     |     | ns    |
| DIN_ Hold Time                       | tDH              |                                                   | 8   |     |     | ns    |
| DOUT_ Propagation Delay              | tDO              |                                                   | 12  |     | 32  | ns    |
| DOUT_ Rise and Fall Time             |                  | C <sub>DOUT</sub> = 10pF, 20% to 80%              |     |     | 10  | ns    |
| LE Setup Time                        | tLS              |                                                   | 10  |     |     | ns    |
| LE Rising to OUT_ Rising Delay       | t <sub>LRR</sub> | (Note 3)                                          |     |     | 100 | ns    |
| LE Rising to OUT_ Falling Delay      | tLRF             | (Note 3)                                          |     |     | 300 | ns    |
| CLK_ Rising to OUT_ Rising Delay     | tCRR             | (Note 3)                                          |     |     | 100 | ns    |
| CLK_ Rising to OUT_ Falling<br>Delay | tCRF             | (Note 3)                                          |     |     | 310 | ns    |
| OE_ Rising to OUT_ Rising Delay      | t <u>oe</u> h    | (Note 3)                                          |     |     | 100 | ns    |
| OE_ Falling to OUT_ Falling Delay    | toel             | (Note 3)                                          |     |     | 320 | ns    |
| LED Output OUT_ Turn-On Fall Time    | t <sub>f</sub>   | 80% to 20%; pullup resistor = $65\Omega$ (Note 3) |     |     | 120 | ns    |
| LED Output OUT_ Turn-Off Rise Time   | t <sub>r</sub>   | 20% to 80%; pullup resistor = $65\Omega$ (Note 3) |     |     | 120 | ns    |

#### 3.3V TIMING CHARACTERISTICS

(Typical Operating Circuit, V+ = 3V to 5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.) (Notes 1, 2)

| PARAMETER                          | SYMBOL            | CONDITIONS                           | MIN | TYP | MAX | UNITS |
|------------------------------------|-------------------|--------------------------------------|-----|-----|-----|-------|
| CLK_ Clock Period                  | tCP               |                                      | 52  |     |     | ns    |
| CLK_ Pulse-Width High              | tсн               |                                      | 24  |     |     | ns    |
| CLK_ Pulse-Width Low               | tCL               |                                      | 24  |     |     | ns    |
| DIN_ Setup Time                    | tDS               |                                      | 4   |     |     | ns    |
| DIN_ Hold Time                     | tDH               |                                      | 8   |     |     | ns    |
| DOUT_ Propagation Delay            | t <sub>DO</sub>   |                                      | 12  |     | 50  | ns    |
| DOUT_ Rise and Fall Time           |                   | C <sub>DOUT</sub> = 10pF, 20% to 80% |     |     | 12  | ns    |
| LE Setup Time                      | tLS               |                                      | 15  |     |     | ns    |
| LE Rising to OUT_ Rising Delay     |                   | (Note 3)                             |     |     | 120 | ns    |
| LE Rising to OUT_ Falling Delay    |                   | (Note 3)                             |     |     | 310 | ns    |
| CLK_ Rising to OUT_ Rising Delay   |                   | (Note 3)                             |     |     | 120 | ns    |
| CLK_ Rising to OUT_ Falling Delay  |                   | (Note 3)                             |     |     | 330 | ns    |
| OE_ Rising to OUT_ Rising Delay    | toeh              | (Note 3)                             |     |     | 120 | ns    |
| OE_ Falling to OUT_ Falling Delay  | t <del>oe</del> l | (Note 3)                             |     |     | 330 | ns    |
| LED Output OUT_ Turn-On Fall Time  | tf                | 80% to 20% (Note 3)                  |     |     | 120 | ns    |
| LED Output OUT_ Turn-Off Rise Time | t <sub>r</sub>    | 20% to 80% (Note 3)                  |     |     | 120 | ns    |

Note 1: All parameters tested at TA = +25°C. Specifications over temperature are guaranteed by design.

Note 2: See Figure 3.

**Note 3:** A  $65\Omega$  pullup resistor is connected from OUT\_ to 5.5V.

### \_Typical Operating Characteristics

 $(T_A = +25$ °C, unless otherwise noted.)





SUPPLY CURRENT vs. SUPPLY VOLTAGE



### Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

















### **Pin Description**

|      |            | <u> </u>                                                                                                                                                                                                                    |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN  | NAME       | FUNCTION                                                                                                                                                                                                                    |
| 1    | GND        | Ground                                                                                                                                                                                                                      |
| 2    | DIN        | Serial-Data Input. Data is loaded into the internal 16-bit shift register on CLK's rising edge.                                                                                                                             |
| 3    | CLK        | Serial-Clock Input. Data is loaded into the internal 16-bit shift register on CLK's rising edge.                                                                                                                            |
| 4    | LE         | Load-Enable Input. Data is loaded transparently from the internal shift register(s) to the output latch(es) while LE is high. Data is latched into the output latch(es) on LE's falling edge, and retained while LE is low. |
| 5–20 | OUT0-OUT15 | LED Driver Outputs. OUT0 to OUT15 are open-drain, constant-current sinking outputs rated to 36V.                                                                                                                            |
| 21   | ŌĒ         | Output Enable Input. High forces outputs OUT0 to OUT15 high impedance, without altering the contents of the output latches. Low enables outputs OUT0 to OUT15 to follow the state of the output latches.                    |
| 22   | DOUT       | Serial-Data Output. Data is clocked out of the 16-bit internal shift-register to DOUT on CLK's rising edge.                                                                                                                 |
| 23   | SET        | LED Current Setting. Connect SET to GND through a resistor (RSET) to set the maximum LED current.                                                                                                                           |
| 24   | V+         | Positive Supply Voltage. Bypass V+ to GND with a 0.1µF ceramic capacitor.                                                                                                                                                   |



Figure 1. Block Diagram



Figure 2. 4-Wire Serial-Interface Timing Diagram

### **Detailed Description**

The MAX6983 LED driver comprises a 4-wire serial interface driving 16 constant-current sinking open-drain output ports. The outputs drive LEDs in either static or multiplex applications (Figure 1). The constant- current outputs are guaranteed for current accuracy not only with chip-supply voltage variations (5V ±10% and 3V to 5.5V), but also over a realistic range of driver output voltage drop (0.8V to 2.5V). The drivers use current-sensing feedback circuitry (not simple current mirrors) to ensure very small current variations over the full allowed range of output voltage (see the *Typical Operating Characteristics*).

The 4-wire serial interface comprises a 16-bit shift register and a 16-bit transparent latch. The shift register is written through a clock input CLK and a data input DIN and the data propagates to a data output DOUT. The data output allows multiple drivers to be cascaded and operated together. The contents of the 16-bit shift register are loaded into the transparent latch through a latch-enable input LE. The latch is transparent to the shift register outputs when high, and latches the current state on the falling edge of LE.

Each driver output is an open-drain, constant-current sink that should be connected to the cathode of either a single LED or a series string of multiple LEDs. The LED anode can be connected to a supply voltage of up to 36V, independent of the MAX6983 supply, V+. The constant-current capability is up to 55mA per output, set for all 16 outputs by an external resistor, RSET.

#### **4-Wire Serial Interface**

The serial interface on the MAX6983 is a 4-wire serial interface using four inputs (DIN, CLK, LE, and  $\overline{\text{OE}}$ ) and a data output (DOUT). This interface is used to write display data to the MAX6983. The serial-interface data word length is 16 bits, D0–D15. See Figure 2.

The functions of the five interface pins are as follows. DIN is the serial-data input, and must be stable when it is sampled on the rising edge of CLK. Data is shifted in, MSB first. This means that data bit D15 is clocked in first, followed by 15 more data bits, finishing with the LSB D0.

CLK is the serial-clock input, which shifts data at DIN into the MAX6983 16-bit shift register on its rising edge.

LE is the latch load input of the MAX6983, which transfers data from the MAX6983 16-bit shift register to its 16-bit latch when LE is high (transparent latch), and latches the data on the falling edge of LE (Figure 2).



Figure 3. LE and CLK to OUT\_ Timing

The fourth input provides output-enable control of the output drivers.  $\overline{OE}$  is high to force outputs OUT0-OUT15 high impedance, without altering the contents of the output latches, and low to enable outputs OUT0-OUT15 to follow the state of the output latches.

OE is independent of the operation of the serial interface. Data can be shifted into the serial-interface shift register and latched regardless of the state of OE.

DOUT is the serial-data output, which shifts data out from the MAX6983's 16-bit shift register on the rising edge of CLK. Data at DIN is propagated through the shift register and appears at DOUT 16 clock cycles later. See Figure 2.

#### Watchdog

The MAX6983 includes a watchdog circuit that monitors the CLK, DIN, and LE inputs. If there is no transition on any one of these inputs for nominally 1s, the output latches are cleared and outputs OUT0–OUT15 go high impedance like the initial power-up condition. This turns off all LEDs connected to the outputs. The shift-register data does not change, just the output-latch data.

The watchdog is intended to be used as a fail-safe feature for applications that prefer a blank display to an incorrect display if the serial interface fails. When the watchdog triggers, the outputs remain off until the driver output latches are updated with data turning them



Figure 4. Fault Timing

on. Recovery is therefore automatic if the transmission failure is temporary because the MAX6983 does not lock up in the watchdog timeout state. The MAX6983 operates correctly when the serial interface is next activated, and the watchdog circuit is reset and starts monitoring the serial interface again. The watchdog function requires no software change to the application driving the MAX6983.

#### **LED Fault Detection**

The MAX6983 includes circuitry that detects open-circuit LEDs automatically. An open-circuit fault occurs when an output is programmed to sink current but less than about 50% of the programmed current flows. Open circuits are checked just after the falling edge of  $\overline{\text{OE}}$ . The fault data is latched on the rising edge of LE and is shifted out when new LED data is loaded into the output latches from the shift register. If one or more output ports are detected with an open-circuit fault, the D14 and D13 bits of DOUT go high. If no open-circuit faults are detected, D14 and D13 are set to low. The data in the other 14 bit positions in DOUT are not altered.

Fault status is shifted out on DOUT when the next data transmission is shifted in after the rising edge of LE. LE is normally taken high after all 16 bits of new LED data have been clocked into the shift register(s), and then DOUT outputs data bit D15. On the next two rising edges of CLK, the 2 fault status bits, D14 and D13, are clocked out in that order, followed by the remaining 13 unchanged data bits D12 to D0.

A typical fault-detecting application tests all the shifted out data. Bits D0–D12 and D15 are checked against the originally transmitted data to check data-link integrity. Bits D13 and D14 are checked first to see that they contain the same data (validating the status) and second, whether faults are reported or not by the actual logic level.

Figure 4 is the LE and CLK to OUT\_ timing diagram.

Table 1. 4-Wire Serial-Interface Truth Table

| SERIAL<br>DATA | CLOCK | CONTENTO       |                |                |   |                  |                  | LOAD<br>INPUT | LAICHCONTENIS  |                |                | BLANKING<br>INPUT | C                | UTP | UT C | ONT                           | ENTS                          | 3                             |   |                                            |                    |
|----------------|-------|----------------|----------------|----------------|---|------------------|------------------|---------------|----------------|----------------|----------------|-------------------|------------------|-----|------|-------------------------------|-------------------------------|-------------------------------|---|--------------------------------------------|--------------------|
| INPUT<br>DIN   | CLK   | D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> |   | D <sub>n-1</sub> | Dn               | LE            | D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> |                   | D <sub>n-1</sub> | Dn  | ŌĒ   | D <sub>0</sub>                | D <sub>1</sub>                | D <sub>2</sub>                |   | D <sub>n-1</sub>                           | Dn                 |
| Н              | 7     | Н              | R <sub>1</sub> | R <sub>2</sub> |   | R <sub>n-2</sub> | R <sub>n-1</sub> | _             | _              | _              | _              | _                 | _                | _   | _    |                               | _                             | _                             | _ | _                                          | _                  |
| L              | Ч     | L              | R <sub>1</sub> | R <sub>2</sub> |   | R <sub>n-2</sub> | R <sub>n-1</sub> |               |                |                | _              |                   | _                | _   | _    | -                             | _                             | _                             |   | _                                          | _                  |
| Х              | ار    | R <sub>0</sub> | R <sub>1</sub> | R <sub>2</sub> |   | R <sub>n-1</sub> | Rn               |               |                | -              | _              |                   | _                | _   | _    | I                             |                               | _                             | I | _                                          | _                  |
|                |       | Χ              | Χ              | Χ              |   | Χ                | Χ                | Н             | R <sub>0</sub> | R <sub>1</sub> | R <sub>2</sub> |                   | R <sub>n-1</sub> | Rn  | _    | _                             |                               | _                             | _ | _                                          | _                  |
| _              | _     | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> |   | P <sub>n-1</sub> | Pn               | L             | P <sub>0</sub> | P <sub>1</sub> | P <sub>2</sub> |                   | P <sub>n-1</sub> | Pn  | L    | $\overline{P}_{\overline{0}}$ | $\overline{P}_{\overline{1}}$ | $\overline{P}_{\overline{2}}$ |   | $\overline{P}_{\overline{n}-\overline{1}}$ | $\overline{P}_{n}$ |
| _              |       | _              | _              | _              | _ | _                | _                | _             | Χ              | Χ              | Χ              |                   | Χ                | Χ   | Н    | Hi-Z                          | Hi-Z                          | Hi-Z                          |   | Hi-Z                                       | Hi-Z               |

L = Low-logic level; H = High-logic level; X = Don't care; P = Present state; R = Previous state.

### Applications Information

#### Selecting External Component RSET to Set LED Output Current

The MAX6983 uses an external resistor, RSET, to set the LED current for outputs OUT0–OUT15. The minimum allowed value of RSET is 327.3 $\Omega$ , which sets the output currents to 55mA. The maximum allowed value of RSET is 5k $\Omega$ . The reference value, 360 $\Omega$ , sets the output currents to 50mA. To set a different output current, use the formula:

RSET = 18,000 / IOUT

where IOUT is the desired output current in mA.

#### **Computing Power Dissipation**

The upper limit for power dissipation (PD) for the MAX6983 is determined by the following equation:

$$P_D = (V + x I +) + (V_{OUT} \times DUTY \times I_{OUT} \times N)$$

where:

V+ = supply voltage

I+= operating supply current when sinking  $I_{\mbox{OUT}}$  LED drive current into N outputs

DUTY = PWM duty cycle applied to  $\overline{OE}$ 

N = number of MAX6983 outputs driving LEDs at the same time (maximum is 16)

V<sub>OUT</sub> = MAX6983 port output voltage when driving load LED(s)

IOUT = LED drive current programmed by RSET

PD = power dissipation, in mW if currents are in mA

Dissipation example:

$$I_{OUT} = 20mA, N = 16, DUTY = 1, V_{OUT} = 2V, V+ = 5.25V$$

 $P_D = (5.25 \text{V} \times 25 \text{mA}) + (2 \text{V} \times 1 \times 20 \text{mA} \times 16) = 0.77 \text{W}$ 

Thus, for a 24-pin TSSOP package (T<sub>JA</sub> = 1 / 0.0122 = +82°C/W from the *Absolute Maximum Ratings*), the maximum allowed ambient temperature T<sub>A</sub> is given by:

$$T_{J(MAX)} = T_A + (P_D \times T_{JA}) = +150^{\circ}C = T_A + (0.77 \times 82^{\circ}C/W)$$

so  $T_A = +85$ °C.

#### **Overtemperature Cutoff**

The MAX6983 contains an internal temperature sensor that turns off all outputs when the die temperature exceeds approximately +165°C. The outputs are enabled again when the die temperature drops below approximately +140°C. Register contents are not affected, so when a driver is overdissipating, the external symptom is the load LEDs cycling between on and off as the driver repeatedly overheats and cools, alternately turning the LEDs off and then back on again.

#### **Power-Supply Considerations**

The MAX6983 operates with a chip supply V+, and one or more LED supplies. Bypass each supply to GND with a 0.1µF capacitor as close to the MAX6983 as possible. This is normally adequate for static LED driving. For multiplex or PWM applications, it is necessary to add an additional bulk electrolytic capacitor of 4.7µF or more to each supply for every 4 to 16 MAX6983s. The necessary capacitance depends on the LED load current, PWM switching frequency, and serial interface speed. Inadequate V+ decoupling can cause timing problems, and very noisy LED supplies can affect LED current regulation.

#### **Selector Guide**

| PART     | NUMBER OF<br>OUTPUTS | MAX OUTPUT<br>VOLTAGE (V) | MAX OUTPUT<br>CURRENT | LED FAULT<br>DETECTION | WATCHDOG |
|----------|----------------------|---------------------------|-----------------------|------------------------|----------|
| MAX6968  |                      |                           |                       | _                      | _        |
| MAX6977  | 8                    | 5.5                       |                       | Yes                    | _        |
| MAX6978  |                      |                           | 55mA                  | Yes                    | Yes      |
| MAX6970* |                      |                           |                       | _                      | _        |
| MAX6981* | 8                    | 36                        |                       | Yes                    | _        |
| MAX6980* |                      |                           |                       | Yes                    | Yes      |
| MAX6969  | 10                   | r r                       |                       | _                      | _        |
| MAX6979  | 16                   | 5.5                       |                       | Yes                    | Yes      |
| MAX6971  | 16                   | 26                        |                       | _                      | _        |
| MAX6983  | 10                   | 36                        |                       | Yes                    | Yes      |

<sup>\*</sup>Future product—contact factory for availability.

## **Typical Application Circuit**



**Chip Information** 

PROCESS: BiCMOS

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### **Package Information (continued)**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | REVISION DESCRIPTION                                                              | PAGES CHANGED |
|--------------------|---------------|-----------------------------------------------------------------------------------|---------------|
| 0                  | 7/05          | Initial release                                                                   |               |
| 1                  | 11/07         | Corrected constant-current sinking output current and updated package information | 6, 11, 12     |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.