

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









**Features** 

# **Single-Chip Electricity Meter AFE**

### **General Description**

♦ 0.1% Accuracy Over 2000:1 Current Range

The MAX71020 is a single-chip analog front-end (AFE) for use in high-performance revenue meters. It contains the compute engine (CE) found in Maxim Integrated's fourth-generation meter system-on-chip (SoC) and an improved analog-to-digital converter (ADC), and interfaces to the host controller of choice over a SPI interface.

The MAX71020 comes in a 28-pin TSSOP package.

#### Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/MAX71020.related">www.maximintegrated.com/MAX71020.related</a>.

- ♦ Exceeds IEC 62053/ANSI C12.20 Standards
- **♦ Two Differential Current Sensor Inputs**
- **♦ Two Voltage Sensor Inputs**
- ♦ Selectable Gain of 1 or 8.9 for One Current Input to Support a Shunt
- High-Speed Wh/VARh Pulse Outputs with Programmable Width
- ♦ Up to Four Pulse Outputs with Pulse Count
- **♦ Four-Quadrant Metering**
- **♦ Digital Temperature Compensation**
- ♦ Independent 32-Bit Compute Engine
- ♦ 45Hz to 65Hz Line Frequency Range with Same Calibration
- ♦ Phase Compensation (±10°)
- **♦ Four Multifunction DIO Pins**
- **♦ SPI Interface**
- ♦ -40°C to +85°C Industrial Temperature Range
- ♦ 28-Pin TSSOP Lead(Pb)-Free Package

## **Typical Operating Circuit**



For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

# **Single-Chip Electricity Meter AFE**

#### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages with respect to GNDA.)         | Digital Pins                                               |
|----------------------------------------------|------------------------------------------------------------|
| Voltage and Current Supplies and Ground Pins | Inputs(-10mA to +10mA), (-0.5V to +6V)                     |
| V3P3SYS, V3P3A0.5V to +4.6V                  | Outputs(-10mA to +10mA), (-0.5V to $(V_{3P3SYS} + 0.5V)$ ) |
| GNDD0.1V to +0.1V                            | Temperature and ESD Stress                                 |
| Analog Input Pins                            | Operating Junction Temperature (peak, 100ms)140°C          |
| IAP, IAN, IBP, IBN, VA, VB(-10mA to +10mA),  | Operating Junction Temperature (continuous)125°C           |
| (-0.5V to +0.5V)                             | Storage Temperature Range45°C to +165°C                    |
| XIN, XOUT(-10mA to +10mA), (-0.5V to +3.0V)  | ESD Stress on All Pins±4kV, HBM                            |
| , , , , , , , , , , , , , , , , , ,          | Lead Temperature (soldering, 10s)300°C                     |
|                                              | Soldering Temperature (reflow) +250°C                      |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### PACKAGE THERMAL CHARACTERISTICS (Note 1)

**TSSOF** 

Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ )........78°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ).............13°C/W

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                                    | CONDITIONS                             | MIN                        | TYP | MAX  | UNITS |
|--------------------------------------------------------------|----------------------------------------|----------------------------|-----|------|-------|
| RECOMMENDED OPERATING                                        | CONDITIONS                             |                            |     |      |       |
| V <sub>3P3SYS</sub> and V <sub>3P3A</sub> Supply             | Precision metering operation           | 3.0                        |     | 3.6  | V     |
| Voltage                                                      | Digital operation (Notes 2, 3)         | 2.8                        |     | 3.6  | V     |
| Operating Temperature                                        |                                        | -40                        |     | +85  | °C    |
| INPUT LOGIC LEVELS                                           |                                        |                            |     |      |       |
| Digital High-Level Input Voltage (V <sub>IH</sub> )          |                                        | 2                          |     |      | V     |
| Digital Low-Level Input Voltage (V <sub>IL</sub> )           |                                        |                            |     | 0.8  | V     |
| Input Pullup Current (I <sub>IL</sub> )<br>RESETZ            | $V_{V3P3SYS} = 3.6V, V_{IN} = 0V$      | 41                         | 78  | 115  | μA    |
| Input Pullup Current (I <sub>IL</sub> ) Other Digital Inputs | $V_{V3P3SYS} = 3.6V, V_{IN} = 0V$      | -1                         | 0   | +1   | μA    |
| Input Pulldown Current (I <sub>IH</sub> ) All<br>Pins        | V <sub>IN</sub> = V <sub>V3P3SYS</sub> | -1                         | 0   | +1   | μA    |
| OUTPUT LOGIC LEVELS                                          |                                        |                            |     |      |       |
| Digital High-Level Output                                    | I <sub>LOAD</sub> = 1mA                | Vv3P3SYS<br>- 0.4          |     |      | V     |
| Voltage (V <sub>OH</sub> )                                   | I <sub>LOAD</sub> = 15mA (Note 3)      | V <sub>V3P3SYS</sub> - 1.1 |     |      | V     |
| Digital Low-Level Output                                     | I <sub>LOAD</sub> = 1mA                | 0                          |     | 0.4  | V     |
| Voltage (V <sub>OL</sub> )                                   | I <sub>LOAD</sub> = 15mA (Note 3)      | 0                          |     | 0.96 | V     |

# **Single-Chip Electricity Meter AFE**

# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                    | CONDITIONS                                                               | MIN                   | TYP                                                            | MAX   | UNITS  |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------|-------|--------|--|--|
| TEMPERATURE MONITOR                                                          |                                                                          |                       |                                                                |       |        |  |  |
| TNOM (Nominal Value at 22°C)                                                 | $V_{V3P3A} = 3.3V$                                                       |                       | 956                                                            |       | LSB    |  |  |
| Temperature Measurement Equation                                             |                                                                          | Temp =                | = 0.33 x STE<br>21.77                                          | EMP + | °C     |  |  |
| T                                                                            | $T_A = -40$ °C to +85°C                                                  | -6                    |                                                                | +6    |        |  |  |
| Temperature Error (Note 4)                                                   | $T_A = -20$ °C to $+60$ °C                                               | -4.8                  |                                                                | +4.8  | °C     |  |  |
| Duration of Temperature<br>Measurement After Setting<br>TEMP_START           | TEMP_PER = 0                                                             |                       | 15                                                             | 60    | ms     |  |  |
| SUPPLY CURRENT PERFORM                                                       | ANCE SPECIFICATIONS                                                      |                       |                                                                |       |        |  |  |
| V <sub>3P3A</sub> + V <sub>3P3SYS</sub> Current<br>(Note 4)                  | V <sub>V3P3A</sub> = V <sub>V3P3SYS</sub> = 3.3V, CE_E = 1,<br>ADC_E = 1 |                       | 3                                                              | 4.3   | mA     |  |  |
| INTERNAL POWER-FAULT CO                                                      | MPARATOR SPECIFICATIONS                                                  |                       |                                                                |       |        |  |  |
| Overall Response Time                                                        | 100mV overdrive, falling                                                 | 20                    |                                                                | 200   | 110    |  |  |
| Overall nesponse fifte                                                       | 100mV overdrive, rising                                                  | 8                     |                                                                | 200   | μs     |  |  |
|                                                                              | 3.0V comparator                                                          | 2.83                  | 2.93                                                           | 3.03  | V      |  |  |
| Falling Threshold                                                            | 2.8V comparator                                                          | 2.75                  | 2.81                                                           | 2.89  | V      |  |  |
|                                                                              | Difference 3.0V and 2.8V comparators                                     | 50                    | 136                                                            | 220   | mV     |  |  |
| Hysteresis (Rising Threshold -                                               | 3.0V comparator, $T_A = +22^{\circ}C$                                    | 17                    | 45                                                             | 74    | m\/    |  |  |
| Falling Threshold)                                                           | 2.8V comparator, T <sub>A</sub> = +22°C                                  | 15                    | 42                                                             | 70    | - mV   |  |  |
| PLL PERFORMANCE SPECIFIC                                                     | CATIONS                                                                  |                       |                                                                |       |        |  |  |
| PLL Power-Up Settling Time                                                   | $V_{V3P3A} = 0$ to 3.3V step, measured from first edge of MCK            |                       | 75                                                             |       | μs     |  |  |
| DIL FACTO WE T                                                               | V <sub>V3P3A</sub> = 3.3V, PLL_FAST rise                                 | 10                    | 10                                                             |       |        |  |  |
| PLL_FAST Settling Time                                                       | V <sub>V3P3A</sub> = 3.3V, PLL_FAST fall                                 |                       | 10                                                             |       | μs     |  |  |
| PLL Lock Frequency at XOUT                                                   | V <sub>V3P3A</sub> = 3.3V, MCK frequency error < 1%                      | 7                     | 9.8                                                            | 13    | MHz    |  |  |
| VREF PERFORMANCE SPECIF                                                      | ICATIONS                                                                 | •                     |                                                                |       |        |  |  |
| VREF Output Voltage, VREF (22)                                               | $T_A = +22$ °C                                                           | 1.200                 | 1.205                                                          | 1.210 | V      |  |  |
| VREF Power-Supply Sensitivity (DV <sub>REF</sub> /DV <sub>V3P3A</sub> )      | $V_{V3P3A} = 3.0V \text{ to } 3.6V$                                      | -1.5                  |                                                                | +1.5  | mV/V   |  |  |
| VNOM Definition                                                              |                                                                          |                       | VNOM(T) = VREF(22) +<br>TC1(T - 22) + TC2(T - 22) <sup>2</sup> |       |        |  |  |
| VNOM Temperature Coefficient TC1                                             |                                                                          | 29.32 - 1.05 x TRIMT  |                                                                |       | μV/°C  |  |  |
| VNOM Temperature Coefficient TC2                                             |                                                                          | -0.56 - 0.004 x TRIMT |                                                                |       | μV/°C2 |  |  |
| VREF(T) Deviation from VNOM(T):  VREF(T) - VNOM(T)10 <sup>6</sup> VNOM(T) 62 | (Note 4)                                                                 | -40                   |                                                                | +40   | ppm/°C |  |  |

# **Single-Chip Electricity Meter AFE**

## **ELECTRICAL CHARACTERISTICS (continued)**

|                                  | +250    | ·<br>T           |          |    |     |  |  |
|----------------------------------|---------|------------------|----------|----|-----|--|--|
|                                  | ,       |                  |          |    |     |  |  |
|                                  | . 07 70 | mVpk             |          |    |     |  |  |
|                                  | +27.78  | mVpk             |          |    |     |  |  |
|                                  | +250    | ΠΙΨΡΚ            |          |    |     |  |  |
|                                  | 100     | kΩ               |          |    |     |  |  |
|                                  |         |                  |          |    |     |  |  |
|                                  | 81      | ppm/%            |          |    |     |  |  |
|                                  | +10     | mV               |          |    |     |  |  |
| -85                              |         | dB               |          |    |     |  |  |
| -90                              |         | dB               |          |    |     |  |  |
| 120.46                           | ,       |                  |          |    |     |  |  |
| 146.20<br>179.82                 |         |                  |          |    |     |  |  |
|                                  |         |                  | 224.59   | nV |     |  |  |
| 285.54                           |         |                  |          |    |     |  |  |
| 370.71                           |         |                  |          |    |     |  |  |
| ±2621440<br>±2160000<br>±1756160 |         |                  |          |    |     |  |  |
|                                  |         |                  | ±1406080 | )  | LSB |  |  |
|                                  |         |                  | ±1105920 | )  | ]   |  |  |
| ±851840                          |         |                  |          |    |     |  |  |
|                                  |         |                  |          |    |     |  |  |
| 8.9                              |         | V/V              |          |    |     |  |  |
| 6.9                              |         | V/V              |          |    |     |  |  |
| -72                              |         | ppm/%            |          |    |     |  |  |
| -45                              |         | ppm/°C           |          |    |     |  |  |
|                                  | 8       | milli-<br>degree |          |    |     |  |  |
| 15                               | 20      | μΑ               |          |    |     |  |  |
| _                                | -45     | -45<br>8         |          |    |     |  |  |

# **Single-Chip Electricity Meter AFE**

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                                  | CONDITIONS                                                   | MIN     | TYP                                           | MAX     | UNITS |
|--------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------|-----------------------------------------------|---------|-------|
| Preamplifier and ADC Total<br>Harmonic<br>(V <sub>IN</sub> = 28mV Differential)            | $T_A = +25$ °C; $V_{V3P3A} = 3.3V$ , $PRE_E = 1$             |         | -80                                           |         | dB    |
| Preamplifier and ADC Total<br>Harmonic Distortion<br>(V <sub>IN</sub> = 15mV Differential) | T <sub>A</sub> = +25°C; V <sub>V3P3A</sub> = 3.3V, PRE_E = 1 |         | -85                                           |         | dB    |
| SPI SLAVE TIMING SPECIFICA                                                                 | TIONS                                                        |         |                                               |         |       |
| SPI Setup Time                                                                             | SPI_DI to SPI_CK rise                                        | 10      |                                               |         | ns    |
| SPI Hold Time                                                                              | SPI_CLK rise to SPI_DI                                       | 10      |                                               |         | ns    |
| SPI Output Delay                                                                           | SPI_CLK fall to SPI_D0                                       |         |                                               | 40      | ns    |
| SPI Recovery Time                                                                          | SPI_CSZ fall to SPI_CLK                                      | 10      |                                               |         | ns    |
| SPI Removal Time                                                                           | SPI_CLK to SPI_CSZ rise                                      | 15      |                                               |         | ns    |
| SPI Clock High                                                                             |                                                              | 40      |                                               |         | ns    |
| SPI Clock Low                                                                              |                                                              | 40      |                                               |         | ns    |
| SPI Clock Frequency                                                                        |                                                              |         |                                               | 10      | MHz   |
| SPI Transaction Space (SPI_CSZ Rise to SPI_CSZ Fall)                                       |                                                              | 1       |                                               |         | μs    |
| RESETZ TIMING                                                                              |                                                              | l       |                                               |         |       |
| D . D . M                                                                                  | Following power-on                                           | 1       |                                               |         | ms    |
| Reset Pulse Width                                                                          | At all other times                                           | 5       |                                               |         | μs    |
| Reset Pulse Rise Time                                                                      | (Note 4)                                                     |         |                                               | 1       | μs    |
| VOLTAGE MONITOR                                                                            |                                                              | '       |                                               |         |       |
| Nominal Value at +22°C (VNOM)                                                              | V <sub>V3P3A</sub> = 3.3V                                    |         | 130                                           |         | LSB   |
| Voltage Measurement Equation                                                               |                                                              | (VSENSE | S(CALC) = = = = = = = = = = = = = = = = = = = | .025V + |       |
| Voltage Error                                                                              |                                                              |         |                                               |         |       |
| 100 × $\left(\frac{\ddot{u}\ddot{u}\ddot{u}}{V_{\ddot{u}\ddot{u}\ddot{u}}} - 1\right)$     |                                                              | -4      |                                               | +4      | %     |

Note 2:  $V_{3P3SYS}$  and  $V_{3P3A}$  must be connected together. Note 3: GNDA and GNDD must be connected together.

**Note 4:** Guaranteed by design, not production tested.

# **Single-Chip Electricity Meter AFE**

### RECOMMENDED EXTERNAL COMPONENTS

| NAME | FROM                | то   | FUNCTION                                                                                                                        | VALUE      | UNITS |
|------|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------|------------|-------|
| C1   | V <sub>3P3A</sub>   | GNDA | Bypass capacitor for 3.3V supply                                                                                                | ≥ 0.1 ±20% | μF    |
| CSYS | V <sub>3P3SYS</sub> | GNDD | Bypass capacitor for V <sub>3P3SYS</sub>                                                                                        | ≥ 1.0 ±30% | μF    |
| C1P8 | V <sub>DD</sub>     | GNDD | Bypass capacitor for V1P8 regulator                                                                                             | 0.1 ±20%   | μF    |
| XTAL | XIN                 | XOUT | At cut crystal specified for 18pF load                                                                                          | 9.8304     | MHz   |
| CXS  | XIN                 | GNDA | Load capacitor values for crystal depend on crystal specifications and board parasitics.  Nominal values are based on 4pF board | 32 ±10%    | pF    |
| CXL  | XOUT                | GNDA | capacitance and include an allowance for chip capacitance.                                                                      | 32 ±10%    | pF    |

## **Pin Configuration**



# **Single-Chip Electricity Meter AFE**

## **Pin Description**

(Pin types: P = Power, O = Output, I = Input, I/O = Input/Output. The circuit number denotes the equivalent circuit, as specified under Figure 1).

| PIN          | NAME                | TYPE | CIRCUIT | DESCRIPTION                                                                                                                                                                               |  |  |  |  |
|--------------|---------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| POWER AND GR | OUND PINS           |      |         |                                                                                                                                                                                           |  |  |  |  |
| 2            | GNDA                | Р    | _       | Analog Ground. GNDA should be connected directly to the ground plane.                                                                                                                     |  |  |  |  |
| 3            | V <sub>3P3A</sub>   | Р    | _       | Analog Power Supply. A 3.3V power supply should be connected to $V_{3P3A}$ . $V_{3P3A}$ must be the same voltage as $V_{3P3SYS}$ .                                                        |  |  |  |  |
| 12           | GNDD                | Р    | _       | Digital Ground. GNDD should be connected directly to the ground plane.                                                                                                                    |  |  |  |  |
| 23           | V <sub>DD</sub>     | 0    | _       | Output of the 1.8V Regulator. A 0.1µF bypass capacitor to ground should be connected to this pin.                                                                                         |  |  |  |  |
| 24           | V <sub>3P3SYS</sub> | Р    | _       | System 3.3V Supply. V <sub>3P3SYS</sub> should be connected to a 3.3V power supply.                                                                                                       |  |  |  |  |
| ANALOG PINS  |                     |      | •       |                                                                                                                                                                                           |  |  |  |  |
| 7, 6         | IAP, IAN            |      |         | Differential or Single-Ended Line Current-Sense Inputs. These pins are                                                                                                                    |  |  |  |  |
| 5, 4         | IBP, IBN            |      | 6       | voltage inputs to the internal ADC. Typically, these pins are connto the outputs of current sensors. <b>Unused pins must be tied to 0</b>                                                 |  |  |  |  |
| 1, 28        | VA, VB              | I    | 6       | Line Voltage Sense Inputs. VA/VB are voltage inputs to the internal ADC. Typically, the pins are connected to the outputs of resistor-dividers. <b>Unused pins must be tied to GNDA</b> . |  |  |  |  |
| 25           | XIN                 | I    | 0       | Crystal Inputs. A 9.8304MHz crystal should be connected to XIN and                                                                                                                        |  |  |  |  |
| 26           | XOUT                | 0    | 8       | XOUT.                                                                                                                                                                                     |  |  |  |  |
| DIGITAL PINS |                     |      |         |                                                                                                                                                                                           |  |  |  |  |
| 22           | DIO0/WPULSE         |      |         | Multiple-Use Pins. Configurable as DIO. Alternative functions with                                                                                                                        |  |  |  |  |
| 21           | DIO1/VPULSE         | I/O  | 3, 4    | proper selection of associated registers are:                                                                                                                                             |  |  |  |  |
| 20           | DIO2/XPULSE         | 1/0  | 3, 4    | DIO0 = WPULSE<br>DIO1 = VPULSE                                                                                                                                                            |  |  |  |  |
| 11           | DIO3/YPULSE         |      |         | DIOT = VFOLSE                                                                                                                                                                             |  |  |  |  |
| 8, 27        | TEST, TESTO         | I    | 3       | Connect to GNDD                                                                                                                                                                           |  |  |  |  |
| 9            | RESETZ              | I    | 3       | Active-Low Reset                                                                                                                                                                          |  |  |  |  |
| 13           | SPI_CSZ             | I    | 3       |                                                                                                                                                                                           |  |  |  |  |
| 14           | SPI_DO              | 0    | 4       | SPI Interface                                                                                                                                                                             |  |  |  |  |
| 15           | SPI_DI              | I    | 3       | of timenace                                                                                                                                                                               |  |  |  |  |
| 16           | SPI_CLK             | l    | 3       |                                                                                                                                                                                           |  |  |  |  |
| 19           | INTZ                | 0    | 4       | Active-Low Interrupt Request                                                                                                                                                              |  |  |  |  |
| OTHER PIN    |                     |      |         |                                                                                                                                                                                           |  |  |  |  |
| 10           | V <sub>PP</sub>     | 1    | _       | Connect to GNDD                                                                                                                                                                           |  |  |  |  |

# **Single-Chip Electricity Meter AFE**



Figure 1. I/O Equivalent Circuits

# **Single-Chip Electricity Meter AFE**

## **Functional Diagram**



# **Single-Chip Electricity Meter AFE**

### **Hardware Description**

#### **Hardware Overview**

The MAX71020 energy meter analog front-end (AFE) integrates all primary functional blocks required to implement a solid-state residential electricity meter. Included on the chip are:

- An analog front-end (AFE) featuring a 22-bit secondorder sigma-delta ADC
- An independent 32-bit digital computation engine (CE) to implement DSP functions
- A precision voltage reference (VREF)
- A temperature sensor for digital temperature sensing and compensation
- Four I/O pins
- A zero-crossing detector with interrupt output
- Resistive shunt and current transformers are supported
- A SPI slave for connection to a host controller

In a typical application, the 32-bit compute engine (CE) of the MAX71020 sequentially processes the samples from the voltage inputs on analog input pins and performs calculations to measure active energy (Wh) and reactive energy (VARh), as well as A<sup>2</sup>h, and V<sup>2</sup>h for four-quadrant metering. These measurements are then accessed by the host controller.

In addition to the temperature-trimmed ultra-precision voltage reference, the on-chip digital temperature compensation mechanism includes a temperature sensor and associated controls for correction of unwanted temperature effects on measurement, e.g., to meet the requirements of ANSI and IEC standards.

Temperature-dependent external components such as crystal oscillator, resistive shunts, current transformers (CTs) and their corresponding signal conditioning circuits can be characterized and their correction factors can be programmed to produce electricity meters with exceptional accuracy over the industrial temperature range.

Communications with the host is conducted over a SPI interface. The communications protocol between the host and the MAX71020 provides a redundant information transfer ensuring the correctness of commands transferred from the host to the AFE, and of data transferred from the AFE to the host.

In addition, the MAX71020 has one pin dedicated as an interrupt output to the host. This pin notifies the host of asynchronous events.

# Analog Section Signal Input Pins

The MAX71020 has four analog inputs: two single-ended inputs for voltage measurement, and two differential inputs for current measurement.

The IAP, IAN, IBP, and IBN pins are current sensor inputs. The differential inputs feature preamplifiers with a selectable gain of 1 or 9, and are intended for direct connection to a shunt resistor sensor or a current transformer (CT).

The voltage inputs in the MAX71020 are single-ended, and are intended for sensing the line voltage via resistive dividers. These single-ended inputs are referenced to the GNDA pin.

All analog signal input pins measure voltage. In the case of shunt current sensors, currents are sensed as a voltage drop in the shunt resistor sensor. In the case of Current Transformers (CT), the current is measured as a voltage across a burden resistor that is connected to the secondary winding of the CT. Meanwhile, line voltages are sensed through resistive voltage-dividers.

Some versions of the device implement a preamplifier with a fixed gain of 8.9 to enhance performance when using sensors with a low-amplitude output (for example, current shunts). When using a device with the preamplifier enabled, the input signal amplitude cannot be greater than 27.78mV peak.

#### Input Multiplexer

The input multiplexer sequentially applies the input signals from the analog input pins to the input of the ADC. One complete sampling sequence is called a multiplexer frame.

The IBP-IBN differential input may be used to sense the neutral current, and VB may be optionally used to sense a second voltage channel. This configuration implies that the multiplexer applies a total of four inputs to the ADC. For this configuration, the multiplexer sequence is as shown in <a href="Figure 2">Figure 2</a>. In this configuration IAP-IAN, IBP-IBN, VA and VB are sampled. The physical current sensor for the neutral current measurement and the voltage sensor for VB may be omitted if not required.

## Single-Chip Electricity Meter AFE

For a standard single-phase application with tamper sensor in the neutral path, two current inputs are configured for differential mode, using the pin pairs IAP-IAN and IBP-IBN. The MAX71020 uses two locally connected current sensors via IAP-IAN and IBP-IBN for this configuration. The VA pin is typically connected to the phase voltage via resistor-dividers.

The MAX71020 adds the ability to sample a second phase voltage (applied at the VB pin), which makes it suitable for meters with two voltage and two current sensors, such as meters implementing Equation 2 for dual-phase operation ( $P = VA \times IA + VB \times IB$ ).

Table 1 summarizes the AFE input configuration.

#### **Delay Compensation**

When measuring the energy of a phase (i.e., Wh and VARh) in a service, the voltage and current for that phase must be sampled at the same instant. Otherwise, the phase difference,  $\phi$ , introduces errors.

$$\phi = \frac{t_{delay}}{T} \times 360^{\circ} = t_{delay} \times f \times 360^{\circ}$$

where f is the frequency of the input signal, T = 1/f and  $t_{delay}$  is the sampling delay between current and voltage.

**Table 1. ADC Input Configuration** 

| PIN | COMMENT                                    |  |  |  |  |  |  |
|-----|--------------------------------------------|--|--|--|--|--|--|
| IAP | The ADC regults are stored in register IA  |  |  |  |  |  |  |
| IAN | The ADC results are stored in register IA. |  |  |  |  |  |  |
| IBP | The ADC regults are stored in register ID  |  |  |  |  |  |  |
| IBN | The ADC results are stored in register IB. |  |  |  |  |  |  |
| VA  | The ADC result is stored in register VA.   |  |  |  |  |  |  |
| VB  | The ADC result is stored in register VB.   |  |  |  |  |  |  |

Traditionally, sampling is accomplished by using two ADCs per phase (one for voltage and the other one for current) controlled to sample simultaneously. Maxim Integrated's Single Converter Technology®, however, exploits the 32-bit signal processing capability of its CE to implement "constant delay" allpass filters. The allpass filter corrects for the conversion time difference between the voltage and the corresponding current samples that are obtained with a single multiplexed ADC.

The constant delay allpass filter provides a broadband delay  $360^{\circ}$  -  $\theta$ , which is precisely matched to the difference in sample time between the voltage and the current of a given phase. This digital filter does not affect the amplitude of the signal, but provides a precisely controlled phase response.

The ADC multiplexer samples the current first, immediately followed by sampling of the corresponding phase voltage, thus the voltage is delayed by a phase angle  $\phi$  relative to the current. The delay compensation implemented in the CE aligns the voltage samples with their corresponding current samples by first delaying the current samples by one full sample interval (i.e., 360°), then routing the voltage samples through the allpass filter, thus delaying the voltage samples by 360° -  $\theta$ , resulting in the residual phase error between the current and its corresponding voltage of  $\theta$  -  $\phi$ . The residual phase error is negligible, and is typically less than  $\pm 0.0015^\circ$  at 100Hz, thus it does not contribute to errors in the energy measurements.

#### **ADC Preamplifier**

The ADC preamplifier is a low-noise differential amplifier with a fixed gain of 8.9 available on the IAP and IAN current-sensor input pins. It is provided only in versions of the MAX71020 AFE configured for use with current shunts.



Figure 2. States in a Multiplexer Frame

Single Converter Technology is a registered trademark of Maxim Integrated Products, Inc.

## **Single-Chip Electricity Meter AFE**

#### Analog-to-Digital Converter (ADC)

A single second-order delta-sigma ADC digitizes the voltage and current inputs to the device. The resolution of the ADC is dependent on several factors.

Initiation of each ADC conversion is automatically controlled by logic internal to the MAX71020. At the end of each ADC conversion, the FIR filter output data is stored into the register determined by the multiplexer selection. FIR data is stored LSB justified, but shifted left 9 bits.

#### FIR Filter

The finite impulse response filter is an integral part of the ADC and it is optimized for use with the multiplexer. The purpose of the FIR filter is to decimate the ADC output to the desired resolution. At the end of each ADC conversion, the output data is stored into the register determined by the multiplexer selection.

#### Voltage References

A bandgap circuit provides the reference voltage (VREF) to the ADC. Since the VREF bandgap amplifier is chopper stabilized, the DC offset voltage, which is the most significant long-term drift mechanism in the voltage reference (VREF), is automatically removed by the chopper circuit.

#### **Digital Computation Engine (CE)**

The CE, a dedicated 32-bit signal processor, performs the precision computations necessary to accurately measure energy. The CE calculations and processes include:

- Multiplication of each current sample with its associated voltage sample to obtain the energy per sample (when multiplied with the constant sample time)
- Frequency-insensitive delay cancellation on all four channels (to compensate for the delay between samples caused by the multiplexing scheme)
- 90° phase shifter (for VAR calculations)
- Pulse generation
- Monitoring of the input signal frequency (for frequency and phase information)

- Monitoring of the input signal amplitude (for sag detection)
- Scaling of the processed samples based on calibration coefficients
- Scaling of samples based on temperature compensation information
- Gain and phase compensation

#### **Meter Equations**

The MAX71020 provides hardware assistance to the CE in order to support various meter equations. This assistance is controlled through registers that are controlled by the CE code image. The CE firmware implements the equations listed in Table 2 or a subset thereof.

#### **Pulse Generators**

The MAX71020 provides up to four pulse generators, VPULSE, WPULSE, XPULSE, and YPULSE, as well as hardware support for the VPULSE and WPULSE pulse generators. The pulse generators are used to output CE status indicators and energy usage. See <u>Table 3</u>.

The polarity of the pulses may be inverted with control bit PLS\_INV. When this bit is set, the pulses are active-high, rather than the more usual active-low. PLS\_INV inverts all four pulse outputs.

The function of each pulse generator is determined by the CE code. Standard configurations of the MAX71020 provide a mains zero-crossing indication on XPULSE and voltage sag detection on YPULSE.

A common use of the zero-crossing pulses is to generate interrupts in order to drive RTC software in places where the mains frequency is sufficiently accurate to do so and also to adjust for crystal aging. Zero-crossing can also be used to control PLC modems or cut-off relays. A common use for the SAG pulse is to generate an interrupt that alerts the host controller when mains power is about to fail, so that the host controller can store accumulated energy and other data to EEPROM before the board supply voltage drops below safe levels.

**Table 2. Inputs Selected in Multiplexer Cycles** 

| FOLL | DESCRIPTION                                  | Wh AND VARh FORMULA |           |  |  |  |
|------|----------------------------------------------|---------------------|-----------|--|--|--|
| EQU  | DESCRIPTION                                  | ELEMENT 0           | ELEMENT 1 |  |  |  |
| 0    | 1 element, 2W, 1φ with neutral current sense | VA · IA             | VA · IB   |  |  |  |
| 1    | 1 element, 3-W, 1φ                           | VA(IA-IB)/2         | VA · IB/2 |  |  |  |
| 2    | 2 element, 3-W                               | VA · IA             | VB · IB   |  |  |  |

# **Single-Chip Electricity Meter AFE**

**Table 3. Pulse Output Function Assignments** 

| OUTPUT | FUNCTION                                                   |
|--------|------------------------------------------------------------|
| XPULSE | Pulse output on each zero crossing on voltage input        |
| YPULSE | Pulse output when voltage sag detected                     |
| VPULSE | Pulse output when programmed VARh consumption has occurred |
| WPULSE | Pulse output when programmed Wh consumption has occurred   |

#### XPULSE and YPULSE

Pulses generated by the CE may be exported to the XPULSE and YPULSE pulse output pins. Pins D2 and D3 are used for these pulses, respectively. The XPULSE and YPULSE outputs can be updated once on each pass of the CE code. See the <u>CE Interface Description</u> section for details.

#### **VPULSE** and **WPULSE**

By default, WPULSE and VPULSE are negative pulses (i.e., low level pulses, designed to sink current through an LED). PLS\_MAXWIDTH[7:0] determines the maximum negative pulse width  $T_{MAX}$  in units of 2.458MHz clock cycles based on the pulse interval  $T_{I}$  according to the formula:

$$T_{MAX} = (2 \times PLS_{MAXWIDTH}[7:0] + 1) \times T_{I}$$

 $T_I$  is based on an internal value that determines the pulse interval and the ADC clock, both of which are determined by the particular characteristics of the CE code. In the MAX71020, the default value for  $T_I$  is 65.772 $\mu$ s, but this value may change in customized versions of this device.

If PLS\_MAXWIDTH = 255 no pulse-width checking is performed, and the pulses default to 50% duty cycle.  $T_{MAX}$  is typically programmed to 10ms ( $T_{MAX}$  = 76), which works well with most calibration systems.

The polarity of the pulses may be inverted with the control bit PLS\_INV. When PLS\_INV is set, the pulses are active-high. The default value for PLS\_INV is zero, which selects active-low pulses.

The WPULSE and VPULSE pulse generator outputs are available on pins D0/WPULSE and D1/VPULSE, respectively.

#### Temperature Sensor

The MAX71020 includes an on-chip temperature sensor for determining the temperature of its bandgap reference. The primary use of the temperature data is to determine the magnitude of compensation required to offset the thermal drift in the system for the compensation of current, voltage, and energy measurement. See the *Metrology Temperature Compensation* section.

The temperature sensor is awakened on command from the host controller by setting the TEMP\_START control bit. The host controller must wait for the TEMP\_START bit to clear before reading STEMP[15:0] and before setting the TEMP\_START bit once again.

The result of the temperature measurement can be read from the STEMP[15:0] register. The 16-bit value is in two's complement form and ranges from -1024 to +1023 (decimal). The sensed temperature can be computed from the 16-bit STEMP[15:0] reading using the following formula:

Temp (
$$^{\circ}$$
C) = 0.33 x STEMP + 21.77

An additional register, VSENSE[7:0], senses the level of the supply voltage. <u>Table 4</u> shows the registers used for temperature measurement.

#### Digital I/O

On reset or power-up, all DIO pins are configured as high impedance. DIO pins can be configured independently by the host controller by manipulating the D0, D1, D2, and D3 bit fields.

# **Single-Chip Electricity Meter AFE**

**Table 4. Temperature Measurement Registers** 

| NAME            | RST | WK | DIR              |                                                                                                                                                                                                                                                                                                                                                | DESCRIPTION                                 |  |  |
|-----------------|-----|----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|
|                 |     |    |                  | Sets the period between                                                                                                                                                                                                                                                                                                                        | en temperature measurements.                |  |  |
|                 |     |    |                  | TEMP_PER                                                                                                                                                                                                                                                                                                                                       | TIME                                        |  |  |
| TEMP PER[1:0]   | 0   |    | l <sub>R/W</sub> | 0                                                                                                                                                                                                                                                                                                                                              | Manual updates (see TEMP_START description) |  |  |
| TEIVIP_PER[T.U] |     | -  | h/vv             | 1                                                                                                                                                                                                                                                                                                                                              | Every accumulation cycle                    |  |  |
|                 |     |    |                  | 2                                                                                                                                                                                                                                                                                                                                              | Continuous                                  |  |  |
|                 |     |    | 3 No updates     | No updates                                                                                                                                                                                                                                                                                                                                     |                                             |  |  |
| TEMP_START      | 0   | _  | R/W              | TEMP_PER[1:0] must be zero in order for TEMP_START to function. If TEMP_PER[1:0] = 0, then setting TEMP_START starts a temperature measurement. Hardware clears TEMP_START when the temperature measurement is complete. The host controller must wait for TEMP_START to clear before reading STEMP[10:0] and before setting TEMP_START again. |                                             |  |  |
| STEMP[15:0]     | _   | _  | R                | The result of the temperature measurement.                                                                                                                                                                                                                                                                                                     |                                             |  |  |
| VSENSE[7:0]     | _   | _  | R                | The result of the temperature measurement (see the formula listed in the <i>Electrical Characteristics</i> table).                                                                                                                                                                                                                             |                                             |  |  |

#### SPI Slave Port

The slave SPI port communicates directly with the host controller and allows it to read and write the device control registers. The interface to the slave port consists of the SPI\_CSZ, SPI\_CLK, SPI\_DI, and SPI\_DO pins. The host can also reset the MAX71020 through the SPI port by writing a data pattern to the RESET register (see <u>Table 7</u>).

#### SPI Transactions

SPI transactions are configured to provide immunity to electrical noise through redundancy in the command segment and error checking in the data field. The MAX71020 SPI transaction is exactly 64 bits; transactions of any other length are rejected. Each SPI transaction has the following fields (see Table 5):

- A 24-bit setting packet, consisting of
  - 11-bit address, MSB first
  - 1-bit direction (1 means read)
  - 11-bit inverted address, MSB first
  - 1-bit inverted direction
- An 8-bit status, consisting of the following bits concerning the last transaction, starting from bit 7:
  - Parity of the status byte (0 or 1 could be correct)
  - FIFO overflow status bit (1 means error)
  - FIFO underrun status bit (1 means error)
  - Read or write data parity (0 or 1 could be correct) (never both read and write; address is not included in the parity)

- Address or direction mismatch error bit (1 means error) (1: error, 0: no error)
- A bit indicating whether or not the bit count was exactly 64 (1 means error)
- Out of bounds address, most likely due to SPI safe bit or the memory manager (1 means error)
- A 32-bit packet of data, MSB first

If extra clocks are provided at the end during a read, all zero is output and the status continues to be updated, signaling an error. If extra clocks are provided at the end during a write, the write is aborted and the status is updated to signal an error.

- None of the fields above are optional.
- If an error is detected during the address or direction phase, no action is taken.
- SPI\_DO is high-Z while SPI\_CSZ is high.
- SPI safe mode is supported, and SPI is not locked out of this bit during SPI safe.

A typical SPI transaction is as follows. While SPI\_CSZ is high, the port is held in an initialized/reset state. During this state, SPI\_DO is held in high-Z state and all transitions on SPI\_CLK and SPI\_DI are ignored. When SPI\_CSZ falls, the port begins the transaction on the first rising edge of SPI\_CLK. A transaction consists of the fields shown in Table 5.

## **Single-Chip Electricity Meter AFE**

**Table 5. SPI Transaction (64 Bits)** 

| 24-B       | IT SE | ETTING FIELD |         |                  |                                               |                  | 8-BIT STATUS   |                     |          |               |                | 32-BIT DATA |
|------------|-------|--------------|---------|------------------|-----------------------------------------------|------------------|----------------|---------------------|----------|---------------|----------------|-------------|
| Address    | Dir   | Inv Address  | Inv Dir |                  | Status from Previous Transaction: status[7:0] |                  |                |                     |          |               |                | Data        |
| addr[10:0] | RD    | addr_b[10:0] | RD_b    | Status<br>Parity |                                               | FIFO<br>UnderRun | Data<br>Parity | Setting<br>Mismatch | Reserved | Bad<br>CK Cnt | Bad<br>Address | data[31:0]  |



Figure 3. SPI Slave Port—Typical READ and WRITE operations

Note that the status byte indicates the status of the previous SPI transaction except for the status byte parity.

#### SPI Safe Mode

Sometimes it is desirable to prevent the SPI interface from writing to arbitrary registers and possibly disturbing the CE operation. For this reason, the SPI\_SAFE mode was created. In this mode, all SPI writes are disabled except to the word containing the SPI\_SAFE bit. This affords the host one more layer of protection from inadvertent writes.

### **Functional Description**

#### **Theory of Operation**

The energy delivered by a power source into a load can be expressed as:

$$E = \int_{0}^{t} V(t)I(t)dt$$

Assuming phase angles are constant, the following formulae apply:

 $P = Real Energy [Wh] = V \times A \times cos \phi \times t$ 

Q = Reactive Energy [VARh] =  $V \times A \times \sin \phi \times t$ 

S = Apparent Energy [VAh] =  $\sqrt{P^2 + Q^2}$ 

For a practical meter, not only voltage and current amplitudes, but also phase angles and harmonic content may constantly change. Thus, simple RMS measurements are inherently inaccurate. A modern solid-state electricity meter IC such as the MAX71020 functions by emulating the integral operation above, i.e., it processes current and voltage samples through an ADC at a constant frequency. As long as the ADC resolution is high enough and the sample frequency is beyond the harmonic range of interest, the current and voltage samples, multiplied with the time period of sampling yield an accurate quantity for the momentary energy. Summing the instantaneous energy quantities over time provides very accurate results for accumulated energy.

## Single-Chip Electricity Meter AFE



Figure 4. Voltage, Current, Momentary and Accumulated Energy

Figure 4 shows the shapes of V(t), I(t), the instantaneous power and the accumulated energy resulting from 50 samples of the voltage and current signals over a period of 20ms. The application of 240V AC and 100A results in an accumulation of 480Ws (= 0.133Wh) over the 20ms period, as indicated by the accumulated power curve. The described sampling method works reliably, even in the presence of dynamic phase shift and harmonic distortion. After a sufficient number (typically 2520) of multiplexer frames have been collected, the MAX71020 issues an interrupt to the host using the INTZ pin, signalling that new energy values are available.

# Fault and Reset Behavior Events at Power-Down

Power fault detection is performed by internal comparators that monitor the voltage at the  $V_{3P3A}$  pin and also monitor the internally generated  $V_{DD}$  pin voltage (1.8V DC).  $V_{3P3SYS}$  and  $V_{3P3A}$  must be connected together at the PCB level so that the comparators, which are internally connected only to the  $V_{3P3A}$  pin, are able to simultaneously monitor the common  $V_{3P3SYS}$  and  $V_{3P3A}$  voltage. The following discussion assumes that  $V_{3P3A}$  and  $V_{3P3SYS}$  are connected together at the PCB level.

During a power failure, as  $V_{3P3A}$  falls, two thresholds are detected. The first threshold, at 3.0V, warns the host controller that the analog modules are no longer accurate. The second threshold, at 2.8V, warns the host controller that a serious reduction in supply voltage has occurred and that the reliability of OTP reads may be affected.

#### Reset Sequence

The MAX71020 does not provide automatic reset generation. The reset needs to be generated by the host controller or by external circuitry connected to the RESETZ pin. When the MAX71020 receives a reset signal, either from the RESETZ pin or from the SPI (using a write to the RESET register at address 0x322), it asynchronously halts what it was doing. It then clears the RAM and invokes the Load Engine (LE). The LE initializes RAM and hardware control registers from the CE code image that is stored in OTP memory. Only RAM cells and hardware registers that need not change dynamically are loaded. All other RAM cells and registers have to be loaded by the host controller. The LE automatically refreshes the values of the registers it is tasked with loading during the operation of the MAX71020. This refresh happens in increments of one register at a time and at a rate of one register per second.

An errant reset can occur during EMI events. If this happens, the host controller is notified. This is accomplished by the holding the INTZ pin low until the host clears the event (the F\_RESET bit in the M\_STAT register is set to indicate that a reset has occurred).

## **Applications Information**

#### **Sensor Connection**

Figure 5 to Figure 8 show voltage-sensing resistive dividers, current-sensing current transformers (CTs) and current-sensing resistive shunts and their proper connection to the voltage and current inputs of the MAX71020. All input signals to the MAX71020 sensor inputs are voltage signals providing a scaled representation of either a sensed voltage or current.

### Table 6. VSTAT[1:0]

| VSTAT[1:0] | DESCRIPTION                                                                             |  |  |  |  |  |  |  |  |
|------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 00         | System Power-OK. V <sub>V3P3A</sub> > 3.0V. Analog modules are functional and accurate. |  |  |  |  |  |  |  |  |
| 01         | System Power is low. 2.8V < V <sub>V3P3A</sub> < 3.0V. Analog modules not accurate.     |  |  |  |  |  |  |  |  |
| 11         | System power below 2.8V. Ability to monitor power is about to fail.                     |  |  |  |  |  |  |  |  |

# **Single-Chip Electricity Meter AFE**



Figure 5. Resistive Voltage-Divider (Voltage Sensing)



Figure 6. CT With Single-Ended Input Connection (Current Sensing)



Figure 7. CT With Differential Input Connection (Current Sensing)



Figure 8. Differential Resistive Shunt Connections (Current Sensing)

## **Single-Chip Electricity Meter AFE**



The analog input pins of the MAX71020 are designed for sensors with low source impedance. RC filters with resistance or capacitance values higher than those implemented in the

demo boards must not be used. Refer to the demo board schematics for complete sensor input circuits and corresponding component values. Maxim Integrated does not recommend the use of ferrites directly at the analog signal input.

#### **Connecting the MAX71020**

Figure 9 shows a typical MAX71020 configuration. The IAP-IAN current channel may be directly connected to either a shunt resistor or a CT, while the IBP-IBN channel is connected to a CT and is therefore isolated. This configuration implements a single-phase measurement with tamper-detection using one current sensor to measure the neutral current. This configuration can also be used to create a split phase meter (e.g., ANSI Form 2S).



Figure 9. Connecting the MAX71020

## **Single-Chip Electricity Meter AFE**

Host connections include the INTZ pin, the RESETZ pin, and an optional YPULSE pin. In the host controller, the DIO pin connected to INTZ should generate an interrupt. This interrupt signals to the host that an accumulation cycle has been completed.

# **Metrology Temperature Compensation Voltage Reference Precision**

Since the VREF bandgap amplifier is chopper-stabilized the DC offset voltage, which is the most significant long-term drift mechanism in the voltage references, is automatically removed by the chopper circuit. Maxim Integrated trims the VREF voltage reference during the device manufacturing process to ensure the best possible accuracy.

The reference voltage (VREF) is trimmed to a target value of 1.205V nominal. During this trimming process, the TRIMT[7:0] value is stored in nonvolatile fuses. TRIMT[7:0] is trimmed to a value that results in minimum VREF variation with temperature.

The TRIMT[7:0] value can be read by the host controller during initialization to calculate parabolic temperature compensation coefficients suitable for each individual device. The achievable temperature coefficient for VREF is ±40ppm/°C.

Considering the factory calibration temperature of VREF to be +22°C and the industrial temperature range (-40°C to +85°C), the VREF error at temperature extremes can be calculated as:

$$(85^{\circ}\text{C} - 22^{\circ}\text{C}) \times 40 \text{ppm/}^{\circ}\text{C} = +2520 \text{ppm} = \pm 0.252\%$$
  
and

$$(-40^{\circ}\text{C} - 22^{\circ}\text{C}) \times 40 \text{ppm/}^{\circ}\text{C} = +2480 \text{ppm} = -0.248\%$$

The above calculation implies that both the voltage and the current measurements are individually subject to a theoretical maximum error of approximately ±0.25%. When the voltage sample and current sample are multiplied together to obtain the energy per multiplexer frame, the voltage error and current error combine resulting in approximately ±0.5% maximum energy measurement error. However, this theoretical ±0.5% error considers only the voltage reference (VREF) as an error source. In practice, other error sources exist in the system. The principal remaining error sources are the current sensors (shunts or CTs) and their corresponding signal conditioning circuits, and the resistor voltage-divider used to measure the voltage. The MAX71020 0.5% grade devices

should be used in class 1% designs, allowing sufficient margin for the other error sources in the system.

#### Mechanism

The MAX71020's CE code performs temperature compensation for the metrology when the EXT\_TEMP bit in the CECONFIG register is 0 (default setting). In the internal temperature compensation mode, the CE controls the GAIN\_ADJ0, GAIN\_ADJ1, and GAIN\_ADJ2 registers based on the temperature T found in the STEMP register and on the coefficients describing the expected behavior of VREF over temperature (in registers PPMC and PPMC2, and available from the PPMCATE and PPMC2ATE locations loaded from the OTP memory after reset). The formula applied for the gain adjust settings is:

GAIN\_ADJ = 
$$16385 + \frac{PPMC \cdot T}{2^{14}} + \frac{PPMC2 \cdot T^2}{2^{23}}$$

This operation mode compensates for the expected variations of VREF over temperature. In this operation mode, system factors still influence the meter's accuracy over temperature. These factors include the current sensors, their signal conditioning circuits, and the resistive dividers for voltage. If these system factors can be characterized, the resulting behavior of the system over temperature can be compensated with new values for PPM and PPMC2 that are a combination of the VREF characteristics (as stored in PPMCATE and PPMCATE2) and the sensor temperature characteristics. If a linear and quadratic compensation is sufficient, the host can load the new compensation values into the PPMC and PPMC2 registers and have the CE code operate in internal temperature compensation mode.

Note: If the host does not set up PPMC and PPMC2, it can void the accuracy of the MAX71020. The minimum setup is to copy PPMCATE to PPMC and PPMC2ATE to PPMC2. This sets up the standard digital temperature compensation for VREF.

If compensation with cubic and higher coefficients is required, the calculation of the necessary GAIN\_ADJ values should be implemented in the host. In this case, the host should set the EXT\_TEMP bit in the CECONFIG register to 1 and control the GAIN\_ADJ registers directly. It is possible to apply individual compensation schemes for the voltage (GAIN\_ADJ0) and current (GAIN\_ADJ1, GAINADJ2) channels.

# **Single-Chip Electricity Meter AFE**

#### **Crystal Oscillator**

The oscillator drives an AT cut microprocessor crystal at a frequency of 9.8304MHz. Board layouts with minimum capacitance from XIN to XOUT require less current. Good layouts have XIN and XOUT shielded from each other and from digital signals.



Since the oscillator is self-biasing, an external resistor must not be connected across the crystal.

#### **Meter Calibration**

Once the MAX71020 energy meter device has been installed in a meter system, it must be calibrated. A complete calibration includes the following:

- Establishment of the reference temperature (e.g., typically 22°C).
- Calibration of the metrology section, i.e., calibration for tolerances of the current sensors, voltage-dividers, and signal conditioning components as well as of the internal reference voltage (VREF) at the reference temperature (e.g., typically 22°C).

The metrology section can be calibrated using the gain and phase adjustment factors accessible to the CE. The gain adjustment is used to compensate for tolerances of components used for signal conditioning, especially the resistive components. Phase adjustment is provided to compensate for phase shifts introduced by the current sensors or by the effects of reactive power supplies.

The MAX71020 supports common industry-standard calibration techniques, such as single-point (energy-only) and multipoint (energy, V<sub>RMS</sub>, I<sub>RMS</sub>).

The load engine seeds some CE and hardware control registers with default values required for proper operation of the CE code, but not the calibration registers (CAL\_IA, CAL\_VA, etc., and PHADJ\_A and PHADJ\_B) and a variety of other registers that need to change dynamically. The default values shown in Table 7 apply to ideal sensors and an ideal trim value of VREF. Calibration yields non-default values for the calibration registers. Storage of the calibration registers should be implemented in the host, and on power-up or after reset, the host must write the stored values into the calibration registers of the MAX71020. If the meter constant or any other of the parameters listed in Table 7 had been changed from default, the host must also update these values on power-up and after reset.

Table 7 lists in the column LOADED BY the source that is used to seed the value. Host means that the host controller is responsible for loading the value into the CE RAM upon reset or power-up. The host must ensure that the registers labeled "Host" are maintained, preserved, and checked whenever the MAX71020 reports a reset or supply power event in its M\_STAT register. LE means that the Load Engine provides the data for the register. The registers labeled R in the R/W column need not be seeded with values ( — in LOADED BY column).

### **Host Controller Interface**

### Register Map

Table 7. Register Map

| NAME     | BYTE<br>ADDRESS | R/W | DEFAULT<br>VALUE | DESCRIPTION                                                         | LOADED<br>BY |
|----------|-----------------|-----|------------------|---------------------------------------------------------------------|--------------|
| CAL_I0   | 0x010           | R/W | 0x0000 4000      | Calibration coefficient for current channel A. Default = unity gain | Host         |
| CAL_V0   | 0x011           | R/W | 0x0000 4000      | Calibration coefficient for voltage channel A.                      | Host         |
| PHADJ_0  | 0x012           | R/W | 0x0000 0000      | Phase adjust coefficient for channel A. Default = no phase adjust.  | Host         |
| CAL_I1   | 0x013           | R/W | 0x0000 4000      | Calibration coefficient for current channel B.                      | Host         |
| CAL_V1   | 0x014           | R/W | 0x0000 4000      | Calibration coefficient for voltage channel B.                      | Host         |
| PHADJ_1  | 0x015           | R/W | 0x0000 0000      | Phase adjust coefficient for channel B.                             | Host         |
| DEGSCALE | 0x01A           | R/W | 0x0000 6A8F      | Internal constant                                                   | LE           |

# **Single-Chip Electricity Meter AFE**

**Table 7. Register Map (continued)** 

| NAME     | BYTE<br>ADDRESS | R/W | DEFAULT<br>VALUE |                 | DESCRIPTION                                                                                                                |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|----------|-----------------|-----|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------|--|--|--|--|--|--|--|----|----|--------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| PPMC     | 0x01B           | R/W | 0x0000 0000      | defau           | Linear coefficient for temperature compensation. A default coefficient can be established by copying PPMCATE into PPMC.    |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| PPMC2    | 0x01C           | R/W | 0x0000 0000      | A def           | Quadratic coefficient for temperature compensation.  A default coefficient can be obtained by copying PPMC2ATE into PPMC2. |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| PPMCATE  | 0x01D           | R/W | Varies           | Linea           | r coefficient for temp                                                                                                     | perature compensation from ATE                                                 | LE                                       |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| PPMC2ATE | 0x01E           | R/W | Varies           | Quad<br>from    |                                                                                                                            | temperature compensation                                                       | LE                                       |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  | Confi           | guration register fo                                                                                                       | r CE operation                                                                 |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  | BIT             | NAME                                                                                                                       | DESCRIPTION                                                                    |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  | 0               | PULSE_SLOW                                                                                                                 | Reduces pulse output rate by a factor of 64. Must not be used with PULSE_FAST. |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          | 0x020 R/\       |     | 0x0030 3301      |                 |                                                                                                                            |                                                                                |                                          |  |  |  |  |  |  |  |    |    | 1            | PULSE_FAST                                                           | Increases pulse output rate by a factor of 16. Must not be used with PULSE_SLOW. |  |
|          |                 |     |                  | 7:2             | Reserved                                                                                                                   |                                                                                | 1                                        |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| CECONFIG |                 | R/W |                  | 19:8            | SAG_CNT                                                                                                                    | Number of consecutive samples below SAG_THR before sag event is declared.      | Host                                     |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  | 20              | SAG_INT                                                                                                                    | Enables sag detect output on YPULSE                                            |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  | 21              | EDGE_INT                                                                                                                   | Enables zero-crossing output on XPULSE                                         |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  |                 | 22                                                                                                                         | EXT_TEMP                                                                       | External control of GAIN_<br>ADJn if set |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
|          |                 |     |                  |                 |                                                                                                                            |                                                                                |                                          |  |  |  |  |  |  |  | 23 | 23 | PULSE_SELECT | Selector for Wh and VARh pulse generators (0 = phase A, 1 = phase B) |                                                                                  |  |
|          |                 |     |                  | 24              | CREEP                                                                                                                      | 1 if meter is in creep mode                                                    |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| WRATE    | 0x021           | R/W | 0x0000 441E      |                 | Sets the meter constant for pulse outputs. See the<br>Pulse Generation section.                                            |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| KVAR     | 0x022           | R/W | 0x0000 192C      | Intern          | LE                                                                                                                         |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| SUM_PRE  | 0x023           | R/W | 0x0000 09D8      | = 252<br>by the | Host                                                                                                                       |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| SAG_THR  | 0x024           | R/W | 0x016D 2490      |                 | Voltage threshold for sag warnings. See the CE Status and Control section                                                  |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |
| QUANT_V0 | 0x025           | R/W | 0x0000 0000      | Trunc           | Host                                                                                                                       |                                                                                |                                          |  |  |  |  |  |  |  |    |    |              |                                                                      |                                                                                  |  |

# **Single-Chip Electricity Meter AFE**

**Table 7. Register Map (continued)** 

| NAME        | BYTE<br>ADDRESS | R/W | DEFAULT<br>VALUE |                                                                        |                                                                   | DESCRIPTION                                                                                      | LOADED<br>BY |
|-------------|-----------------|-----|------------------|------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------|
| QUANT_I0    | 0x026           | R/W | 0x0000 0000      | Trunca                                                                 | tion/nois                                                         | se compensation for current in phase A                                                           | Host         |
| QUANT_0     | 0x027           | R/W | 0x0000 0000      | Trunca                                                                 | Truncation/noise compensation for real power in phase A           |                                                                                                  |              |
| QUANT_VAR0  | 0x028           | R/W | 0x0000 0000      | Trunca<br>phase                                                        |                                                                   | se compensation for reactive power in                                                            | Host         |
| QUANT_V0    | 0x029           | R/W | 0x0000 0000      | Trunca                                                                 | tion/nois                                                         | se compensation for voltage in phase B                                                           | Host         |
| QUANT_I0    | 0x02A           | R/W | 0x0000 0000      | Trunca                                                                 | tion/nois                                                         | se compensation for current in phase B                                                           | Host         |
| QUANT_0     | 0x02B           | R/W | 0x0000 00000     | Trunca                                                                 | tion/nois                                                         | e compensation for real power in phase B                                                         | Host         |
| QUANT_VAR0  | 0x02C           | R/W | 0x0000 0000      | Trunca<br>phase                                                        |                                                                   | se compensation for reactive power in                                                            | Host         |
| TEMP22      | 0x03C           | R/W | 0x0000 024D      |                                                                        |                                                                   | eading at 22°C. Used to calculate eviation from 22°C                                             | Host         |
| GAINADJ_0   | 0x040           | R/W | 0x0000 4000      |                                                                        |                                                                   | nplitude for voltage inputs VA and VB for ompensation. Default = unity gain.                     | Host         |
| GAINADJ_1   | 0x041           | R/W | 0x0000 4000      | Adjusts<br>unity g                                                     |                                                                   | nplitude for current input IA. Default =                                                         | Host         |
| GAINADJ_2   | 0x042           | R/W | 0x0000 4000      |                                                                        | Adjusts the amplitude for current input IB. Default = unity gain. |                                                                                                  |              |
| APULSEW     | 0x044           | R   | _                |                                                                        |                                                                   |                                                                                                  |              |
| WPULSE_CTR  | 0x045           | R   | _                | Pulse of                                                               | counter                                                           | for Wh (real power)                                                                              |              |
| WPULSE_FRAC | 0x046           | R   | _                | Pulse g                                                                | Pulse generator numerator for Wh (real power)                     |                                                                                                  |              |
| WSUM_ACCUM  | 0x047           | R   | _                | Pulse g                                                                | Pulse generator rollover accumulator for Wh (real power)          |                                                                                                  |              |
| AVPULSER    | 0x048           | R   | _                |                                                                        |                                                                   |                                                                                                  | _            |
| VPULSE_CTR  | 0x049           | R   | _                | Pulse of                                                               | counter                                                           | for Wh (real power)                                                                              | _            |
| VPULSE_FRAC | 0x04A           | R   | _                |                                                                        |                                                                   | or numerator for Wh (real power)                                                                 | _            |
| VSUM_ACCUM  | 0x04B           | R   | _                |                                                                        |                                                                   | r rollover accumulator for Wh (real power)                                                       | _            |
|             | 0x04C0x07F      |     | _                |                                                                        |                                                                   | r internal variables                                                                             | _            |
|             |                 |     |                  |                                                                        | of the C                                                          | compute Engine                                                                                   |              |
|             |                 |     |                  | BIT                                                                    |                                                                   | DESCRIPTION                                                                                      |              |
|             |                 |     |                  | 0                                                                      | _                                                                 | Sag status for voltage phase A. Automatically clears when the voltage rises above SAG_THR.       |              |
| CESTATUS    | 0x080           | R   | _                | 1                                                                      | _                                                                 | Sag status for voltage phase B.<br>Automatically clears when the voltage<br>rises above SAG_THR. | _            |
|             |                 |     |                  | 2                                                                      | _                                                                 |                                                                                                  |              |
|             |                 |     |                  | 3                                                                      | _                                                                 | Square wave at exact line frequency                                                              | 1            |
|             |                 |     |                  | 31:4                                                                   | _                                                                 |                                                                                                  |              |
| TEMP_X      | 0x081           | R   | _                | Temperature deviation from TEMP22                                      |                                                                   |                                                                                                  | _            |
| FREQ_X      | 0x082           | R   | _                | Fundamental line frequency in units of (2520.6 x 2 <sup>-32</sup> ) Hz |                                                                   |                                                                                                  | _            |
| MAINEDGE_X  | 0x083           | R   | _                |                                                                        |                                                                   | tage zero crossings of either direction vious accumulation interval                              |              |

# **Single-Chip Electricity Meter AFE**

**Table 7. Register Map (continued)** 

| NAME      | BYTE<br>ADDRESS | R/W | DEFAULT<br>VALUE | DESCRIPTION                                                                                              | LOADED<br>BY |
|-----------|-----------------|-----|------------------|----------------------------------------------------------------------------------------------------------|--------------|
| WSUM_X    | 0x084           | R   | _                | Signed sum of real energy (Wh) from both wattmeter elements for the previous accumulation interval       | _            |
| W0SUM_X   | 0x085           | R   | _                | Signed sum of real energy (Wh) from wattmeter element A                                                  | _            |
| W1SUM_X   | 0x086           | R   | _                | Signed sum of real energy (Wh) from wattmeter element B                                                  | _            |
| VARSUM_X  | 0x088           | R   | _                | Signed sum of reactive energy (VARh) from both wattmeter elements for the previous accumulation interval | _            |
| VAR0SUM_X | 0x089           | R   | _                | Signed sum of reactive energy (VARh) from wattmeter element A                                            | _            |
| VAR1SUM_X | 0x08A           | R   | _                | Signed sum of reactive energy (VARh) from wattmeter element B                                            | _            |
| I0SQSUM_X | 0x08C           | R   | _                | Sum of squared samples from current sensor in phase A                                                    | _            |
| I1SQSUM_X | 0x08D           | R   |                  | Sum of squared samples from current sensor in phase B                                                    | _            |
| V0SQSUM_X | 0x090           | R   |                  | Sum of squared samples from voltage sensor in phase A                                                    | _            |
| V1SQSUM_X | 0x091           | R   |                  | Sum of squared samples from voltage sensor in phase B                                                    | _            |
| I0SQRES_X | 0x096           | R   |                  | Residual current from current sensor in phase A                                                          | _            |
| I1SQRES_X | 0x097           | R   |                  | Residual current from current sensor in phase A                                                          | _            |
| I0_RAW    | 0x100           | R   |                  | Most recent result of ADC conversion for current phase A                                                 | _            |
| V0_RAW    | 0x101           | R   |                  | Most recent result of ADC conversion for voltage phase A                                                 | _            |
| I1_RAW    | 0x102           | R   |                  | Most recent result of ADC conversion for current phase B                                                 | _            |
| V1_RAW    | 0x103           | R   | _                | Most recent result of ADC conversion for voltage phase A                                                 | _            |

**Table 8. Hardware Control Register Map** 

| NAME     | BYTE<br>ADDRESS | R/W | DEFAULT<br>VALUE* | DESCRIPTION                                                                                                         |                                                                    |                                                             |                                |  |  |
|----------|-----------------|-----|-------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------|--|--|
|          |                 |     |                   | Contair                                                                                                             | Contains identifying information for the device. Loaded by the LE. |                                                             |                                |  |  |
|          |                 |     | 0x0000<br>1100    | BIT                                                                                                                 | NAME                                                               | DESCRIPTION                                                 |                                |  |  |
|          |                 |     |                   | 7:0                                                                                                                 | Reserved                                                           | _                                                           |                                |  |  |
| DEVICEID | 0x301           |     |                   | 15:8                                                                                                                | VERSION                                                            | Version index. Currently, 0x                                | 12 is defined as die type A0B. |  |  |
|          |                 | R   |                   |                                                                                                                     | 31:16 CHIP_ID                                                      | Family tag and feature tag of the device, currently 0x1001. |                                |  |  |
|          |                 |     |                   | 31:16                                                                                                               |                                                                    | FAMILY/FEATURE TAG                                          | CE CODE                        |  |  |
|          |                 |     |                   |                                                                                                                     |                                                                    | 1000                                                        | Blank OTP                      |  |  |
|          |                 |     |                   |                                                                                                                     |                                                                    | 1001                                                        | 2520 code                      |  |  |
|          |                 |     |                   |                                                                                                                     |                                                                    | 1002                                                        | 5k code                        |  |  |
| STEMP    | 0x30A           | R   | _                 | Result of the temperature measurement. Only bits 26:16 are significant; all other bits return zero.                 |                                                                    |                                                             |                                |  |  |
| VSENSE   | 0x30B           | R   | _                 | Result of the device V <sub>V3P3SYS</sub> measurement. Only bits 23:16 are significant; all other bits return zero. |                                                                    |                                                             |                                |  |  |

<sup>\*</sup>Default values given for standard CE code (2520 sample frequency, gain = 9).

# **Single-Chip Electricity Meter AFE**

**Table 8. Hardware Control Register Map (continued)** 

| NAME      | BYTE<br>ADDRESS | R/W | DEFAULT<br>VALUE* | DESCRIPTION |                                                            |                                                                    |  |  |
|-----------|-----------------|-----|-------------------|-------------|------------------------------------------------------------|--------------------------------------------------------------------|--|--|
|           |                 |     |                   | Contair     | Contains the characteristics of the four digital I/O pins. |                                                                    |  |  |
|           |                 |     |                   | BIT         | NAME                                                       | DESCRIPTION                                                        |  |  |
|           |                 |     |                   | 0           | DI0                                                        | Reflects logic state on DIO0                                       |  |  |
|           |                 |     |                   | 1           | DI1                                                        | Reflects logic state on DIO1                                       |  |  |
|           |                 |     |                   | 2           | DI2                                                        | Reflects logic state on DIO2                                       |  |  |
|           |                 |     |                   | 3           | DI3                                                        | Reflects logic state on DIO3                                       |  |  |
|           |                 |     |                   | 7:4         | Reserved                                                   | _                                                                  |  |  |
|           |                 |     |                   | 8           | D_OD0                                                      | Configures DIO0 as open drain if configured as output              |  |  |
|           |                 |     |                   | 9           | D_OD1                                                      | Configures DIO1 as open drain if configured as output              |  |  |
|           |                 |     |                   | 10          | D_OD2                                                      | Configures DIO2 as open drain if configured as output              |  |  |
|           |                 |     |                   | 11          | D_OD3                                                      | Configures DIO3 as open drain if configured as output              |  |  |
|           |                 |     |                   | 15:12       | Reserved                                                   | _                                                                  |  |  |
| IOCFG     | 0x30C           | R/W | , 0x0000<br>0F00  | 17:16       | DO                                                         | Configures DIO0. 00: High-Z 01: WPULSE 10: Logic 1 11: Logic 0     |  |  |
|           |                 |     |                   | 19:18       | D1                                                         | Configures DIO1. 00: High-Z 01: VPULSE 10: Logic 1 11: Logic 0     |  |  |
|           |                 |     |                   | 21:20       | D2                                                         | Configures DIO2. 00: High-Z 01: XPULSE 10: XFER_BUSY 11: Logic 0   |  |  |
|           |                 |     |                   | 23:22       | D3                                                         | Configures DIO3. 00: High-Z 01: YPULSE 10: CE_BUSY 11: Logic       |  |  |
|           |                 |     |                   | 31:24       | Reserved                                                   | _                                                                  |  |  |
|           |                 |     |                   | Configu     | ures hardware as                                           | spects of the AFE.                                                 |  |  |
|           |                 |     |                   | BIT         | NAME                                                       | DESCRIPTION                                                        |  |  |
|           |                 | R/W | 0xFF00<br>0080    | 14:0        | Reserved                                                   | _                                                                  |  |  |
| METER_CFG | 0x30D           |     |                   | 15          | PLS_INV                                                    | Force meter pulses to be positive-going rather than negative-going |  |  |
|           |                 |     |                   | 23:16       | Reserved                                                   | _                                                                  |  |  |
|           |                 |     |                   | 31:24       | PLS_MAXWID                                                 | Determines the maximum width of a meter pulse                      |  |  |

<sup>\*</sup>Default values given for standard CE code (2520 sample frequency, gain = 9).

# **Single-Chip Electricity Meter AFE**

**Table 8. Hardware Control Register Map (continued)** 

| NAME    | BYTE<br>ADDRESS | R/W     | DEFAULT<br>VALUE* | DESCRIPTION |                                                                           |                                                                                                                       |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|---------|-----------------|---------|-------------------|-------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 |         |                   | Interrup    | Interrupt configuration register: configure the behavior of the INTZ pin. |                                                                                                                       |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | BIT         | NAME                                                                      | DESCRIPTION                                                                                                           |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   |             | 0                                                                         | IE_WPULSE                                                                                                             | Enables an interrupt to occur on the leading edge of WPULSE |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | 1           | IE_VPULSE                                                                 | Enables an interrupt to occur on the leading edge of VPULSE                                                           |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | 2           | IE_YPULSE                                                                 | Enables an interrupt to occur on the leading edge of YPULSE                                                           |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         | 0x30F           | 30F R/W |                   |             | 3                                                                         | IE_XPULSE                                                                                                             | Enables an interrupt to occur on the leading edge of XPULSE |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         | 0x0000<br>8000    | 4           | IE_XDATA                                                                  | Enables an interrupt to occur at the conclusion of the accumulation interval, indicating that fresh data is available |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
| INT_CFG |                 |         |                   | 5           | IE_CEBUSY                                                                 | Enables an interrupt to occur when the CE cycles is complete                                                          |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | 6           | Reserved                                                                  | _                                                                                                                     |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | 7           | IE_VSTAT                                                                  | Enables an interrupt to occur when the VSYS status changes                                                            |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   |             |                                                                           |                                                                                                                       |                                                             | 11:8 | INT_POL | Interrupt polarity for the PULSE edges. The default polarity is falling edge.  INT_POL[3]=1: Interrupt on rising edge of YPULSE INT_POL[2]=1: Interrupt on rising edge of XPULSE INT_POL[1]=1: Interrupt on rising edge of VPULSE INT_POL[0]=1: Interrupt on rising edge of WPULSE |
|         |                 |         |                   | 14:12       | Reserved                                                                  | _                                                                                                                     |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | 15          | D_ODINTZ                                                                  | Enable open-drain on the INTZ output. By default, the pin is configured as a CMOS totem-pole output.                  |                                                             |      |         |                                                                                                                                                                                                                                                                                    |
|         |                 |         |                   | 31:16       | Reserved                                                                  | _                                                                                                                     |                                                             |      |         |                                                                                                                                                                                                                                                                                    |

<sup>\*</sup>Default values given for standard CE code (2520 sample frequency, gain = 9).