

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### **General Description**

The MAX9665/MAX9666/MAX9667 provide multiple programmable reference voltages for gamma correction in TFT LCDs and a programmable reference voltage for VCOM adjustment. All gamma and VCOM reference voltages have a 10-bit digital-to-analog converter (DAC) and buffer with high peak current. This reduces the recovery time of the output voltage when critical levels and patterns are displayed.

These devices include multiple-time programmable (MTP) memory to store gamma and VCOM codes on the chip, eliminating the need for external EEPROM. The MTP memory supports up to 300 write operations.

The MAX9665/MAX9666/MAX9667 feature an I2C interface to control the programmable reference voltages and a single-wire interface to toggle the VCOM reference voltage up or down.

#### **Applications**

#### TFT LCDs

#### **Ordering Information**

| PART        | GAMMA<br>CHANNELS | TEMP RANGE     | PIN-<br>PACKAGE |
|-------------|-------------------|----------------|-----------------|
| MAX9665ETP+ | 6                 | -40°C to +85°C | 20 TQFN-EP*     |
| MAX9666ETP+ | 8                 | -40°C to +85°C | 20 TQFN-EP*     |
| MAX9667ETP+ | 10                | -40°C to +85°C | 20 TQFN-EP*     |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

#### **Pin Configurations**



#### **Features**

- ♦ 6/8/10 Channels Gamma Correction, 10-Bit Resolution
- **♦ VCOM Driver**
- ♦ Integrated Multiple-Time Programmable Memory
- **♦ DAC Reference Input**
- ♦ Single-Wire and I<sup>2</sup>C Programming of VCOM Reference
- ♦ 950mA Peak Transient Current on VCOM Channel

#### **Functional Diagrams**



Maxim Integrated Products 1

<sup>\*</sup>EP = Exposed pad.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltages AVDD to GND0.3V to +22V      | Conti |
|----------------------------------------------|-------|
|                                              |       |
| DVDD to GND0.3V to +4V                       | Junct |
| Outputs                                      | 20-   |
| OUT0-OUT9, VCOM to GND0.3V to (VAVDD + 0.3V) | Junct |
| Inputs                                       | 20-   |
| SDA, SCL, CE to GND0.3V to +4V               | Opera |
| CTL, REF to GND0.3V to +22V                  | Junct |
| FB to GND0.3V to (V <sub>AVDD</sub> + 0.3V)  | Stora |
| Continuous Current                           | Lead  |
| OUT0-OUT9, VCOM±400mA                        | Solde |
| ΔII Other Pins +50mΔ                         |       |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )   |               |
|---------------------------------------------------------|---------------|
| 20-Pin TQFN (derate 25.6mW/°C above +7                  | 70°C)2051.3mW |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ) ( | Note 1)       |
| 20-Pin TQFN                                             |               |
| Junction-to-Ambient Thermal Resistance (θυλ             | 4) (Note 1)   |
| 20-Pin TQFN                                             | 39°C/W        |
| Operating Temperature Range                             |               |
| Junction Temperature                                    | +150°C        |
| Storage Temperature Range                               |               |
| Lead Temperature (soldering, 10s)                       |               |
| Soldering Temperature (reflow)                          | +260°C        |
|                                                         |               |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maxim-ic.com/thermal-tutorial">www.maxim-ic.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM connected to FB, CTL = DVDD/2, no load, T_A = -40°C to +85°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ 

| PARAMETER SYME                                     |                   | CONDITIONS                                                        | MIN | TYP | MAX | UNITS |
|----------------------------------------------------|-------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
| SUPPLIES                                           | •                 |                                                                   |     |     |     |       |
| Analog-Supply Voltage Range                        | V <sub>AVDD</sub> | Guaranteed by power-supply rejection ratio specification (Note 3) |     |     | 20  | V     |
| Analog-Supply Voltage Range for<br>Programming MTP | Vavdd_mtp         |                                                                   | 15  |     | 20  | V     |
| Digital-Supply Voltage Range                       | V <sub>DVDD</sub> |                                                                   | 2.7 |     | 3.6 | V     |
|                                                    |                   | MAX9665                                                           |     | 12  | 22  |       |
| Analog Quiescent Current                           | lavdd             | MAX9666                                                           |     | 14  | 24  | mA    |
|                                                    |                   | MAX9667                                                           |     | 16  | 26  |       |
| Digital Quiescent Current                          | I <sub>DVDD</sub> | No SCL or SDA transitions                                         |     | 450 | 900 | μΑ    |
| DVDD Undervoltage Lockout                          | UVLO              |                                                                   |     | 2.3 | 2.6 | V     |
| DAC                                                |                   |                                                                   |     |     |     |       |
| Resolution                                         |                   |                                                                   | 10  |     |     | Bits  |
| Integral Nonlinearity Error                        | INL               | $T_A = +25^{\circ}C, 16 \le CODE \le 1008$                        |     |     | 1   | LSB   |
| Differential Nonlinearity Error                    | DNL               | $T_A = +25^{\circ}C, 16 \le CODE \le 1008$                        |     |     | 1   | LSB   |
| REF Input Resistance                               |                   |                                                                   |     | 384 |     | kΩ    |
| GAMMA OUTPUTS (Note 4)                             |                   |                                                                   |     |     |     |       |
| Short-Circuit Current                              | Isc               | Output to AVDD or GND, T <sub>A</sub> = +25°C                     |     | 400 |     | mA    |
| Maximum Capacitive Load                            |                   | Placed directly at output                                         |     | 300 |     | рF    |
| Output Impedance                                   | ZO                | Output resistance when output is disabled                         |     | 84  |     | kΩ    |
| Load Regulation                                    | REG               | -5mA to +5mA                                                      |     | 0.5 |     | mV/mA |
| Total Output Error                                 |                   | $T_A = +25$ °C, measured at code = 512                            | -40 |     | +40 | mV    |
| Slew Rate                                          | SR                | 5V swing, measure 10% to 90%                                      |     | 22  |     | V/µs  |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM connected to FB, CTL = DVDD/2, no load, T_A = -40°C to +85°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ 

| PARAMETER                       | SYMBOL            | CONDITIONS                                                                                | MIN                         | TYP                         | MAX  | UNITS |  |
|---------------------------------|-------------------|-------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|------|-------|--|
| Low Output Voltage              | V <sub>MIN</sub>  | Sinking 4mA, T <sub>A</sub> = +25°C                                                       |                             | 0.1                         | 0.15 | V     |  |
| High Output Voltage             | VMAX              | Sourcing 4mA, T <sub>A</sub> = +25°C                                                      | V <sub>AVDD</sub><br>- 0.15 | V <sub>AVDD</sub><br>- 0.1  |      | V     |  |
| Davis Complete Dais stick Datis | DODD              | To AVDD, f = 60kHz, REF and AVDD shorted                                                  |                             | 40                          |      | -ID   |  |
| Power-Supply Rejection Ratio    | PSRR              | 9V < V <sub>AVDD</sub> < 20V, V <sub>REF</sub> = 9V                                       | 60                          | 90                          |      | dB    |  |
| Channel-to-Channel Isolation    | C <sub>XTLK</sub> | f = 5MHz, all channels to all channels                                                    |                             | 80                          |      | dB    |  |
| GAMMA OUTPUTS (Note 5)          |                   |                                                                                           |                             |                             |      | •     |  |
| Short-Circuit Current           | Isc               | Outputs to AVDD or GND, T <sub>A</sub> = +25°C                                            | 50                          | 200                         |      | mA    |  |
| Maximum Capacitive Load         |                   | Placed directly at output                                                                 |                             | 300                         |      | pF    |  |
| Output Impedance                | ZO                | Output resistance when output is disabled                                                 |                             | 84                          |      | kΩ    |  |
| Load Regulation                 | REG               | -5mA to +5mA                                                                              |                             | 0.50                        |      | mV/mA |  |
| Total Output Error              |                   | T <sub>A</sub> = +25°C, measured at code = 512                                            | -40                         |                             | +40  | mV    |  |
| Slew Rate                       | SR                | Swing 5V <sub>P-P</sub> at input, 10% to 90% measurement on output                        |                             | 22                          |      | V/µs  |  |
| Low Output Voltage              | VMIN              | Sinking 4mA                                                                               |                             | 0.15                        | 0.2  | V     |  |
| High Output Voltage             | V <sub>MAX</sub>  | L SOUTCIOO 4MA                                                                            |                             | V <sub>AVDD</sub><br>- 0.15 |      | V     |  |
| 5 0 151 1 51                    | PSRR              | To AVDD, f = 60kHz, REF and AVDD shorted                                                  | shorted 40<br>60 90         |                             |      | .5    |  |
| Power-Supply Rejection Ratio    |                   | 9V < V <sub>AVDD</sub> < 20V, V <sub>REF</sub> = 9V                                       |                             |                             | dB   |       |  |
| Thermal Shutdown                |                   |                                                                                           |                             | 160                         |      | °C    |  |
| Thermal-Shutdown Hysteresis     |                   |                                                                                           |                             | 15                          |      | °C    |  |
| Channel-to-Channel Isolation    | C <sub>XTLK</sub> | f = 5MHz, all channels to all channels                                                    |                             | 80                          |      | dB    |  |
| VCOM OUTPUT                     | •                 | •                                                                                         |                             |                             |      |       |  |
| Short-Circuit Current           | Isc               | Outputs to AVDD or GND, T <sub>A</sub> = +25°C                                            | 50                          | 200                         |      | mA    |  |
| Maximum Capacitive Load         |                   | Placed directly at output                                                                 |                             | 300                         |      | рF    |  |
| Output Impedance                | ZO                | Output resistance when output is disabled                                                 |                             | 84                          |      | kΩ    |  |
| Load Regulation                 | REG               | -5mA to +5mA                                                                              |                             | ±0.2                        |      | mV/mA |  |
| Total Output Error              |                   | T <sub>A</sub> = +25°C, measured at code = 512                                            | -50                         | 1                           | +50  | mV    |  |
| Slew Rate                       | SR                | Swing 4V <sub>P-P</sub> at VCOM, 10% to 90%,<br>$R_L = 10k\Omega$ , $C_L = 50pF$ (Note 6) |                             | 100                         |      | V/µs  |  |
| Low Output Voltage              | VMIN              | Sinking 4mA 0.15 (                                                                        |                             | 0.2                         | V    |       |  |
| High Output Voltage             | V <sub>MAX</sub>  | Sourcing 4mA                                                                              | VAVDD VAVDD<br>- 0.2 - 0.15 |                             | V    |       |  |
| D 0 1 D : " D "                 | DODE              | To AVDD, f = 60kHz, REF and AVDD shorted                                                  |                             | 40                          |      |       |  |
| Power-Supply Rejection Ratio    | PSRR              | 9V < VAVDD < 20V, VREF = 9V                                                               | 70                          |                             |      | dB    |  |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM \ connected \ to \ FB, CTL = DVDD/2, \ no \ load, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise \ noted. Typical values are at T_A = +25^{\circ}C.) \ (Note 2)$ 

| PARAMETER                       | SYMBOL                            | CONDITIONS                                                  | MIN                        | TYP   | MAX                         | UNITS    |
|---------------------------------|-----------------------------------|-------------------------------------------------------------|----------------------------|-------|-----------------------------|----------|
| SINGLE-WIRE INTERFACE           |                                   |                                                             |                            |       |                             |          |
| CE Input Low Voltage            |                                   | 2.6V < V <sub>DVDD</sub> < 3.6V                             |                            |       | 0.3 x<br>V <sub>DVDD</sub>  | V        |
| CE Input High Voltage           |                                   | 2.6V < V <sub>DVDD</sub> < 3.6V                             | 0.7 x<br>V <sub>DVDD</sub> |       |                             | V        |
| CE Startup Time                 |                                   | (Note 7)                                                    |                            |       | 1                           | ms       |
| CTL High Voltage                |                                   | 2.6V < V <sub>DVDD</sub> < 3.6V                             | 0.7 x<br>V <sub>DVDD</sub> |       | 0.82 x<br>V <sub>DVDD</sub> | V        |
| CTL Float Votlage               |                                   | 2.6V < V <sub>DVDD</sub> < 3.6V                             | 0.4 x<br>V <sub>DVDD</sub> |       | 0.62 x<br>V <sub>DVDD</sub> | V        |
| CTL Low Voltage                 |                                   | 2.6V < V <sub>DVDD</sub> < 3.6V                             | 0.2 x<br>V <sub>DVDD</sub> |       | 0.32 x<br>V <sub>DVDD</sub> | V        |
| CTL Rejected Pulse Width        |                                   |                                                             | 20                         |       |                             | μs       |
| CTL Typical Pulse Width         |                                   |                                                             |                            | 50    |                             | μs       |
| CTL Minimum Pulse Width         |                                   |                                                             |                            |       | 200                         | μs       |
| CTL Minimum Time Between Pulses |                                   |                                                             |                            |       | 10                          | μs       |
| CTL Input Current               |                                   | CTL = GND CTL = DVDD                                        | -10                        |       | +10                         | μΑ       |
| LOGIC INPUTS AND OUTPUTS (S     | DA, SCL)                          |                                                             | ·                          |       |                             |          |
| Input High Voltage              | VIH                               |                                                             | 0.7 x<br>V <sub>DVDD</sub> |       |                             | <b>V</b> |
| Input Low Voltage               | VIL                               |                                                             |                            |       | 0.3 x<br>V <sub>DVDD</sub>  | ٧        |
| Input Leakage Current           | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>SDA</sub> / <sub>SCL</sub> = 0V or V <sub>DVDD</sub> | -10                        | +0.01 | +10                         | μΑ       |
| Input Capacitance               |                                   | (Note 7)                                                    |                            | 5     |                             | рF       |
| Power-Down Input Current        | ISDA/SCL                          | V <sub>DVDD</sub> = 0V, V <sub>SDA/SCL</sub> = 1.98V        | -10                        |       | +10                         | μΑ       |
| SDA Output Low Voltage          | V <sub>OL</sub>                   | ISINK = 6mA                                                 |                            |       | 0.4                         | V        |

. \_\_\_\_\_\_\_\_\_/NIXI/N

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM connected to FB, CTL = DVDD/2, no load, T_A = -40°C to +85°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ 

| PARAMETER                                       | SYMBOL            | CONDITIONS | MIN TYP                   | MAX | UNITS |
|-------------------------------------------------|-------------------|------------|---------------------------|-----|-------|
| I <sup>2</sup> C TIMING CHARACTERISTICS (       | Figure 4)         |            |                           |     |       |
| Serial-Clock Frequency                          | fscl              |            | 0                         | 400 | kHz   |
| Bus Free Time Between STOP and START Conditions | tBUF              |            | 1.3                       |     | μs    |
| Hold Time (Repeated) START Condition            | tHD,STA           |            | 0.6                       |     | μs    |
| SCL Pulse-Width Low                             | tLOW              |            | 1.3                       |     | μs    |
| SCL Pulse-Width High                            | tHIGH             |            | 0.6                       |     | μs    |
| Setup Time for a Repeated START Condition       | tsu,sta           |            | 0.6                       |     | μs    |
| Data Hold Time                                  | thd,dat           |            | 0                         | 900 | ns    |
| Data Setup Time                                 | tsu,dat           |            | 100                       |     | ns    |
| SDA and SCL Receiving Rise<br>Time              | t <sub>R</sub>    | (Note 8)   | 20 +<br>0.1C <sub>B</sub> | 300 | ns    |
| SDA and SCL Receiving Fall Time                 | tF                | (Note 8)   | 20 +<br>0.1C <sub>B</sub> | 300 | ns    |
| SDA Transmitting Fall Time                      | t <sub>F,TX</sub> | (Note 8)   | 20 +<br>0.1C <sub>B</sub> | 250 | ns    |
| Setup Time for STOP Condition                   | tsu,sto           |            | 0.6                       |     | μs    |
| Bus Capacitance                                 | Св                |            |                           | 400 | рF    |
| Pulse Width of Suppressed Spike                 | tsp               |            | 0                         | 50  | ns    |

- Note 2: All devices are 100% production tested at T<sub>A</sub> = +25°C. Specifications over temperature limits are guaranteed by design.
- Note 3: For AVDD below 15.6V, internal LDO must be externally adjusted to meet LDO dropout specification.
- Note 4: This section applies to OUT0, OUT2, OUT3, and OUT5 of the MAX9665; OUT0, OUT3, OUT4, and OUT7 of the MAX9666; OUT0, OUT4, OUT5, and OUT9 of the MAX9667.
- Note 5: This section applies to OUT1 and OUT4 of the MAX9665; OUT1, OUT2, OUT5, and OUT6 of the MAX9666; OUT1, OUT2, OUT3, OUT6, OUT7, and OUT8 of the MAX9667.
- Note 6: Measured with the VCOM amplifier configured as an inverting unity-gain amplifier.  $R_F = R_{IN} = 10 k \Omega$ .
- **Note 7:** Guaranteed by design. Not production tested.
- Note 8: CB is in pF.

#### **Typical Operating Characteristics**

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM connected to FB, CTL = DVDD/2, no load, T_A = -40°C to +85°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ 















### INTEGRAL NONLINEARITY vs. DAC CODE



### INTEGRAL NONLINEARITY vs. DAC CODE



#### Typical Operating Characteristics (continued)

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM$  connected to FB, CTL = DVDD/2, no load,  $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 2)







### DIFFERENTIAL NONLINEARITY vs. DAC CODE







### DIFFERENTIAL NONLINEARITY vs. DAC CODE



### DIFFERENTIAL NONLINEARITY vs. DAC CODE



### Typical Operating Characteristics (continued)

 $(V_{AVDD} = V_{REF} = 15.7V, V_{DVDD} = 3.3V, V_{GND} = 0V, VCOM connected to FB, CTL = DVDD/2, no load, T_A = -40°C to +85°C, unless otherwise noted. Typical values are at T_A = +25°C.) (Note 2)$ 



















### Pin Description

| PIN          |         | PIN NAME |      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|---------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX9665      | MAX9666 | MAX9667  | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1            | 1       | 1        | CE   | Single-Wire Control Interface Enable. Connect CE to DVDD to enable the CTL input. Connect CE to GND to disable the CTL input and reduce the supply current.                                                                                                                                                                                                                                                                         |
| 2            | 2       | 2        | DVDD | Digital Supply Input. Bypass to GND with 0.1µF capacitor.                                                                                                                                                                                                                                                                                                                                                                           |
| 3            | 3       | 3        | SCL  | I <sup>2</sup> C Serial-Clock Input                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4            | 4       | 4        | SDA  | I <sup>2</sup> C Serial-Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                           |
| 5            | 5       | 5        | GND  | Ground                                                                                                                                                                                                                                                                                                                                                                                                                              |
| _            | _       | 6        | OUT9 | Gamma Output 9                                                                                                                                                                                                                                                                                                                                                                                                                      |
| _            | _       | 7        | OUT8 | Gamma Output 8                                                                                                                                                                                                                                                                                                                                                                                                                      |
| _            | 6       | 8        | OUT7 | Gamma Output 7                                                                                                                                                                                                                                                                                                                                                                                                                      |
| _            | 7       | 9        | OUT6 | Gamma Output 6                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6            | 8       | 10       | OUT5 | Gamma Output 5                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8            | 10      | 11       | OUT4 | Gamma Output 4                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10           | 11      | 12       | OUT3 | Gamma Output 3                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11           | 13      | 13       | OUT2 | Gamma Output 2                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 13           | 14      | 14       | OUT1 | Gamma Output 1                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15           | 15      | 15       | OUT0 | Gamma Output 0                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 16           | 16      | 16       | REF  | Reference Input                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 17           | 17      | 17       | AVDD | Analog Supply Input. Bypass AVDD to GND with a minimum 0.1µF capacitor.                                                                                                                                                                                                                                                                                                                                                             |
| 18           | 18      | 18       | FB   | VCOM Amplifier Negative Input                                                                                                                                                                                                                                                                                                                                                                                                       |
| 19           | 19      | 19       | VCOM | VCOM Amplifier Output                                                                                                                                                                                                                                                                                                                                                                                                               |
| 20           | 20      | 20       | CTL  | VCOM Adjustment and Multiple-Time Programmable Memory Control. CTL sets the internal DAC code and programs the MTP memory. A pulse-control method is used to adjust the VCOM level. See the VCOM Adjustment (CTL) section. To program the DAC setting into the MTP memory as the power-on default, drive CTL to the MTP programming voltage using the correct timing and voltage ramp rates. See the MTP Programming (CTL) section. |
| 7, 9, 12, 14 | 9, 12   | _        | N.C. | No Connection. Not internally connected.                                                                                                                                                                                                                                                                                                                                                                                            |
|              |         | _        | EP   | Exposed Pad. The exposed pad must be connected to GND.                                                                                                                                                                                                                                                                                                                                                                              |

#### **Detailed Description**

The MAX9665/MAX9666/MAX9667 are a family of multichannel, programmable reference voltages. Each channel has a 10-bit DAC to create the reference voltage. One channel has an operational amplifier that follows the DAC while all other channels have a buffer after the DAC. The user can program the DAC codes into on-chip nonvolatile memory, which is called multiple-time programmable (MTP) memory since data can be written into it up to 300 times.

The MAX9665/MAX9666/MAX9667 provide the gamma, VCOM, and level shifter reference voltages in a LCD panel. A single chip can potentially replace a discrete digital variable resistor (DVR), VCOM amplifier, gamma buffers, high-voltage linear regulator, and resistor strings. The high-voltage linear regulator can be eliminated because the DAC contains a lowpass filter that reduces horizontal line frequency noise by 40dB. Power sequencing is well-controlled since a single chip generates all the various reference voltages needed for the LCD panel.

Each part has an I<sup>2</sup>C interface for programming both the MTP memory and the I<sup>2</sup>C registers. For compatibility with legacy flicker adjustment production equipment, these devices include a single-wire interface that is compatible with the MAX1512.

With the MTP memory and the I<sup>2</sup>C interface, these devices enable automatic gamma and flicker calibration on a panel-by-panel basis on the production line. Contact your Maxim representative for more details.

#### 10-Bit Digital-to-Analog Converters

The reference input, REF, accepts a DC voltage between ground (GND) and the analog supply voltage (AVDD). The voltage at REF sets the full-scale output of the DACs. Determine the output voltage using the following equations:

VOUT = (VREF x CODE)/2N

where CODE is the numeric value of the DAC's binary input code and N is the bits of resolution. For the MAX9665 family, N = 10 and CODE ranges from 0 to 1023.

Note that even if REF is less than AVDD, the DAC can never output REF because the maximum value of CODE is always one LSB less than the reference. For example, if REF = 16V and CODE = 1023, then the output voltage is:

 $V_{OUT} = (16V \times 1023)/2^{10}$ = 15.98438V

#### **Gamma Buffers**

There are two types of DAC output buffers: 5mA and 10mA. The 5mA buffer is guaranteed to source or sink 5mA of DC current within 0.2V of the supplies, and the 10mA buffer does the same with 10mA. The 10mA buffers should be attached to the ends of the resistor ladders that set the transfer function of the source driver (look at the connections from OUTO, OUT4, OUT5, and OUT9 on the typical operating circuit of the MAX9667). The 5mA buffers should be attached to the middle tap points of the resistor ladder because those places require less current than the ends (see the connections from OUT1, OUT2, OUT7, and OUT8 on the typical operating circuit of the MAX9667).

If the 10mA buffers cannot provide enough current to drive the ends of the resistor ladders, attach an additional resistor from the nearest supply. For example, at the very top of the resistor ladder, attach an additional resistor to AVDD. At the very bottom of the resistor ladder, attach an additional resistor to GND. The MAX9665/MAX9666/MAX9667 greatly diminish any noise from the AVDD supply through the discrete resistor because the high-frequency noise from REF has been attenuated, and the buffers have excellent AC PSRR. See Figure 1.

The source drivers can kick back a great deal of current to the buffer outputs during a horizontal line change or a polarity switch. The 5mA DAC output buffers can source/sink 200mA of peak transient current, and the 10mA DAC output buffers can source/sink 400mA of peak transient current to reduce the recovery time of the output voltages when critical levels and patterns are displayed.

#### **VCOM Amplifier**

The operational amplifier attached to the bottom DAC holds the VCOM voltage stable while providing the ability to source and sink 400mA into the backplane of a TFT-LCD panel. The operational amplifier can directly drive the capacitive load of the TFT-LCD backplane without the need for a series resistor in most cases. The VCOM amplifier has current limiting on its output to protect its bond wires.

The output (VCOM) and negative input (FB) of the operational amplifier are typically connected together in a unity-gain configuration. If higher output current is required, add an npn emitter follower and a pnp emitter follower in the feedback loop.

If a higher, closed-loop gain is desired, add feedback resistors as shown in Figure 2.



Figure 1. Pullup and Pulldown Resistors Attached to Source Driver

### Multiple-Time Programmable (MTP) Memory

MTP memory, which is a form of nonvolatile memory, stores the DAC code values even when the chip is not powered. When the chip is powered up, the code values are automatically transferred from MTP memory to the I<sup>2</sup>C registers. See the *Power-On Reset (POR)/Power-Up* section for more details.

The user can program DAC codes into MTP memory for up to 300 times. In conventional TFT-LCD applications, a resistor string creates the gamma voltages. MTP memory eliminates the resistor string and the need to change manually the resistor values when searching for the optimal gamma curve for a new TFT-LCD panel model.

#### Power-On Reset (POR)/Power-Up

The POR circuit that monitors DVDD ensures that all I<sup>2</sup>C registers are reset to their MTP values upon power-up or POR. Once DVDD rises above 2.4V (typ), the POR circuit releases the I<sup>2</sup>C registers and the values stored in MTP are loaded. Should DVDD drop to less than 2.4V typical, then the contents of the registers can no longer be guaranteed and a reset is generated. When DVDD rises back above the POR voltage, the values stored in MTP are loaded back into the I<sup>2</sup>C registers.

The transfer time of the MTP registers to I<sup>2</sup>C registers is 300µs typical and is less than 400µs in the worst case. During this time, AVDD should not be powered up, and the I<sup>2</sup>C does not acknowledge any commands (the I<sup>2</sup>C only starts acknowledging commands after all registers have been loaded from MTP).

#### **Thermal Protection**

When the die temperature reaches +165°C, all gamma buffers except for the middle ones are disabled. See Table 1.

When the die cools down by 15°C, all the buffers are enabled again.

The VCOM operational amplifier does not have thermal protection.



Figure 2. VCOM Operational Amplifier with Feedback Resistors

#### **Digital Interfaces**

The MAX9665/MAX9666/MAX9667 have two digital interfaces: I<sup>2</sup>C and single-wire. Through the I<sup>2</sup>C interface, the user can change all the registers and program MTP memory. The I<sup>2</sup>C interface is the more general purpose of the two interfaces.

The single-wire interface, which is compatible with the MAX1512 digital interface, is included to support TFT-LCD production lines that depend upon the single-wire interface to adjust the VCOM voltage to minimize flicker. Note that the single-wire interface cannot program the gamma registers or gamma MTP memory.

### Interoperability Between the Single-Wire Interface and the I<sup>2</sup>C Interface

To prevent any collision between the single-wire interface and the I<sup>2</sup>C interface, operation through one interface is only allowed if the other is in the idle state. For example, if the I<sup>2</sup>C interface is in the middle of executing a command, any input through the single-wire interface is ignored. Conversely, if the single-wire interface is in the middle of executing a command, the I<sup>2</sup>C interface does not acknowledge any commands.

Table 1. Buffer Output Status During Thermal Shutdown

| PART    | ENABLED       | DISABLED                                       |
|---------|---------------|------------------------------------------------|
| MAX9665 | OUT2 and OUT3 | OUT0, OUT1, OUT4, OUT5                         |
| MAX9666 | OUT3 and OUT4 | OUT0, OUT1, OUT2, OUT5, OUT6, OUT7             |
| MAX9667 | OUT4 and OUT5 | OUT0, OUT1, OUT2, OUT3, OUT6, OUT7, OUT8, OUT9 |



Figure 3. 10-Bit Bus

#### **Bus Architecture**

The internal memory, both volatile and nonvolatile, is divided into blocks that are connected by a 10-bit bus (Figure 3).

The I<sup>2</sup>C registers (volatile memory) are 8 bits wide. Two I<sup>2</sup>C registers are needed to hold one 10-bit DAC code. The I<sup>2</sup>C registers are separated into blocks that are distinguished by whether they hold VCOM DAC codes or gamma DAC codes. MTP memory (nonvolatile memory) is organized in the same manner. The VCOM MTP memory has enough bits to store the single VCOM DAC code. Likewise, the gamma MTP memory has enough bits to store all of the gamma DAC codes. Each block connected to the 10-bit bus has a unique location number with one exception. The block that contains the bus master, I<sup>2</sup>C interface, and the single-wire interface does not store any data, and hence, it does not have a location number.

Although the external I<sup>2</sup>C interface transfers data in units of 8 bits (1 byte), the internal bus that connects the I<sup>2</sup>C registers, MTP memory, and digital interfaces is 10 bits wide because the DAC code size is 10 bits. The 10-bit bus can also accommodate data transfers of fewer than 10 bits since communication to the outside world is through either an 8-bit I<sup>2</sup>C interface or a 1-bit single-wire interface. Writing a single byte to any address location is ignored.

The 10-bit bus connects together registers, MTP memories, and digital interfaces. The bus master resides in the same block as the I<sup>2</sup>C interface and the single-wire interface.

#### **VCOM MTP Programming**

#### Through the I<sup>2</sup>C Interface

To program VCOM MTP memory, the I<sup>2</sup>C master must first write the DAC code that is to be stored into the VCOM I<sup>2</sup>C registers. Next, the I<sup>2</sup>C master must send a command to move the data in the VCOM I<sup>2</sup>C registers to the VCOM MTP memory, thereby finishing the programming.

To read VCOM MTP memory, the  $I^2C$  master must issue a command to move the data in the VCOM MTP memory to the VCOM  $I^2C$  registers. Then it can read the two VCOM  $I^2C$  registers.

To program gamma MTP memory, the I<sup>2</sup>C master must first write the complete set of gamma DAC codes into the gamma I<sup>2</sup>C registers. For example, six gamma DAC codes must be written into the MAX9665 since it has six gamma outputs. Next, the I<sup>2</sup>C master must send a command to move the data in the gamma I<sup>2</sup>C registers to the gamma MTP memory.

To read gamma MTP memory, the  $I^2C$  master must issue a command to move the data in the gamma MTP memory to the gamma  $I^2C$  registers. Then it can read the gamma  $I^2C$  registers.

During MTP programming, the parts do not respond to the I<sup>2</sup>C interface. The part generates an acknowledge to the MTP programming command, but the I<sup>2</sup>C interface does not generate further acknowledge signals until MTP programming is complete.

If the analog supply voltage is not greater than the minimum required for MTP programming, the I<sup>2</sup>C still acknowledges the MTP write command, but MTP programming is disabled. The I<sup>2</sup>C continues to acknowledge and process non-MTP write commands.

See the *Register Description* section for further explanation on how to execute commands.



Figure 4. I<sup>2</sup>C Serial-Interface Timing Diagram

#### Through the Single-Wire Interface

For VCOM MTP programming through the single-wire interface, see the *Single-Wire Interface* section.

#### **VCOM Programming Range**

Two registers, VCOMMIN and VCOMMAX, are provided to set the minimum and maximum VCOM register value. These two registers are accessed through the I<sup>2</sup>C interface and can be written to and read from MTP memory. If any adjustment, either through I<sup>2</sup>C or the single-wire interface takes the VCOM register value less than VCOMMIN, then the value in VCOMMIN is stored in the VCOM register. Similarly, if any adjustment, either through I<sup>2</sup>C or the single-wire interface takes the VCOM register value greater than VCOMMAX, then the value in VCOMMAX is stored in the VCOM register.

#### I<sup>2</sup>C Interface

The MAX9665/MAX9666/MAX9667 feature an I<sup>2</sup>C/ SMBus<sup>™</sup>-compatible, 2-wire serial interface consisting of a serial-data line (SDA) and a serial-clock line (SCL). SDA and SCL facilitate communication between the devices and the master at clock rates up to 400kHz. Figure 4 shows the 2-wire interface timing diagram. The master generates SCL and initiates data transfer on the bus. A master device writes data to the devices by transmitting the proper slave address followed by the register address and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the MAX9665/MAX9666/MAX9667 is 8 bits long and followed by an acknowledge clock pulse. A master reading data from the devices transmits the proper slave address followed by a series of nine SCL pulses. The devices transmit data on SDA in sync with the master-generated SCL pulses. The master

SMBus is a trademark of Intel Corp.

acknowledges receipt of each byte of data. Each read sequence is framed by a START or REPEATED START condition, a not acknowledge, and a STOP condition. SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than  $500\Omega$ , is required on the SDA bus. SCL operates as only an input. A pullup resistor, typically greater than  $500\Omega$ , is required on SCL if there are multiple masters on the bus, or if the master in a single-master system has an opendrain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the devices from high-voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals.

#### Bit Transfer

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the *START and STOP Conditions* section). SDA and SCL idle high when the I<sup>2</sup>C bus is not busy.

#### START and STOP Conditions

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 5). A START condition from the master signals the beginning of a transmission to the MAX9665/MAX9666/MAX9667. The master terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

14 \_\_\_\_\_\_ /I/XI/M



Figure 5. START, STOP, and REPEATED START Conditions

#### Early STOP Conditions

The MAX9665/MAX9666/MAX9667 recognize a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

#### Slave Address

The slave address is defined as the 7 most significant bits (MSBs) followed by the read/write (R/ $\overline{W}$ ) bit. Set the R/ $\overline{W}$  bit to 1 to configure the MAX9665/MAX9666/MAX9667 to read mode. Set the R/ $\overline{W}$  bit to 0 to configure the MAX9665/MAX9666/MAX9667 to write mode. The address is the first byte of information sent to the MAX9665/MAX9666/MAX9667 after the START condition. The MAX9665/MAX9666/MAX9667 slave address is 0x9E for writing and 0x9F for reading.



Figure 6. Acknowledge

#### Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit that the MAX9665/MAX9666/MAX9667 use to handshake receipt of each byte of data when in write mode (see Figure 6). The MAX9665/MAX9666/MAX9667 pull down SDA during the entire master-generated ninth clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master may retry communication. The master pulls down SDA during the ninth clock cycle to acknowledge receipt of data when the MAX9665/ MAX9666/MAX9667 are in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not acknowledge is sent when the master reads the final byte of data from the MAX9665/MAX9666/MAX9667, followed by a STOP condition.

**Table 2. Slave ID Description** 

| В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0  | WRITE ADDRESS<br>(hex) | READ ADDRESS<br>(hex) |
|----|----|----|----|----|----|----|-----|------------------------|-----------------------|
| 1  | 0  | 0  | 1  | 1  | 1  | 1  | R/W | 0x9E                   | 0x9F                  |

#### Write Data Format

A write to the MAX9665/MAX9666/MAX9667 consists of transmitting a START condition, the slave address with the  $R/\overline{W}$  bit set to 0, one data byte of data to configure the internal register address pointer, one or more data bytes, and a STOP condition. Figure 7 illustrates the frame format for writing one byte of data to the MAX9665/MAX9666/MAX9667.

The slave address with the  $R/\overline{W}$  bit set to 0 indicates that the master intends to write data to the MAX9665/MAX9666/MAX9667. The MAX9665/MAX9666/MAX9667 acknowledge receipt of the address byte during the master-generated ninth SCL pulse.

The second byte transmitted from the master configures the MAX9665/MAX9666/MAX9667's internal register address pointer. The pointer tells the MAX9665/MAX9666/MAX9667 where to write the next byte of data. An acknowledge pulse is sent by the MAX9665/MAX9666/MAX9667 upon receipt of the address pointer data.

The third byte sent to the MAX9665/MAX9666/MAX9667 contains the data that is written to the chosen register. An acknowledge pulse from the MAX9665/MAX9666/MAX9667 signals receipt of the data byte. The address pointer autoincrements to the next register address after each received data byte. This autoincrement feature allows a master to write to sequential register address locations within one continuous frame. The master signals the end of transmission by issuing a STOP condition.

#### Read Data Format

The master presets the address pointer by first sending the MAX9665/MAX9666/MAX9667's slave address with the  $R/\overline{W}$  bit set to 0 followed by the register address after a START condition. The MAX9665/MAX9666/ MAX9667 acknowledge receipt of the slave address and the register address by pulling SDA low during the ninth SCL clock pulse. A REPEATED START condition is then sent followed by the slave address with the  $R/\overline{W}$ bit set to 1. The MAX9665/MAX9666/MAX9667 transmit the contents of the specified register. Transmitted data is valid on the rising edge of the master-generated serial clock (SCL). The address pointer autoincrements after each read data byte. This autoincrement feature allows all registers to be read sequentially within one continuous frame. A STOP condition can be issued after any number of read data bytes. If a STOP condition is issued followed by another read operation, the first data byte to be read is from the register address location set by the previous transaction and not 0x00 and subsequent reads autoincrement the address pointer until the next STOP condition. Attempting to read from register addresses higher than the highest valid address locations (0x13 for MAX9665, 0x17 for MAX9666, 0x1B for MAX9667) in repeated reads from a dummy register containing all one data. The master acknowledges receipt of each read byte during the acknowledge clock pulse. The master must acknowledge all correctly received bytes except the last byte. The final byte must be followed by a not acknowledge from the master and then a STOP condition. Figures 8 and 9 illustrate the frame format for reading data from the MAX9665/MAX9666/MAX9667.



Figure 7. Writing One Byte of Data to the MAX9665/MAX9666/MAX9667



Figure 8. Reading One Indexed Byte of Data from the MAX9665/MAX9666/MAX9667



Figure 9. Reading n Bytes of Indexed Data from the MAX9665/MAX9666/MAX9667

#### Register Map

The I<sup>2</sup>C interface was architected for 8-bit systems. With the increase in DAC resolution from 8 bits to 10 bits, 2 bytes must be transferred to get 10 bits. Therefore, the word size is 2 bytes (16 bits) in the register map. Byte order is big endian. The least significant

byte (LSB) holds the bottom 8 bits of the 10-bit data, while the most significant byte (MSB) holds the top 2 bits of the 10-bit data. The I<sup>2</sup>C stores each 10-bit DAC code in two 8-bit registers, as shown in the register maps of Tables 3, 4, and 5.

**Table 3. Register Map for MAX9665** 

| LEAST SIGNIFICANT BYTE |               | MOST                | SIGNIFICANT BYTE |                |
|------------------------|---------------|---------------------|------------------|----------------|
| REGISTER<br>ADDRESS    | REGISTER NAME | REGISTER<br>ADDRESS | REGISTER NAME    | COMMENTS       |
| 0x01                   | CMD_OPND      | 0x00                | CMD_OPRN         | Command        |
| 0x03                   | VCOMMIN_L     | 0x02                | VCOMMIN_M        | VCOM (minimum) |
| 0x05                   | VCOMMAX_L     | 0x04                | VCOMMAX_M        | VCOM (maximum) |
| 0x07                   | VCOM_L        | 0x06                | VCOM_M           | VCOM           |
| 0x09                   | GMA0_L        | 0x08                | GMA0_M           | Gamma 0        |
| 0x0B                   | GMA1_L        | 0x0A                | GMA1_M           | Gamma 1        |
| 0x0D                   | GMA2_L        | 0x0C                | GMA2_M           | Gamma 2        |
| 0x0F                   | GMA3_L        | 0x0E                | GMA3_M           | Gamma 3        |
| 0x11                   | GMA4_L        | 0x10                | GMA4_M           | Gamma 4        |
| 0x13                   | GMA5_L        | 0x12                | GMA5_M           | Gamma 5        |

#### Table 4. Register Map for MAX9666

| LEAS                | ST SIGNIFICANT BYTE | MOST                | SIGNIFICANT BYTE |                |
|---------------------|---------------------|---------------------|------------------|----------------|
| REGISTER<br>ADDRESS | REGISTER NAME       | REGISTER<br>ADDRESS | REGISTER NAME    | COMMENTS       |
| 0x01                | CMD_OPND            | 0x00                | CMD_OPRN         | Command        |
| 0x03                | VCOMMIN_L           | 0x02                | VCOMMIN_M        | VCOM (minimum) |
| 0x05                | VCOMMAX_L           | 0x04                | VCOMMAX_M        | VCOM (maximum) |
| 0x07                | VCOM_L              | 0x06                | VCOM_M           | VCOM           |
| 0x09                | GMA0_L              | 0x08                | GMA0_M           | Gamma 0        |
| 0x0B                | GMA1_L              | 0x0A                | GMA1_M           | Gamma 1        |
| 0x0D                | GMA2_L              | 0x0C                | GMA2_M           | Gamma 2        |
| 0x0F                | GMA3_L              | 0x0E                | GMA3_M           | Gamma 3        |
| 0x11                | GMA4_L              | 0x10                | GMA4_M           | Gamma 4        |
| 0x13                | GMA5_L              | 0x12                | GMA5_M           | Gamma 5        |
| 0x15                | GMA6_L              | 0x14                | GMA6_M           | Gamma 6        |
| 0x17                | GMA7_L              | 0x16                | GMA7_M           | Gamma 7        |

Table 5. Register Map for MAX9667

| LEAST               | SIGNIFICANT BYTE | MOST S              | SIGNIFICANT BYTE |                |
|---------------------|------------------|---------------------|------------------|----------------|
| REGISTER<br>ADDRESS | REGISTER NAME    | REGISTER<br>ADDRESS | REGISTER NAME    | COMMENTS       |
| 0x01                | CMD_OPND         | 0x00                | CMD_OPRN         | Command        |
| 0x03                | VCOMMIN_L        | 0x02                | VCOMMIN_M        | VCOM (minimum) |
| 0x05                | VCOMMAX_L        | 0x04                | VCOMMAX_M        | VCOM (maximum) |
| 0x07                | VCOM_L           | 0x06                | VCOM_M           | VCOM           |
| 0x09                | GMA0_L           | 0x08                | GMA0_M           | Gamma 0        |
| 0x0B                | GMA1_L           | 0x0A                | GMA1_M           | Gamma 1        |
| 0x0D                | GMA2_L           | 0x0C                | GMA2_M           | Gamma 2        |
| 0x0F                | GMA3_L           | 0x0E                | GMA3_M           | Gamma 3        |
| 0x11                | GMA4_L           | 0x10                | GMA4_M           | Gamma 4        |
| 0x13                | GMA5_L           | 0x12                | GMA5_M           | Gamma 5        |
| 0x15                | GMA6_L           | 0x14                | GMA6_M           | Gamma 6        |
| 0x17                | GMA7_L           | 0x16                | GMA7_M           | Gamma 7        |
| 0x19                | GMA8_L           | 0x18                | GMA8_M           | Gamma 8        |
| 0x1B                | GMA9_L           | 0x1A                | GMA9_M           | Gamma 9        |

#### Register Description

The I<sup>2</sup>C registers either hold DAC codes or commands (see Tables 6, 7, and 8). After power-up, the digital circuitry loads the values stored in MTP memory into the VCOM and gamma registers. This process takes approximately 350µs. During this time, the I<sup>2</sup>C does not respond to any commands (either from the user or from the single-wire interface). To ensure the gamma chip does not reverse bias, the source driver, the VCOM DAC code, and the gamma DAC codes upon power-up are as shown in the Tables 6, 7, and 8.

The I<sup>2</sup>C master can write a command such as MOV (move) into a pair of command registers. To execute a valid command, the command operation (CMD\_OPRN) and command operand (CMD\_OPND) registers must be written to sequentially in the same I<sup>2</sup>C transaction (between the same I<sup>2</sup>C start/stop).

The form of the command is shown below:

To move data from gamma registers to gamma MTP memory, use the following command (essentially, data is being written into MTP memory):

| MOV | MOV Gamma Registers | Gamma MTP |
|-----|---------------------|-----------|
|-----|---------------------|-----------|

MOV is the operation. Gamma registers and gamma MTP memory are operands. Both the operation and the operands must be assembled into machine code that is written into the command registers. The machine code for the operation must be written into the command operation register (CMD\_OPRN). The machine code for the operands (if there are any) must be written into command operand register (CMD\_OPND). Table 9 shows the list of operations and operands.

**Table 6. MAX9665 Register Description** 

| REGISTER | REGISTER REGISTER REGISTER ADDRESS NAME DESCRIPTION |                                        |    |    |    | В  | IT |    |    |    | POWER-ON<br>RESET | MTP FACTORY INITIALIZATION | READ<br>AND          |
|----------|-----------------------------------------------------|----------------------------------------|----|----|----|----|----|----|----|----|-------------------|----------------------------|----------------------|
| ADDITEGO | NAME                                                | DEGOTAL TION                           | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  | VALUE             | VALUE                      | WRITE?               |
| 0x00     | CMD_OPRN                                            | Command operation                      | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | Not applicable             | Write<br>only        |
| 0x01     | CMD_OPND                                            | Command operand                        | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | Not applicable             | Write<br>only        |
| 0x02     | VCOMMIN_M                                           | VCOMMIN<br>(most significant<br>byte)  | Х  | ×  | Х  | ×  | ×  | Х  | d9 | d8 | 0x00              | 0x00                       | Read<br>and<br>write |
| 0x03     | VCOMMIN_L                                           | VCOMMIN<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | 0x00                       | Read<br>and<br>write |
| 0x04     | VCOMMAX_M                                           | VCOMMAX<br>(most significant<br>byte)  | Х  | ×  | Х  | х  | Х  | X  | d9 | d8 | 0x03              | 0x03                       | Read<br>and<br>write |
| 0x05     | VCOMMAX_L                                           | VCOMMAX<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0xFF              | 0xFF                       | Read<br>and<br>write |
| 0x06     | VCOM_M                                              | VCOM (most significant byte)           | Х  | ×  | Х  | ×  | ×  | X  | d9 | d8 | 0x02              | 0x02                       | Read<br>and<br>write |
| 0x07     | VCOM_L                                              | VCOM (least significant byte)          | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0×00              | 0x00                       | Read<br>and<br>write |
| 0x08     | GMA0_M                                              | Gamma 0<br>(most significant<br>byte)  | Х  | ×  | Х  | ×  | ×  | Х  | d9 | d8 | 0x03              | 0x03                       | Read<br>and<br>write |
| 0x09     | GMA0_L                                              | Gamma 0<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80              | 0x80                       | Read<br>and<br>write |
| 0x0A     | GMA1_M                                              | Gamma 1<br>(most significant<br>byte)  | Х  | ×  | Х  | x  | x  | X  | d9 | d8 | 0×03              | 0x03                       | Read<br>and<br>write |
| 0x0B     | GMA1_L                                              | Gamma 1<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | 0x00                       | Read<br>and<br>write |
| 0x0C     | GMA2_M                                              | Gamma 2<br>(most significant<br>byte)  | Х  | Х  | Х  | х  | х  | Х  | d9 | d8 | 0x02              | 0x02                       | Read<br>and<br>write |

**Note:** d0, d1, d2, d3, d4, d5, d6, d7, d8, d9 = valid data bits; x = don't care.

\_\_\_ /VIXI/VI

**Table 6. MAX9665 Register Description (continued)** 

| REGISTER REGISTER |        | REGISTER                               |    |    |    | В  | IT |    |    |    | POWER-ON<br>RESET | MTP FACTORY | READ<br>AND          |
|-------------------|--------|----------------------------------------|----|----|----|----|----|----|----|----|-------------------|-------------|----------------------|
| ADDRESS           | NAME   | DESCRIPTION                            | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  | VALUE             | VALUE       | WRITE?               |
| 0x0D              | GMA2_L | Gamma 2<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80              | 0x80        | Read<br>and<br>write |
| 0x0E              | GMA3_M | Gamma 3<br>(most significant<br>byte)  | Х  | x  | ×  | ×  | Х  | Х  | d9 | d8 | 0x01              | 0x01        | Read<br>and<br>write |
| 0x0F              | GMA3_L | Gamma 3<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80              | 0x80        | Read<br>and<br>write |
| 0x10              | GMA4_M | Gamma 4<br>(most significant<br>byte)  | Х  | x  | Х  | ×  | Х  | X  | d9 | d8 | 0x01              | 0x01        | Read<br>and<br>write |
| 0x11              | GMA4_L | Gamma 4<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | 0x00        | Read<br>and<br>write |
| 0x12              | GMA5_M | Gamma 5<br>(most significant<br>byte)  | Х  | ×  | Х  | ×  | Х  | Х  | d9 | d8 | 0x00              | 0x00        | Read<br>and<br>write |
| 0x13              | GMA5_L | Gamma 5<br>(least significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80              | 0x80        | Read<br>and<br>write |

**Table 7. MAX9666 Register Description** 

| REGISTER | REGISTER  | REGISTER                                  |    |    |    | В  | POWER-ON<br>RESET | MTP FACTORY INITIALIZATION | READ<br>AND |    |       |                |                   |
|----------|-----------|-------------------------------------------|----|----|----|----|-------------------|----------------------------|-------------|----|-------|----------------|-------------------|
| ADDRESS  | NAME      | DESCRIPTION                               | 7  | 6  | 5  | 4  | 3                 | 2                          | 1           | 0  | VALUE | VALUE          | WRITE?            |
| 0x00     | CMD_OPRN  | Command operation                         | d7 | d6 | d5 | d4 | d3                | d2                         | d1          | d0 | 0x00  | Not applicable | Write<br>only     |
| 0x01     | CMD_OPND  | Command operand                           | d7 | d6 | d5 | d4 | d3                | d2                         | d1          | d0 | 0x00  | Not applicable | Write only        |
| 0x02     | VCOMMIN_M | VCOMMIN<br>(most<br>significant<br>byte)  | Х  | Х  | X  | ×  | X                 | X                          | d9          | d8 | 0x00  | 0x00           | Read<br>and write |
| 0x03     | VCOMMIN_L | VCOMMIN<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3                | d2                         | d1          | d0 | 0x00  | 0x00           | Read<br>and write |
| 0x04     | VCOMMAX_M | VCOMMAX<br>(most<br>significant<br>byte)  | X  | X  | x  | X  | x                 | х                          | d9          | d8 | 0x03  | 0x03           | Read<br>and write |
| 0x05     | VCOMMAX_L | VCOMMAX<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3                | d2                         | d1          | d0 | 0xFF  | 0xFF           | Read<br>and write |
| 0x06     | VCOM_M    | VCOM<br>(most<br>significant<br>byte)     | Х  | Х  | Х  | X  | Х                 | Х                          | d9          | d8 | 0x02  | 0x02           | Read<br>and write |
| 0x07     | VCOM_L    | VCOM<br>(least<br>significant<br>byte)    | d7 | d6 | d5 | d4 | d3                | d2                         | d1          | d0 | 0x00  | 0x00           | Read<br>and write |
| 0x08     | GMA0_M    | Gamma 0<br>(most<br>significant<br>byte)  | X  | X  | X  | X  | X                 | Х                          | d9          | d8 | 0x03  | 0x03           | Read<br>and write |
| 0x09     | GMA0_L    | Gamma 0<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3                | d2                         | d1          | d0 | 0x80  | 0x80           | Read<br>and write |

**Table 7. MAX9666 Register Description (continued)** 

|                     |                  |                                           |    |    |    | В  | IT |    |    |    | POWER-ON       | MTP FACTORY             | READ              |
|---------------------|------------------|-------------------------------------------|----|----|----|----|----|----|----|----|----------------|-------------------------|-------------------|
| REGISTER<br>ADDRESS | REGISTER<br>NAME | REGISTER<br>DESCRIPTION                   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  | RESET<br>VALUE | INITIALIZATION<br>VALUE | AND<br>WRITE?     |
| 0x0A                | GMA1_M           | Gamma 1<br>(most<br>significant<br>byte)  | Х  | X  | х  | х  | х  | Х  | d9 | d8 | 0x03           | 0x03                    | Read<br>and write |
| 0x0B                | GMA1_L           | Gamma 1<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x40           | 0x40                    | Read<br>and write |
| 0x0C                | GMA2_M           | Gamma 2<br>(most<br>significant<br>byte)  | X  | X  | х  | х  | х  | X  | d9 | d8 | 0x03           | 0x03                    | Read<br>and write |
| 0x0D                | GMA2_L           | Gamma 2<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00           | 0x00                    | Read<br>and write |
| 0x0E                | GMA3_M           | Gamma 3<br>(most<br>significant<br>byte)  | х  | Х  | x  | x  | x  | х  | d9 | d8 | 0x02           | 0x02                    | Read<br>and write |
| 0x0F                | GMA3_L           | Gamma 3<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80           | 0x80                    | Read<br>and write |
| 0x10                | GMA4_M           | Gamma 4<br>(most<br>significant<br>byte)  | Х  | X  | х  | х  | х  | Х  | d9 | d8 | 0x01           | 0x01                    | Read<br>and write |
| 0x11                | GMA4_L           | Gamma 4<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80           | 0x80                    | Read<br>and write |
| 0x12                | GMA5_M           | Gamma 5<br>(most<br>significant<br>byte)  | X  | Х  | x  | x  | x  | X  | d9 | d8 | 0x01           | 0x01                    | Read<br>and write |

**Table 7. MAX9666 Register Description (continued)** 

|          |          |                                           |    |    |    |    |    |    |    |    |                   | 1           |                   |
|----------|----------|-------------------------------------------|----|----|----|----|----|----|----|----|-------------------|-------------|-------------------|
| REGISTER | REGISTER | REGISTER                                  |    |    |    | В  | IT |    |    |    | POWER-ON<br>RESET | MTP FACTORY | READ<br>AND       |
| ADDRESS  | NAME     | DESCRIPTION                               | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  | VALUE             | VALUE       | WRITE?            |
| 0x13     | GMA5_L   | Gamma 5<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | 0x00        | Read<br>and write |
| 0x14     | GMA6_M   | Gamma 6<br>(most<br>significant<br>byte)  | X  | X  | ×  | X  | x  | X  | d9 | d8 | 0x00              | 0x00        | Read<br>and write |
| 0x15     | GMA6_L   | Gamma 6<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0xC0              | 0xC0        | Read<br>and write |
| 0x16     | GMA7_M   | Gamma 7<br>(most<br>significant<br>byte)  | ×  | X  | ×  | X  | X  | X  | d9 | d8 | 0x00              | 0x00        | Read<br>and write |
| 0x17     | GMA7_L   | Gamma 7<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80              | 0x80        | Read<br>and write |

**Table 8. MAX9667 Register Description** 

| REGISTER<br>ADDRESS | REGISTER<br>NAME | REGISTER<br>DESCRIPTION                   |    |    |    | В  | IT |    |    |    | POWER-ON<br>RESET | MTP FACTORY INITIALIZATION | READ<br>AND    |
|---------------------|------------------|-------------------------------------------|----|----|----|----|----|----|----|----|-------------------|----------------------------|----------------|
| ADDITESS            | NAME             | DESCRIP HOW                               | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  | VALUE             | VALUE                      | WRITE?         |
| 0x00                | CMD_OPRN         | Command operation                         | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | Not applicable             | Write only     |
| 0x01                | CMD_OPND         | Command operand                           | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | Not applicable             | Write only     |
| 0x02                | VCOMMIN_M        | VCOMMIN<br>(most<br>significant byte)     | x  | ×  | x  | ×  | ×  | X  | d9 | d8 | 0x00              | 0x00                       | Read and write |
| 0x03                | VCOMMIN_L        | VCOMMIN<br>(least significant<br>byte)    | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | 0x00                       | Read and write |
| 0x04                | VCOMMAX_M        | VCOMMAX<br>(most<br>significant byte)     | ×  | ×  | ×  | ×  | ×  | X  | d9 | d8 | 0x03              | 0x03                       | Read and write |
| 0x05                | VCOMMAX_L        | VCOMMAX<br>(least significant<br>byte)    | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0xFF              | 0xFF                       | Read and write |
| 0x06                | VCOM_M           | VCOM (most<br>significant<br>byte)        | x  | ×  | x  | ×  | ×  | Х  | d9 | d8 | 0x02              | 0x02                       | Read and write |
| 0x07                | VCOM_L           | VCOM (least<br>significant<br>byte)       | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x00              | 0x00                       | Read and write |
| 0x08                | GMA0_M           | Gamma 0<br>(most<br>significant<br>byte)  | х  | Х  | х  | x  | х  | Х  | d9 | d8 | 0x03              | 0x03                       | Read and write |
| 0x09                | GMA0_L           | Gamma 0<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x80              | 0x80                       | Read and write |
| 0x0A                | GMA1_M           | Gamma 1<br>(most<br>significant<br>byte)  | x  | Х  | x  | х  | Х  | X  | d9 | d8 | 0x03              | 0x03                       | Read and write |
| 0x0B                | GMA1_L           | Gamma 1<br>(least<br>significant<br>byte) | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | 0x40              | 0x40                       | Read and write |