

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







Data Sheet: Advance Information

Document Number: MC12XSFD4 Rev. 1.0, 8/2016

# Dual 8.0 mOhm and dual 21 mOhm high-side switch

The 12XSF is the latest SMARTMOS achievement in DC motors and lighting drivers for industrial applications. It belongs to an expanding family that helps to control and diagnose incandescent lamps and light-emitting diodes (LEDs) with enhanced precision. It combines flexibility through daisy chainable SPI 5.0 MHz, extended digital and analog feedbacks, safety, and robustness.

Output edge shaping helps to improve electromagnetic performance. To avoid shutting off the device upon inrush current, while still being able to closely track the load current, a dynamic overcurrent threshold profile is featured. Current of each channel can be sensed with a programmable sensing ratio. Whenever communication with the external microcontroller is lost, the device enters a Fail operation mode, but remains operational, controllable, and protected.

This new generation of high-side switch products family 12XSF facilitates ECU design due to compatible MCU software and PCB foot prints for each device variant.

#### **Features**

- Dual 8.0 m $\Omega$  and dual 21 m $\Omega$  high-side switches with high transient current capability
- 16-bit 5.0 MHz SPI control of overcurrent profiles, channel control including PWM duty-cycles, output-ON and -OFF open load detections, thermal shutdown and prewarning, and fault reporting
- Output current monitoring with programmable synchronization signal and supply voltage feedback
- Limp Home mode
- · External smart power switch control
- Operating voltage is 7.0 to 18 V with sleep current < 5.0  $\mu$ A, extended mode from 6.0 to 28 V
- -16 V reverse polarity and ground disconnect protections
- · Compatible PCB foot print and SPI software driver among the family

### 12XSFD4

#### **QUAD HIGH-SIDE SWITCH**



EK SUFFIX (PB-FREE) 98ASA00368D 32-PIN SOICW-EP

#### **Applications**

- Low-voltage lighting
- Halogen lamps
- · Incandescent bulbs
- Light-emitting diodes (LEDs)
- · HID Xenon ballasts
- · Low voltage DC motor
- · Factory automation



Figure 1. Dual 8.0  $\text{m}\Omega$  and dual 21  $\text{m}\Omega$  simplified application diagram

<sup>\*</sup> This document contains certain information on a new product.
Specifications and information herein are subject to change without notice.
© 2016 NXP B.V.

# 1 Orderable parts

This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.nxp.com">http://www.nxp.com</a> and perform a part number search for the following device numbers.

Table 1. Orderable part variations

| Part number  | Notes | Temperature<br>(T <sub>A</sub> ) | Package                  | OUT1<br>R <sub>DS(on)</sub> | OUT2<br>R <sub>DS(on)</sub> | OUT3<br>R <sub>DS(on)</sub> | OUT4<br>R <sub>DS(on)</sub> | OUT6 |
|--------------|-------|----------------------------------|--------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|
| MC08XSF421EK | (1)   | -40 °C to 125 °C                 | SOICW 32-pin exposed pad | 21 mΩ                       | 21 mΩ                       | 8.0 mΩ                      | 8.0 mΩ                      | Yes  |

### Notes

1. To order parts in Tape and Reel, add the R2 suffix to the part number.

# **Table of Contents**

| 1 | Orderable parts                                                                                         | <br>. 2 |
|---|---------------------------------------------------------------------------------------------------------|---------|
| 2 | Internal block diagram                                                                                  | <br>. 4 |
| 3 | Pin connections                                                                                         | <br>. 5 |
|   | 3.1 Pinout diagram                                                                                      | <br>. 5 |
|   | 3.2 Pin definitions                                                                                     | <br>. 5 |
| 4 | General product characteristics                                                                         | <br>. 7 |
|   | 4.1 Relationship between ratings and operating requirements                                             | <br>. 7 |
|   | 4.2 Maximum ratings                                                                                     | <br>. 8 |
|   | 4.3 Thermal characteristics                                                                             | <br>. 9 |
|   | 4.4 Operating conditions                                                                                | <br>. 9 |
|   | 4.5 Supply currents                                                                                     | <br>10  |
| 5 | General IC functional description and application information                                           | <br>11  |
|   | 5.1 Introduction                                                                                        | <br>11  |
|   | 5.2 Features                                                                                            | <br>11  |
|   | 5.3 Block diagram                                                                                       | <br>12  |
|   | 5.4 Functional description                                                                              | <br>12  |
|   | 5.5 Modes of operation                                                                                  | <br>13  |
|   | 5.6 SPI interface and configurations                                                                    | <br>15  |
| 6 | Functional block requirements and behaviors                                                             | <br>20  |
|   | 6.1 Self-protected high-side switches description and application information                           | <br>20  |
|   | 6.2 Power supply functional block description and application information                               | <br>52  |
|   | 6.3 Communication interface and device control functional block description and application information | <br>53  |
| 7 | Typical applications                                                                                    | <br>57  |
|   | 7.1 Application diagram                                                                                 | <br>57  |
|   | 7.2 EMC and EMI considerations                                                                          | <br>59  |
|   | 7.3 PCB layout recommendations                                                                          | <br>60  |
|   | 7.3 PCB layout recommendations                                                                          |         |
|   | 7.4 Thermal information                                                                                 | <br>61  |
| 8 | Packaging                                                                                               |         |
|   | 8.1 Marking information                                                                                 |         |
|   | 8.2 Package mechanical dimensions                                                                       | <br>62  |
| 9 | Revision history                                                                                        | <br>66  |

# 2 Internal block diagram



Figure 2. Simplified internal block diagram (quad version)

# 3 Pin connections

# 3.1 Pinout diagram



Figure 3. 12XSF pinout diagram

### 3.2 Pin definitions

Table 2. 12XSF pin definitions

| Pin number | Pin name | Pin function    | Formal name      | Definition                                                                                                                                                                                                                                                                                                                                                    |
|------------|----------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | CP       | Internal supply | Charge Pump      | This pin is the connection for an external capacitor for charge pump use only.                                                                                                                                                                                                                                                                                |
| 2          | RSTB     | SPI             | Reset            | This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low-current sleep mode. This pin has a passive internal pull-down.                                                                                                                                                                        |
| 3          | CSB      | SPI             | Chip Select      | This input pin is connected to a chip select output of a master microcontroller (MCU). When this digital signal is high, SPI signals are ignored. Asserting this pin low starts the SPI transaction. The transaction is indicated as completed when this signal returns to a high level. This pin has a passive internal pull-up to $V_{CC}$ through a diode. |
| 4          | SCLK     | SPI             | Serial Clock     | This input pin is connected to the MCU providing the required bit shift clock for SPI communication. This pin has a passive internal pull-down.                                                                                                                                                                                                               |
| 5          | SI       | SPI             | Serial input     | This pin is the data input of the SPI communication interface. The data at the input is sampled on the positive edge of the SCLK. This pin has a passive internal pulldown.                                                                                                                                                                                   |
| 6          | VCC      | Power Supply    | MCU Power Supply | This pin is a power supply pin is for internal logic, the SPI I/Os, and the OUT6 driver.                                                                                                                                                                                                                                                                      |

MC12XSFD4

Table 2. 12XSF pin definitions (continued)

| Pin number     | Pin name   | Pin function | Formal name                                       | Definition                                                                                                                                                                                                                                                                                                            |
|----------------|------------|--------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7              | SO         | SPI          | Serial Output                                     | This output pin is connected to the SPI serial data input pin of the MCU, or to the SI pin of the next device of a daisy chain of devices. The SPI changes on the negative edge of SCLK. When CSB is high, this pin is high-impedance.                                                                                |
| 8              | OUT6       | Output       | External Solid State                              | This output pin controls an external Smart Power Switch by logic level. This pin has a passive internal pull-down.                                                                                                                                                                                                    |
| 9, 24          | GND        | Ground       | Ground                                            | These pins are the ground for the logic and analog circuitries of the device. For ESD and electrical parameter accuracy purpose, the ground pins must be shorted in the board.                                                                                                                                        |
| 10, 11         | OUT2       | Output       | Channel #2                                        | Protected high-side power output pins to the load.                                                                                                                                                                                                                                                                    |
| 12, 13, 14     | OUT4       | Output       | Channel #4                                        | Protected high-side power output pins to the load.                                                                                                                                                                                                                                                                    |
| 15, 16, 17, 18 | NC         | N/A          | Not Connected                                     | These pins may not be connected. It is recommended to put these pins to ground.                                                                                                                                                                                                                                       |
| 19, 20, 21     | OUT3       | Output       | Channel #3                                        | Protected high-side power output pins to the load.                                                                                                                                                                                                                                                                    |
| 22, 23         | OUT1       | Output       | Channel #1                                        | Protected high-side power output pins to the load.                                                                                                                                                                                                                                                                    |
| 25             | CSNS       | Feedback     | Current Sense                                     | This pin reports an analog value proportional to the designated OUT[1:5] output current, or the temperature of the exposed pad, or the supply voltage. It is used externally to generate a ground referenced voltage for the microcontroller (MCU). Current recopy and analog voltage feedbacks are SPI programmable. |
| 26             | CSNS SYNCB | Feedback     | Current Sense<br>Synchronization                  | This open drain output pin allows synchronizing the MCU A/D conversion. This pin requires an external pull-up resistor to $V_{CC}.\\$                                                                                                                                                                                 |
| 27             | IN1        | Input        | Direct Input #1                                   | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode, the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down.                                                                   |
| 28             | IN2        | Input        | Direct Input #2                                   | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode, the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down.                                                                   |
| 29             | IN3        | Input        | Direct Input #3                                   | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode, the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down.                                                                   |
| 30             | IN4        | Input        | Direct Input #4                                   | This input wakes up the device. This input pin is used to directly control corresponding channel in Fail mode. During Normal mode the control of the outputs by the control inputs is SPI programmable. This pin has a passive internal pull-down.                                                                    |
| 31             | LIMP       | Input        | Limp Home                                         | The Fail mode can be activated by this digital input. This pin has a passive internal pull-down.                                                                                                                                                                                                                      |
| 32             | CLK        | Input/Output | Device Mode<br>Feedback<br>Reference PWM<br>Clock | This pin is an input/output pin. It is used to report the device sleep-state information. It is also used to apply the reference PWM clock which is divided by $2^8$ in Normal operating mode. This pin has a passive internal pull-down.                                                                             |
| 33             | VPWR       | Power Supply | Supply Power<br>Supply                            | This exposed pad connects to the positive power supply and is the source of operational power for the device.                                                                                                                                                                                                         |

## 4 General product characteristics

### 4.1 Relationship between ratings and operating requirements

The analog portion of device is supplied by the voltage applied to the VPWR exposed pad. Thereby the supply of internal circuitry (logic in case of a V<sub>CC</sub> disconnect, charge pump, gate drive,...) is derived from the VPWR pin.

In case of a reverse supply:

- the internal supply rail is protected (max. -16 V)
- the output drivers (OUT1:OUT4) are switched on, to reduce the power consumption in the drivers when using incandescent bulbs



Operating Range

Fatal Range

Accepted Industry
Standard Practices

Probable
permanent failure

Correct operation

Poperating Range

Fatal Range
Probable
permanent failure

Handling Conditions (Power OFF)

Figure 4. Ratings vs. operating requirements (VPWR pin)

The device's digital circuitry is powered by the voltage applied to the VCC pin. If VCC is disconnected, the logic part is supplied by the VPWR pin.

The output driver for SPI signals, CLK pin (wake feedback), and OUT6 are supplied by the VCC pin only. This pin shall be protected externally in case of a reverse polarity, and in case of a high-voltage disturbance.



Figure 5. Ratings vs. operating requirements (VCC pin)

### 4.2 Maximum ratings

### Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol             | Description (rating)                                                                                                                                                                                                                                                                                                                                          | Min.                           | Max.                           | Unit | Notes |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|------|-------|
| Electrical ratings | 3                                                                                                                                                                                                                                                                                                                                                             |                                |                                |      |       |
| V <sub>PWR</sub>   | VPWR Voltage Range                                                                                                                                                                                                                                                                                                                                            | -16                            | 40                             | V    |       |
| V <sub>CC</sub>    | VCC Logic Supply Voltage                                                                                                                                                                                                                                                                                                                                      | -0.3                           | 7.0                            | V    |       |
| V <sub>IN</sub>    | Digital Input Voltage IN1:IN4 and LIMP CLK, SI, SCLK, CSB, and RSTB                                                                                                                                                                                                                                                                                           | -0.3<br>-0.3                   | 40<br>20                       | V    | (2)   |
| V <sub>OUT</sub>   | Digital Output Voltage • SO, CSNS, SYNC, OUT6, CLK                                                                                                                                                                                                                                                                                                            | -0.3                           | 20                             | V    | (2)   |
| I <sub>CL</sub>    | Negative Digital Input Clamp Current                                                                                                                                                                                                                                                                                                                          | -                              | 5.0                            | mA   | (3)   |
| I <sub>ОИТ</sub>   | Power Channel Current   • $8.0~\text{m}\Omega$ channel   • $21~\text{m}\Omega$ channel                                                                                                                                                                                                                                                                        | _<br>_                         | 11<br>5.5                      | А    | (4)   |
| E <sub>CL</sub>    | Power Channel Clamp Energy Capability $ \bullet 8.0 \text{ m}\Omega \text{ channel - Initial T}_J = 25 \text{ °C} $ $ \bullet 8.0 \text{ m}\Omega \text{ channel - Initial T}_J = 150 \text{ °C} $ $ \bullet 21 \text{ m}\Omega \text{ channel - Initial T}_J = 25 \text{ °C} $ $ \bullet 21 \text{ m}\Omega \text{ channel - Initial T}_J = 150 \text{ °C} $ | -<br>-<br>-<br>-               | 200<br>100<br>75<br>50         | mJ   | (5)   |
| $V_{ESD}$          | ESD Voltage  • Human Body Model (HBM) - VPWR, Power Channel, and GND pins  • Human Body Model (HBM) - All other pins  • Charge Device Model (CDM) - Corner pins  • Charge Device Model (CDM) - All other pins                                                                                                                                                 | -8000<br>-2000<br>-750<br>-500 | +8000<br>+2000<br>+750<br>+500 | V    | (6)   |

#### Notes

- 2. Exceeding voltage limits on those pins may cause a malfunction or permanent damage to the device.
- 3. Maximum current in negative clamping for IN1:IN4, LIMP, RSTB, CLK, SI, SO, SCLK, and CSB pins.
- 4. Continuous high-side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required.
- 5. Active clamp energy using single-pulse method (L = 2.0 mH,  $R_L$  = 0  $\Omega$ ,  $V_{PWR}$  = 14 V). Please refer to Output clamps section.
- 6. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), and the Charge Device Model.

#### 4.3 Thermal characteristics

#### Table 4. Thermal Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                           | Description (rating)                                             | Min.       | Max.         | Unit | Notes     |
|----------------------------------|------------------------------------------------------------------|------------|--------------|------|-----------|
| Thermal ratings                  |                                                                  |            |              | l    |           |
| T <sub>A</sub><br>T <sub>J</sub> | Operating Temperature                                            | -40<br>-40 | +125<br>+150 | °C   | (7)       |
| T <sub>STG</sub>                 | Storage Temperature                                              | -55        | + 150        | °C   |           |
| T <sub>PPRT</sub>                | Peak Package Reflow Temperature During Reflow                    | _          | 260          | °C   | (8) (9)   |
| Thermal resistan                 | ce and package dissipation ratings                               |            |              |      |           |
| $R_{\Theta JB}$                  | Junction-to-Board                                                | _          | 8.0          | °C/W | (10)      |
| R <sub>O.IA</sub>                | Junction-to-Ambient, Natural Convection, Four-Layer Board (2s2p) | _          | 21           | °C/W | (11) (12) |

#### Notes

 $\mathsf{R}_{\Theta \mathsf{J}\mathsf{A}}$ 

 $\mathsf{R}_{\Theta\mathsf{JC}}$ 

- 7. To achieve high reliability over 10 years of continuous operation, the device's continuous operating junction temperature should not exceed
- Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.NXP.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.
- Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.

Junction-to-Case (Case top surface)

Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

#### **Operating conditions** 4.4

This section describes the operating conditions of the device. Conditions apply to all the following data, unless otherwise noted.

### Table 5. Operating conditions

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol          | Ratings                                                                                       | Min. | Max. | Unit | Notes |
|-----------------|-----------------------------------------------------------------------------------------------|------|------|------|-------|
| $V_{PWR}$       | Functional operating supply voltage - Device is fully functional. All features are operating. | 7.0  | 18   | V    |       |
| PWR             | Reverse Supply                                                                                | -16  | _    | ٧    |       |
| V <sub>CC</sub> | Functional operating supply voltage - Device is fully functional. All features are operating. | 4.5  | 5.5  | V    |       |

MC12XSFD4

°C/W

(13)

### 4.5 Supply currents

This section describes the current consumption characteristics of the device.

### Table 6. Supply currents

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol             | Ratings                                                                                             | Min.   | Тур.      | Max.      | Unit | Notes     |
|--------------------|-----------------------------------------------------------------------------------------------------|--------|-----------|-----------|------|-----------|
| VPWR current co    | onsumptionS                                                                                         |        |           |           |      |           |
| I <sub>QVPWR</sub> | Sleep mode measured at V <sub>PWR</sub> = 12 V  • T <sub>A</sub> = 25 °C  • T <sub>A</sub> = 125 °C | -<br>- | 1.2<br>10 | 5.0<br>30 | μΑ   | (14) (15) |
| I <sub>VPWR</sub>  | Operating mode measured at V <sub>PWR</sub> = 18 V                                                  | _      | 7.0       | 8.0       | mA   | (15)      |
| VCC current con    | sumptionS                                                                                           |        |           |           |      |           |
| I <sub>QVCC</sub>  | Sleep mode measured at V <sub>CC</sub> = 5.5 V                                                      | -      | 0.05      | 5.0       | μA   |           |
| I <sub>VCC</sub>   | Operating mode measured at V <sub>PWR</sub> = 5.5 V (SPI frequency 5.0 MHz)                         | _      | 2.8       | 4.0       | mA   |           |

#### Notes

- 14. With the OUT1:OUT4 power channels grounded.
- 15. With the OUT1:OUT4 power channels opened.

# 5 General IC functional description and application information

### 5.1 Introduction

The 12XSF is an evolution of the successful 12XSC by providing improved features of a complete family of devices using NXP's latest and unique technologies for the controller and the power stages.

It consists of a scalable family of devices compatible in terms of software driver and package footprint. It allows diagnosing the light-emitting diodes (LEDs) with an enhanced current sense precision with synchronization pin as well as driving high power motors with a perfect control of its current consumption. It combines flexibility through daisy chainable SPI 5.0 MHz, extended digital and analog feedbacks, safety, and robustness. It integrates an enhanced PWM module with 8-bit duty cycle capability and PWM frequency prescaler per power channel.

### 5.2 Features

The main attributes of 12XSF are:

- Dual, Triple, Quad, or Penta high-side switches with overload, overtemperature, and undervoltage protection
- · Control output for one external smart power switch
- · 16-Bit SPI communication interface with daisy chain capability
- · Dedicated control inputs for use in Fail mode
- Analog feedback pin with SPI programmable multiplexer and sync signal
- · Channel diagnosis by SPI communication
- · Advanced current sense mode for LED usage
- · Synchronous PWM module with external clock, prescaler, and multiphase feature
- · Excellent EMC behavior
- · Power net and reverse polarity protection
- Ultra low-power mode
- Scalable and flexible family concept
- · Board layout compatible SOIC54 and SOIC32 package with exposed pad

MC12XSFD4

### 5.3 Block diagram

The choice of multi-die technology in SOIC exposed pad package including low cost vertical trench FET power die associated with Smart Power control die lead to an optimized solution.



Figure 6. Functional block diagram

### 5.3.1 Self-protected high-side switches

OUT1:OUT4 are the output pins of the power switches. The power channels are protected against various kinds of short-circuits and have active clamp circuitry that may be activated when switching off inductive loads. Many protective and diagnostic functions are available.

### 5.3.2 Power supply

The device operates with supply voltages from 5.5 V to 40 V ( $V_{PWR}$ ), but is full spec. compliant only between 7.0 V and 18 V. The VPWR pin supplies power to the internal regulator, analog, and logic circuit blocks. The VCC pin (5.0 V typ.) supplies the output register of the serial peripheral interface (SPI). Consequently, the SPI registers cannot be read without presence of  $V_{CC}$ . The employed IC architecture guarantees a low quiescent current in Sleep mode.

### 5.3.3 MCU interface and device control

In Normal mode, the power output channels are controlled by the embedded PWM module, which is configured by the SPI register settings.  $V_{CC}$  must be in the authorized range for bidirectional SPI communication. Failure diagnostics and configuration are also performed through the SPI port. The reported failure types are: Open load, short-circuit to supply, severe short-circuit to ground, overcurrent, overtemperature, clock-fail, and under and overvoltage.

The device allows driving loads at different frequencies up to 400 Hz.

### 5.4 Functional description

The device has four fundamental operating modes: Sleep, Normal, Fail, and Power off. It possesses multiple high-side switches (power channels) each of which can be controlled independently:

- In Normal mode by SPI interface. A second supply voltage (V<sub>CC</sub>) is required for bidirectional SPI communication
- In Fail mode by the corresponding the direct inputs IN1:IN4. OUT6 is off in this mode

### 5.5 Modes of operation

The operating modes are based on the signals:

- wake = (IN1\_ON) OR (IN2\_ON) OR (IN3\_ON) OR (IN4\_ON) OR (RSTB). More details in Logic I/O plausibility check section
- fail = (SPI fail) OR (LIMP). More details in Loss of communication interface section



Figure 7. General IC operating modes

### 5.5.1 Power off mode

The Power Off mode is applied when  $V_{PWR}$  and  $V_{CC}$  are below the power on reset threshold ( $V_{PWR}$  POR,  $V_{CC}$  POR). In power off, no functionality is available but the device is protected by the clamping circuits. Refer to Supply voltages disconnection section.

### 5.5.2 Sleep mode

The Sleep mode is used to provide ultra low current consumption. During Sleep mode:

- · the component is inactive and all outputs are disabled
- · the outputs are protected by the clamping circuits
- the pull-up/pull-down resistors are present

The Sleep mode is the default mode of the device after applying the supply voltages ( $V_{PWR}$  or  $V_{CC}$ ) prior to any wake-up condition (wake = [0]). The wake-up from Sleep mode is provided by the wake signal.

### 5.5.3 Normal mode

The Normal mode is the regular operating mode of the device. The device is in Normal mode, when the device is in the wake state (wake = [1]) and no fail condition (fail = [0]) is detected.

**During Normal mode:** 

- · the power outputs are under control of the SPI
- · the power outputs are controlled by the programmable PWM module
- · the power outputs are protected by the overload protection circuit
- · the control of the power outputs by SPI programming
- · the digital diagnostic feature transfers status of the smart switch via the SPI
- the analog feedback output (CSNS and CSNS SYNC) can be controlled by the SPI

MC12XSFD4

The channel control (CHx) can be summarized:

- CH1:4 controlled by ONx or ilNx (if it is programmed by the SPI)
- · CH6 controlled by ONx
- Rising CHx by definition means starting overcurrent window for OUT1:4

### 5.5.4 Fail mode

The device enters the Fail mode, when:

- the LIMP input pin is high (logic [1])
- · or the SPI failure is detected

During Fail mode (wake = [1] & fail = [1]):

- · the OUT1:OUT4 outputs are directly controlled by the corresponding control inputs (IN1:IN4)
- · the OUT6 is turned off
- · the PWM module is not available
- while no SPI control is feasible, the SPI diagnosis is functional (depending on the fail mode condition):
  - · the SO shall report the content of SO register defined by SOA0 to 3 bits
  - · the outputs are fully protected in case of an overload, overtemperature, and undervoltage
  - · no analog feedback is available
  - the max. output overcurrent profile is activated (OCLO and window times)
  - · in case of an overload condition or undervoltage, the autorestart feature controls the OUT1:OUT4 outputs
  - in case of an overtemperature condition, OCHI1 detection, or severe short-circuit detection, the corresponding output is latched OFF until a new wake-up event.

The channel control (CHx) can be summarized:

- CH1:4 controlled by iINx, while the overcurrent windows are controlled by IN ONx
- · CH6 is off

### 5.5.5 Mode transitions

After a wake-up:

- · a power on reset is applied and all SPI SI and SO registers are cleared (logic[0])
- · the faults are blanked during tBLANKING

The device enters in Normal mode after start-up if following sequence is provided:

- V<sub>PWR</sub> and V<sub>CC</sub> power supplies must be above their undervoltage thresholds (Sleep mode)
- generate wake-up event (wake =1) setting RSTB from 0 to 1

The device initialization is completed after 50 µsec (typ). During this time, the device is robust in case of V<sub>PWR</sub> interrupts higher than 150 nsec.

The transition from "Normal mode" to "Fail mode" is executed immediately when a fail condition is detected.

During the transition, the SPI SI settings are cleared and the SPI SO registers are not cleared.

When the Fail mode condition was a:

- LIMP input, WD toggle timeout, WD toggle sequence, or the SPI modulo 16 error, the SPI diagnosis is available during Fail mode
- · SI/SO stuck to static level, the SPI diagnosis is not available during Fail mode

The transition from "Fail mode" to "Normal mode" is enabled, when:

- · the fail condition is removed and
- two SPI commands are sent within a valid watchdog cycle (first WD=[0] and then WD=[1])

During this transition:

- all SPI SI and SO registers are cleared (logic[0])
- the DSF (device status flag) in the registers #1:#7 and the RCF (Register Clearer flag) in the device status register #1 are set (logic[1])

To delatch the RCF diagnosis, a read command of the quick status register #1 must be performed.

### 5.6 SPI interface and configurations

### 5.6.1 Introduction

The SPI is used to:

- · control the device in case of Normal mode
- · provide diagnostics in case of Normal and Fail mode

The SPI is a 16 Bit full-duplex synchronous data transfer interface with daisy chain capability.

The interface consists of four I/O lines with 5.0 V CMOS logic levels and termination resistors:

- · The SCLK pin clocks the internal shift registers of the device
- · The SI pin accepts data into the input shift register on the rising edge of the SCLK signal
- · The SO pin changes its state on the rising edge of SCLK and reads out on the falling edge
- · The CSB enables the SPI interface
  - · with the leading edge of CSB the registers are loaded
  - while CSB is logic [0] SI/SO data are shifted
  - with the trailing edge of the CSB signal, SPI data is latched into the internal registers
  - · when CSB is logic [1], the signals at the SCLK and SI pins are ignored and SO is high-impedance

When the RSTB input is:

- low (logic [0]), the SPI and the fault registers are reset. The Wake state then depends on the status of the input pins (IN ON1:IN ON4)
- high (logic[1]), the device is in Wake status and the SPI is enabled

The functionality of the SPI is checked by a plausibility check. In case of the SPI failure the device enters the Fail mode.

### 5.6.2 SPI input register and bit descriptions

The first nibble of the 16-bit data word (D15:D12) serves as address bits.

| Register _ |   | s               | l addres | ss  |     | SI data |     |    |    |    |    |          |     |    |    |    |    |
|------------|---|-----------------|----------|-----|-----|---------|-----|----|----|----|----|----------|-----|----|----|----|----|
| Register   | # | D15             | D14      | D13 | D12 | D11     | D10 | D9 | D8 | D7 | D6 | D5       | D4  | D3 | D2 | D1 | D0 |
| name       | 8 | 8 4 Bit address |          |     |     |         |     |    |    |    | 11 | Bit addr | ess |    |    |    |    |

<sup>11</sup> bits (D10:D1) are used as data bits.

The D11 bit is the WD toggle bit. This bit has to be toggled with each write command.

When the toggling of the bit is not executed within the WD timeout, the SPI fail is detected.

All register values are logic [0] after a reset. The predefined value is off/inactive unless otherwise noted.

MC12XSFD4

| Register                  |      | SI  | addre | ss  |     |     |                 |                   |              |              | SI           | data          |             |                |                |                |                |
|---------------------------|------|-----|-------|-----|-----|-----|-----------------|-------------------|--------------|--------------|--------------|---------------|-------------|----------------|----------------|----------------|----------------|
|                           | #    | D15 | D14   | D13 | D12 | D11 | D10             | D9                | D8           | D7           | D6           | D5            | D4          | D3             | D2             | D1             | D0             |
| Initialisation 1          | 0    | 0   | 0     | 0   | 0   | WD  | WD SEL          | SYNC<br>EN1       | SYNC<br>EN0  | MUX2         | MUX1         | MUX0          | SOA<br>MODE | SOA3           | SOA2           | SOA1           | SOA0           |
| initialisation 2          | 1    | 0   | 0     | 0   | 1   | WD  | OCHI<br>THERMAL | OCHI<br>TRANSIENT | NO HID1      | NO HID0      | х            | OCHI<br>OD4   | OCHI<br>OD3 | OCHI<br>OD2    | OCHI<br>OD1    | PWM<br>sync    | OTW<br>SEL     |
| CH1 control               | 2    | 0   | 0     | 1   | 0   | WD  | PH11            | PH01              | ON1          | PWM71        | PWM61        | PWM51         | PWM41       | PWM31          | PWM21          | PWM11          | PWM01          |
| CH2 control               | 3    | 0   | 0     | 1   | 1   | WD  | PH12            | PH02              | ON2          | PWM72        | PWM62        | PWM52         | PWM42       | PWM32          | PWM22          | PWM12          | PWM02          |
| CH3 control               | 4    | 0   | 1     | 0   | 0   | WD  | PH13            | PH03              | ON3          | PWM73        | PWM63        | PWM53         | PWM43       | PWM33          | PWM23          | PWM13          | PWM03          |
| CH4 control               | 5    | 0   | 1     | 0   | 1   | WD  | PH14            | PH04              | ON4          | PWM74        | PWM64        | PWM54         | PWM44       | PWM34          | PWM24          | PWM14          | PWM04          |
| CH6 control               | 7    | 0   | 1     | 1   | 1   | WD  | PH16            | PH06              | ON6          | PWM76        | PWM66        | PWM56         | PWM46       | PWM36          | PWM26          | PWM16          | PWM06          |
| output<br>control         | 8    | 1   | 0     | 0   | 0   | WD  | Х               | PSF4              | PSF3         | PSF2         | PSF1         | ON6           | х           | ON4            | ON3            | ON2            | ON1            |
| Global PWM                | 9-1  | 1   | 0     | 0   | 1   | WD  | 0               | х                 | х            | х            | х            | GPWM<br>EN6   | х           | GPWM<br>EN4    | GPWM<br>EN3    | GPWM<br>EN2    | GPWM<br>EN1    |
| control                   | 9-2  | 1   | 0     | 0   | 1   | WD  | 1               | Х                 | х            | GPWM7        | GPWM6        | GPWM5         | GPWM4       | GPWM3          | GPWM2          | GPWM1          | GPWM0          |
| over current              | 10-1 | 1   | 0     | 1   | 0   | WD  | 0               | х                 | OCLO4        | OCLO3        | OCLO2        | OCLO1         | х           | ACM<br>EN4     | ACM<br>EN3     | ACM<br>EN2     | ACM<br>EN1     |
| control                   | 10-2 | 1   | 0     | 1   | 0   | WD  | 1               | Х                 | NO<br>OCHI4  | NO<br>OCHI3  | NO<br>OCHI2  | NO<br>OCHI1   | Х           | SHORT<br>OCHI4 | SHORT<br>OCHI3 | SHORT<br>OCHI2 | SHORT<br>OCHI1 |
| input enable              | 11   | 1   | 0     | 1   | 1   | WD  | 0               | х                 | х            | INEN14       | INEN04       | INEN13        | INEN03      | INEN12         | INEN02         | INEN11         | INEN01         |
| prescaler                 | 12-1 | 1   | 1     | 0   | 0   | WD  | 0               | Х                 | х            | PRS14        | PRS04        | PRS13         | PRS03       | PRS12          | PRS02          | PRS11          | PRS01          |
| settings                  | 12-2 | 1   | 1     | 0   | 0   | WD  | 1               | х                 | х            | Х            | х            | х             | х           | х              | х              | PRS16          | PRS06          |
| OL control                | 13-1 | 1   | 1     | 0   | 1   | WD  | 0               | х                 | OLON<br>DGL4 | OLON<br>DGL3 | OLON<br>DGL2 | OLON<br>DGL1  | х           | OLOFF<br>EN4   | OLOFF<br>EN3   | OLOFF<br>EN2   | OLOFF<br>EN1   |
| OLLED control             | 13-2 | 1   | 1     | 0   | 1   | WD  | 1               | res               | res          | res          | res          | OLLED<br>TRIG | х           | OLLED<br>EN4   | OLLED<br>EN3   | OLLED<br>EN2   | OLLED<br>EN1   |
| increment /<br>dercrement | 14   | 1   | 1     | 1   | 0   | WD  | INCR<br>SGN     | х                 | х            | INCR14       | INCR04       | INCR13        | INCR03      | INCR12         | INCR02         | INCR11         | INCR01         |
| testmode                  | 15   | 1   | 1     | 1   | 1   | Х   | Х               | Х                 | Х            | Х            | Х            | Х             | Х           | Х              | Х              | Х              | Х              |

| •                                                                                                                                  |                                                                                        |                                                                                                                                                                                                                                                                                                                    |            |             |                                                             |                                                       |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|-------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------|
| WD                                                                                                                                 | #0~#14                                                                                 | = watchdog toggle bit                                                                                                                                                                                                                                                                                              | #0         | MUX2        | MUX1                                                        | MUX0                                                  | CSNS                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| SOA0 ~ SOA3                                                                                                                        | #0                                                                                     | = address of next SO data word                                                                                                                                                                                                                                                                                     |            | 0           | 0                                                           | 0                                                     | off                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| SOA MODE                                                                                                                           | #0                                                                                     | = single read address of next SO data word                                                                                                                                                                                                                                                                         |            | 0           | 0                                                           | 1                                                     | OUT1 cu                                           | rrent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                               |                                  |                                                                             |
| MUX0 ~ MUX2                                                                                                                        | #0                                                                                     | = CSNS multiplexer setting                                                                                                                                                                                                                                                                                         |            | 0           | 1                                                           | 0                                                     | OUT2 current                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| SYNC ENO~ SYNC EN1                                                                                                                 | #0                                                                                     | = SYNC delay setting                                                                                                                                                                                                                                                                                               |            | 0           | 1                                                           | 1                                                     | OUT3 cu                                           | rrent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                               |                                  |                                                                             |
| WD SEL                                                                                                                             | #0                                                                                     | = watchdog timeout select                                                                                                                                                                                                                                                                                          |            | 1           | 0                                                           | 0                                                     | OUT4 cu                                           | rrent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                               |                                  |                                                                             |
| OTW SEL                                                                                                                            | #1                                                                                     | = over temperature warning threshold selection                                                                                                                                                                                                                                                                     |            | 1           | 0                                                           | 1                                                     | unused                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| PWM SYNC                                                                                                                           | #1                                                                                     | = reset clock module                                                                                                                                                                                                                                                                                               |            | 1           | 1                                                           | 0                                                     | VPWR m                                            | onitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                               |                                  |                                                                             |
| OCHI ODx                                                                                                                           | #1                                                                                     | = OCHI window on load demand                                                                                                                                                                                                                                                                                       |            | 1           | 1                                                           | 1                                                     | control di                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | onitor                                                                                                                                        |                                  |                                                                             |
| NO HIDx                                                                                                                            | #1                                                                                     | = HID outputs selection                                                                                                                                                                                                                                                                                            | #0         |             | SYNC                                                        | SYNC                                                  | Sync sta                                          | itus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                               |                                  |                                                                             |
| OCHI THERMAL                                                                                                                       | #1                                                                                     | = OCHI1 level depending on control die temperature                                                                                                                                                                                                                                                                 |            |             | EN1                                                         | EN0                                                   | •                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| OCHI TRANSIENT                                                                                                                     | #1                                                                                     | = OCHIx levels adjusted during OFF-to-ON transition                                                                                                                                                                                                                                                                |            |             | 0                                                           | 0                                                     | sync off                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| PWM0x ~ PWM7x                                                                                                                      | #2~#7                                                                                  | = PWM value (8Bit)                                                                                                                                                                                                                                                                                                 |            |             | 0                                                           | 1                                                     | valid                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| PH0x ~ PH1x                                                                                                                        | #2~#7                                                                                  | = phase control                                                                                                                                                                                                                                                                                                    |            |             | 1                                                           | 0                                                     | trig0                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| ONx                                                                                                                                | #2~#8                                                                                  | = channel on/off incl. OCHI control                                                                                                                                                                                                                                                                                |            |             | 1                                                           | 1                                                     | trig1/2                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| PSFx                                                                                                                               | #8                                                                                     | = pulse skipping feature for power output channels                                                                                                                                                                                                                                                                 |            |             |                                                             |                                                       |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| GPWM ENx                                                                                                                           | #9-1                                                                                   | = global PWM enable                                                                                                                                                                                                                                                                                                | #2~#7      |             | PH 1x                                                       | PH 0x                                                 | Phase                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| GPWM1 ~ GPWM7                                                                                                                      | #9-2                                                                                   | = global PWM value (8Bit)                                                                                                                                                                                                                                                                                          |            |             | 0                                                           | 0                                                     | 0°                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| ACM ENx                                                                                                                            | #10-1                                                                                  | = advanced current sense mode enable                                                                                                                                                                                                                                                                               |            |             | 0                                                           | 1                                                     | 90°                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| OCLOx                                                                                                                              |                                                                                        | = OCLO level control                                                                                                                                                                                                                                                                                               |            |             | 1                                                           | 0                                                     | 180°                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| SHORT OCHIX                                                                                                                        | #10-2                                                                                  | = use short OCHI window time                                                                                                                                                                                                                                                                                       |            |             | 1                                                           | 1                                                     | 270°                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
|                                                                                                                                    |                                                                                        |                                                                                                                                                                                                                                                                                                                    |            |             |                                                             |                                                       |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                                                             |
| NO OCHIx                                                                                                                           |                                                                                        | = start with OCLO threshold                                                                                                                                                                                                                                                                                        | #11        | ONx         | INEN1x                                                      | INEN0x                                                | GPWM                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | x=0                                                                                                                                           |                                  | x=1                                                                         |
| INEN0x ~ INEN1x                                                                                                                    | #11                                                                                    | = input enable control                                                                                                                                                                                                                                                                                             | #11        |             |                                                             |                                                       | ENx                                               | OUTx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PWMx                                                                                                                                          | OUTx                             | PWMx .                                                                      |
| INEN0x ~ INEN1x<br>PRS0x ~ PRS1x                                                                                                   | #11<br>#12                                                                             | = input enable control<br>= pre scaler setting                                                                                                                                                                                                                                                                     | #11        | <b>ON</b> x | INEN1x                                                      | INEN0x                                                | ENx<br>x                                          | OUTx<br>OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWMx<br>x                                                                                                                                     | OUTx<br>OFF                      | PWMx<br>x                                                                   |
| INEN0x ~ INEN1x<br>PRS0x ~ PRS1x<br>OLOFF ENx                                                                                      | #11<br>#12<br>#13-1                                                                    | = input enable control<br>= pre scaler setting<br>= OL load in off state enable                                                                                                                                                                                                                                    | #11        |             |                                                             |                                                       | ENx<br>x<br>0                                     | OUTx<br>OFF<br>ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWMx<br>x<br>individual                                                                                                                       | OUTx<br>OFF<br>ON                | PWMx<br>X<br>individual                                                     |
| INEN0x ~ INEN1x<br>PRS0x ~ PRS1x<br>OLOFF ENx<br>OLON DGLx                                                                         | #11<br>#12<br>#13-1<br>#13-1                                                           | = input enable control<br>= pre scaler setting<br>= OL load in off state enable<br>= OL ON deglitch time                                                                                                                                                                                                           | #11        |             | х                                                           | x                                                     | <b>EN</b> x<br>X<br>0<br>1                        | OUTx<br>OFF<br>ON<br>ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PWMx<br>X<br>individual<br>global                                                                                                             | OUTx<br>OFF<br>ON<br>ON          | PWMx<br>X<br>individual<br>global                                           |
| INEN0x ~ INEN1x<br>PRS0x ~ PRS1x<br>OLOFF ENx<br>OLON DGLx<br>OLLED ENx                                                            | #11<br>#12<br>#13-1<br>#13-1<br>#13-2                                                  | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable                                                                                                                                                                                               | #11        |             | х                                                           | x                                                     | ENx<br>x<br>0<br>1<br>0                           | OUTX<br>OFF<br>ON<br>ON<br>OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PWMx  x  individual  global  individual                                                                                                       | OUTx<br>OFF<br>ON<br>ON          | PWMx<br>X<br>individual<br>global<br>individual                             |
| INEN0x ~ INEN1x<br>PRS0x ~ PRS1x<br>OLOFF ENx<br>OLON DGLx<br>OLLED ENx<br>OLLED TRIG                                              | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2                                         | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c.                                                                                                                                                    | #11        |             | х<br>0                                                      | x<br>0                                                | ENx<br>X<br>0<br>1<br>0<br>1                      | OUTX OFF ON ON OFF OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PWMx x individual global individual global                                                                                                    | OUTx OFF ON ON ON ON             | PWMx x individual global individual global                                  |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENx OLON DGLx OLLED ENx OLLED ENx INCR SGN                                                     | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14                                  | = input enable control pre scaler setting OL load in off state enable OL ON deglitch time OL LED mode enable trigger for OLLED detection in 100% d.c. PWM increment / decrement sign                                                                                                                               | #11        | 0           | х<br>0                                                      | x<br>0                                                | ENx<br>0<br>1<br>0<br>1<br>0                      | OUTx OFF ON ON OFF OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PWMx x individual global individual global individual                                                                                         | OUTX OFF ON ON ON ON ON          | PWMx  X  individual  global  individual  global  individual                 |
| INEN0x ~ INEN1x<br>PRS0x ~ PRS1x<br>OLOFF ENx<br>OLON DGLx<br>OLLED ENx<br>OLLED TRIG                                              | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2                                         | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c.                                                                                                                                                    | #11        | 0           | x<br>0<br>0                                                 | x<br>0<br>1                                           | ENx<br>x<br>0<br>1<br>0<br>1<br>0<br>1            | OUTx OFF ON ON OFF OFF OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PWMx X individual global individual global individual global individual                                                                       | OUTX OFF ON ON ON ON ON ON ON    | PWMx x individual global individual global individual global individual     |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENx OLON DGLx OLLED ENx OLLED ENx INCR SGN                                                     | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14                                  | = input enable control pre scaler setting OL load in off state enable OL ON deglitch time OL LED mode enable trigger for OLLED detection in 100% d.c. PWM increment / decrement sign                                                                                                                               | #11        | 0           | x<br>0<br>0                                                 | x<br>0<br>1                                           | ENx<br>x<br>0<br>1<br>0<br>1<br>0<br>1            | OUTX OFF ON ON OFF OFF OFF OFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PWMx  X  individual global individual global individual global individual                                                                     | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENx OLON DGLx OLLED ENx OLLED ENx INCR SGN                                                     | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14                                  | = input enable control pre scaler setting OL load in off state enable OL ON deglitch time OL LED mode enable trigger for OLLED detection in 100% d.c. PWM increment / decrement sign                                                                                                                               |            | 0           | x<br>0<br>0<br>1                                            | x<br>0<br>1<br>0                                      | ENx<br>x<br>0<br>1<br>0<br>1<br>0<br>1<br>0       | OUTX OFF ON ON OFF OFF OFF ON ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWMx X individual global individual global individual global individual                                                                       | OUTX OFF ON ON ON ON ON ON ON    | PWMx x individual global individual global individual global individual     |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENx OLON DGLx OLLED ENx OLLED ENx OLLED TRIG INCR SGN INCROx ~ INCR1x                          | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14<br>#14                           | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting                                                                               | #11<br>#12 | 0           | x<br>0<br>0                                                 | x<br>0<br>1<br>0                                      | ENx<br>x<br>0<br>1<br>0<br>1<br>0<br>1            | OUTx OFF ON ON OFF OFF OFF ON ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWMx  X individual global individual global individual global individual global                                                               | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENx OLON DGLx OLLED ENx OLLED ENx OLLED TRIG INCR SGN INCROx ~ INCR1x                          | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14<br>#14                           | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting                                                                               |            | 0           | x<br>0<br>0<br>1<br>1<br>PRS 1x                             | x<br>0<br>1<br>0<br>1<br>PRS 0x                       | ENx  x 0 1 0 1 0 1 0 1 PRS divi                   | OUTX OFF ON ON OFF OFF OFF ON ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWMx  X individual global individual global individual global individual global                                                               | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENX OLOF ENX OLOF ENX OLLED ENX OLLED TRIG INCR SGN INCR0x ~ INCR1x                            | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14<br>#14                           | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting                                                                               |            | 0           | x<br>0<br>0<br>1<br>1<br>1<br>PRS 1x                        | x<br>0<br>1<br>0<br>1<br>PRS 0x                       | ENx  x 0 1 0 1 0 1 0 1 PRS divi                   | OUTX OFF ON ON OFF OFF OFF ON ON Sider 25Hz 50Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWMx  X individual global individual global individual global individual global                                                               | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENX OLON DGLx OLLED ENX OLLED TING INCR SGN INCR0x ~ INCR1x  #1  NO HID1 0                     | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#13-2<br>#14<br>#14                           | = input enable control pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting  HID Selection available for all channels                                       |            | 0           | x<br>0<br>0<br>1<br>1<br>1<br>PRS 1x<br>0                   | x<br>0<br>1<br>0<br>1<br>PRS 0x<br>0<br>1<br>x        | ENx  x 0 1 0 1 0 1 0 1 PRS divi                   | OUTX OFF ON ON OFF OFF OFF OFF ON ON 1der 25Hz 100Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PWMx  X  individual global individual global individual global individual global individual 200Hz 200Hz 400Hz                                 | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRS0x ~ PRS1x OLOFF ENx OLOF ENx OLLED ENx OLLED ENx OLLED TRIG INCR SGN INCR SGN INCROx ~ INCR1x  #1  NO HID1 0 0 | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#14<br>#14                                    | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting    O                                                                          | #12        | 0           | x<br>0<br>0<br>1<br>1<br>PRS 1x<br>0<br>0                   | x<br>0<br>1<br>0<br>1<br>PRS 0x<br>0<br>1<br>x        | ENX  X 0 1 1 0 1 0 1 1 PRS divi /4 /2 /1 incremen | OUTX OFF ON ON OFF OFF OFF OFF ON ON 1der 25Hz 100Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PWMx  X individual global individual global individual global individual global individual global 200Hz 200Hz 400Hz                           | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRSOx ~ PRS1x OLOFF ENX OLOF ENX OLLED ENX OLLED TRIG INCR SGN INCROX ~ INCR1x  #1  NO HID1 0 0 0 1                | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#14<br>#14<br>******************************* | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting  HID Selection available for all channels available for channels 3 and 4 only | #12        | 0           | x<br>0<br>0<br>1<br>1<br>1<br>PRS 1x<br>0<br>0<br>1<br>INCR | x<br>0<br>1<br>0<br>1<br>PRS 0x<br>0<br>1<br>x<br>SGN | ENx  x 0 1 0 1 0 1 0 1 PRS divi                   | OUTX OFF ON ON OFF OFF OFF ON ON Sider 25Hz 100Hz 100Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PWMx  X individual global individual global individual global individual global individual global 200Hz 200Hz 400Hz                           | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRSOx ~ PRS1x OLOFF ENX OLOF ENX OLLED ENX OLLED TRIG INCR SGN INCROX ~ INCR1x  #1  NO HID1 0 0 0 1                | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#14<br>#14<br>******************************* | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting  HID Selection available for all channels available for channels 3 and 4 only | #12        | 0           | x 0 0 1 1 1 PRS 1x 0 0 1 INCR                               | x 0 1 0 1 PRS 0x 0 1 x SGN                            | ENx  x 0 1 0 1 0 1 0 1 PRS divi                   | OUTx OFF ON ON OFF OFF OFF ON ON ider 25Hz 50Hz 1100Hz | PWMx x x individual global individual global individual global individual global individual global individual global 100Hz 200Hz400Hz ment it | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual  global  individual  global  individual  global  global |
| INENOx ~ INEN1x PRSOx ~ PRS1x OLOFF ENX OLOF ENX OLLED ENX OLLED TRIG INCR SGN INCROX ~ INCR1x  #1  NO HID1 0 0 0 1                | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#14<br>#14<br>******************************* | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting  HID Selection available for all channels available for channels 3 and 4 only | #12<br>#14 | 0           | x 0 0 1 1 1 PRS 1x 0 0 1 INCR                               | x 0 1 0 1 PRS 0x 0 1 x SGN                            | ENx  x 0 1 0 1 0 1 0 1 PRS divi /4 /2 /1 increme  | OUTx OFF ON ON OFF OFF OFF OFS ON ON ider 25Hz 100Hz 110Hz nt/decreme incremen incremen ment/decreme ment/decreme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWMx x individual global individual global individual global individual global individual global 100Hz 200Hz 400Hz ment nt                    | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual global individual global individual global global       |
| INENOx ~ INEN1x PRSOx ~ PRS1x OLOFF ENX OLOF ENX OLLED ENX OLLED TRIG INCR SGN INCROX ~ INCR1x  #1  NO HID1 0 0 0 1                | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#14<br>#14<br>******************************* | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting  HID Selection available for all channels available for channels 3 and 4 only | #12<br>#14 | 0           | x<br>0<br>0<br>1<br>1<br>PRS 1x<br>0<br>0<br>1<br>INCR      | x 0 1 0 1 PRS 0x 0 1 x SGN 1 INCR 0x                  | ENX  X  0  1  0  1  0  1  PRS divi                | OUTX OFF ON ON OFF OFF OFF ON ON ider 25Hz 100Hz 110Hz 110Hz 11t/decret decrement/decret ment/decret 4 LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PWMx x individual global individual global individual global individual global individual global 100Hz 200Hz 400Hz ment nt                    | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual global individual global individual global global       |
| INENOx ~ INEN1x PRSOx ~ PRS1x OLOFF ENX OLOF ENX OLLED ENX OLLED TRIG INCR SGN INCROX ~ INCR1x  #1  NO HID1 0 0 0 1                | #11<br>#12<br>#13-1<br>#13-1<br>#13-2<br>#14<br>#14<br>******************************* | = input enable control = pre scaler setting = OL load in off state enable = OL ON deglitch time = OL LED mode enable = trigger for OLLED detection in 100% d.c. = PWM increment / decrement sign = PWM increment / decrement setting  HID Selection available for all channels available for channels 3 and 4 only | #12<br>#14 | 0           | x 0 0 1 1 1 PRS 1x 0 0 1 INCR INCR IX 0                     | x 0 1 0 1 PRS 0x 0 1 x SGN 0 1 INCR 0x 0              | ENX  X  0  1  0  1  0  1  PRS divi                | OUTx OFF ON ON OFF OFF OFF OFS ON ON ider 25Hz 100Hz 110Hz nt/decreme incremen incremen ment/decreme ment/decreme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWMx x individual global individual global individual global individual global individual global 100Hz 200Hz 400Hz ment nt                    | OUTX OFF ON ON ON ON ON ON ON ON | PWMx  X  individual global individual global individual global global       |

### MC12XSFD4

# 5.6.3 SPI output register and bit descriptions

The first nibble of the 16-bit data word (D12:D15) serves as address bits.

All register values are logic [0] after a reset, except DSF and RCF bits. The predefined value is off/inactive unless otherwise noted.

| Register      |       | SC  | addre      | ess        |     |     | •   | •      | •    |            | so         | data       | •          |            | •          | •          |            |
|---------------|-------|-----|------------|------------|-----|-----|-----|--------|------|------------|------------|------------|------------|------------|------------|------------|------------|
|               | #     | D15 | D14        | D13        | D12 | D11 | D10 | D9     | D8   | D7         | D6         | D5         | D4         | D3         | D2         | D1         | D0         |
| not used      | 0     | 0   | 0          | 0          | 0   | Х   | Х   | Х      | Х    | Х          | Х          | Х          | Х          | Х          | Х          | Х          | Х          |
| quick status  | 1     | 0   | 0          | 0          | 1   | FM  | DSF | OVLF   | OLF  | CPF        | RCF        | CLKF       | х          | QSF4       | QSF3       | QSF2       | QSF1       |
| CH1 status    | 2     | 0   | 0          | 1          | 0   | FM  | DSF | OVLF   | OLF  | res        | OTS1       | OTW1       | OC21       | OC11       | OC01       | OLON1      | OLOFF1     |
| CH2 status    | 3     | 0   | 0          | 1          | 1   | FM  | DSF | OVLF   | OLF  | res        | OTS2       | OTW2       | OC22       | OC12       | OC02       | OLON2      | OLOFF2     |
| CH3 status    | 4     | 0   | 1          | 0          | 0   | FM  | DSF | OVLF   | OLF  | res        | OTS3       | отwз       | OC23       | OC13       | OC03       | OLON3      | OLOFF3     |
| CH4 status    | 5     | 0   | 1          | 0          | 1   | FM  | DSF | OVLF   | OLF  | res        | OTS4       | OTW4       | OC24       | OC14       | OC04       | OLON4      | OLOFF4     |
| device status | 7     | 0   | 1          | 1          | 1   | FM  | DSF | OVLF   | OLF  | res        | res        | res        | TMF        | OVF        | UVF        | SPIF       | iLIMP      |
| I/O status    | 8     | 1   | 0          | 0          | 0   | FM  | res | TOGGLE | iIN4 | ilN3       | ilN2       | ilN1       | х          | OUT4       | OUT3       | OUT2       | OUT1       |
| device ID     | 9     | 1   | 0          | 0          | 1   | FM  | res | res    | res  | DEVID<br>7 | DEVID<br>6 | DEVID<br>5 | DEVID<br>4 | DEVID<br>3 | DEVID<br>2 | DEVID<br>1 | DEVID<br>0 |
| not used      | 10-14 | a   | dress from | 1010 to 11 | 10  | Х   | Х   | Х      | Х    | Х          | Х          | Х          | Х          | Х          | Х          | Х          | Х          |
| testmode      | 15    | 1   | 1          | 1          | 1   | Х   | Х   | Х      | Х    | Х          | Х          | Х          | Х          | Х          | Х          | Х          | Х          |

| QSFx            | #1    | = quick status (OC or OTW or OTS or OLON or OLOFF)                | #2~#6 | OC2x   | OC1x   |        | over current status |
|-----------------|-------|-------------------------------------------------------------------|-------|--------|--------|--------|---------------------|
| CLKF            | #1    | = PWM clock fail flag                                             |       | 0      | 0      | 0      | no overcurrent      |
| RCF             | #1    | = registers clear flag                                            |       | 0      | 0      | 1      | OCHI1               |
| CPF             | #1    | = charge pump flag                                                |       | 0      | 1      | 0      | OCHI2               |
| OLF             | #1~#7 | = open load flag (wired or of all OL signals)                     |       | 0      | 1      | 1      | OCHI3               |
| OVLF            | #1~#7 | = over load flag (wired or of all OC and OTS signals)             |       | 1      | 0      | 0      | OCLO                |
| DSF             | #1~#7 | = device status flag (RCF or UVF or OVF or CPF or CLKF or TMF)    |       | 1      | 0      | 1      | OCHIOD              |
| FM              | #1~#8 | = fail mode flag                                                  |       | 1      | 1      | 0      | SSC                 |
| OLOFFx          | #2~#6 | = open load in off state status bit                               |       | 1      | 1      | 1      | not used            |
| OLONx           | #2~#6 | = open load in on state status bit                                | #9    | DEVID2 | DEVID1 | DEVID0 | device type         |
| OTWx            | #2~#6 | = over temperature warning bit                                    |       | 0      | 0      | 0      | Penta3/2            |
| OTSx            | #2~#6 | = over temperature shutdown bit                                   |       | 0      | 0      | 1      | Penta0/5            |
| iLIMP           | #7    | = limp input pin status                                           |       | 0      | 1      | 0      | Quad2/2             |
| SPIF            | #7    | = SPI fail flag                                                   |       | 0      | 1      | 1      | Quad0/4             |
| UVF             | #7    | = under voltage flag                                              |       | 1      | 0      | 0      | Triple1/2           |
| OVF             | #7    | = over voltage flag                                               |       | 1      | 0      | 1      | Triple0/3           |
| TMF             | #7    | = testmode activation flag                                        |       | 1      | 1      | 0      | res                 |
| OUTx            | #8    | = status of VPWR/2 comparator (reported in real time)             |       | 1      | 1      | 1      | res                 |
| iINx            | #8    | = status of ilNx signal (reported in real time)                   |       |        |        |        |                     |
| TOGGLE          | #8    | = status of INx_ON signals (IN1_ON or IN2_ON or IN3_ON or IN4_ON) |       |        |        |        |                     |
| DEVIDO ~ DEVID2 | #9    | = device type                                                     |       |        |        |        |                     |
|                 |       | 17                                                                |       |        |        |        |                     |
| DEVID3 ~ DEVID4 | #9    | = device family                                                   |       |        |        |        |                     |

MC12XSFD4

### 5.6.4 Timing diagrams



Figure 8. Timing requirements during SPI communication



Figure 9. Timing diagram for serial output (SO) data communication

### 5.6.5 Electrical characterization

### Table 7. Electrical characteristics

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                | Characteristic                                                                       | Min.                                         | Тур. | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------------|----------------------------------------------|------|------|------|-------|
| l signals CSB         | , SI, SO, SCLK, SO                                                                   | <u>                                     </u> |      | II.  | II.  |       |
| f <sub>SPI</sub>      | SPI Clock Frequency                                                                  | 0.5                                          | _    | 5.0  | MHz  |       |
| V <sub>IH</sub>       | Logic Input High State Level (SI, SCLK, CSB, RSTB)                                   | 3.5                                          | _    | -    | V    |       |
| V <sub>IH(WAKE)</sub> | Logic Input High State Level for wake-up (RSTB)                                      | 3.75                                         | _    | -    | V    |       |
| V <sub>IL</sub>       | Logic Input Low State Level (SI, SCLK, CSB, RSTB)                                    | -                                            | -    | 0.85 | V    |       |
| V <sub>OH</sub>       | Logic Output High State Level (SO)                                                   | VCC - 0.4                                    | _    | _    | V    |       |
| V <sub>OL</sub>       | Logic Output Low State Level (SO)                                                    | -                                            | _    | 0.4  | V    |       |
| I <sub>IN</sub>       | Logic Input Leakage Current in Inactive State (SI = SCLK = RSTB = [0] and CSB = [1]) | -0.5                                         | -    | +0.5 | μΑ   |       |
| I <sub>OUT</sub>      | Logic Output Tri-state Leakage Current (SO from 0 V to V <sub>CC</sub> )             | -10                                          | _    | +1.0 | μA   |       |
| R <sub>PULL</sub>     | Logic Input Pull-up/Pull-down Resistor                                               | 25                                           | _    | 100  | kΩ   |       |
| C <sub>IN</sub>       | Logic Input Capacitance                                                              | -                                            | -    | 20   | pF   | (16)  |
| t <sub>RST_DGL</sub>  | RSTB deglitch Time                                                                   | 7.5                                          | 10   | 12.5 | μs   |       |
| t <sub>SO</sub>       | SO Rising and Falling Edges with 80 pF                                               | -                                            | _    | 20   | ns   |       |
| t <sub>WCLKh</sub>    | Required High State Duration of SCLK (Required Setup Time)                           | 80                                           | -    | -    | ns   |       |
| t <sub>WCLKI</sub>    | Required Low State Duration of SCLK (Required Setup Time)                            | 80                                           | _    | _    | ns   |       |
| t <sub>CS</sub>       | Required duration from the Rising to the Falling Edge of CSB (Required Setup Time)   | 1.0                                          | -    | _    | μs   |       |
| t <sub>RST</sub>      | Required Low State Duration for reset RST\                                           | 1.0                                          | _    | -    | μs   |       |
| t <sub>LEAD</sub>     | Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time)                     | 320                                          | _    | _    | ns   |       |
| t <sub>LAG</sub>      | Falling Edge of SCLK to Rising Edge of CSB (Required Setup lag Time)                 | 100                                          | -    | _    | ns   |       |
| t <sub>SI(SU)</sub>   | SI to Falling Edge of SCLK (Required Setup Time)                                     | 20                                           | _    | -    | ns   |       |
| t <sub>SI(H)</sub>    | Falling Edge of SCLK to SI (Required hold Time of the SI signal)                     | 20                                           | _    | -    | ns   |       |
| t <sub>RSI</sub>      | SI, CSB, SCLK, Max. Rise Time Allowing Operation at Maximum $\rm f_{SPI}$            | _                                            | 20   | 50   | ns   |       |
| t <sub>FSI</sub>      | SI, CSB, SCLK, Max. Fall Time Allowing Operation at Maximum f <sub>SPI</sub>         | -                                            | 20   | 50   | ns   |       |
| t <sub>SO(EN)</sub>   | Time from Falling Edge of CS\ to Reach Low-impedance on SO (access time)             | _                                            | _    | 60   | ns   |       |
| t <sub>SO(DIS)</sub>  | Time from Rising Edge of CSB to Reach Tri-state on SO                                | _                                            | _    | 60   | ns   | 1     |

Notes

MC12XSFD4

<sup>16.</sup> Parameter is derived from simulations.

## 6 Functional block requirements and behaviors

# 6.1 Self-protected high-side switches description and application information

### 6.1.1 Features

Up to four power outputs are foreseen to drive light as well as DC motor applications. The outputs are optimized for driving bulbs, but also HID ballasts, LEDs, and other resistive or low inductive loads.

The smart switches are controlled by use of high sophisticated gate drivers. The gate drivers provide:

- · output pulse shaping
- · output protections
- · active clamps
- · output diagnostics

### 6.1.2 Output pulse shaping

The outputs are controlled with a closed loop active pulse shaping to provide the best compromise between:

- · low switching losses
- · low EMC emission performance
- · minimum propagation delay time

Depending on the programming of the prescaler setting register #12-1, #12-2, the switching speeds of the outputs are adjusted to the output frequency range of each channel.

The edge shaping shall be designed according the following table:

| Divider PWM Freq. ( |      | eq. (Hz) | PWM pe | riod (ms) | DC ran | ge (hex) | DC rang | je (LSB) | Min. on/off<br>duty cycle |  |
|---------------------|------|----------|--------|-----------|--------|----------|---------|----------|---------------------------|--|
| factor              | min. | max.     | min.   | max.      | min.   | max.     | min.    | max      | time (µs)                 |  |
| 4                   | 25   | 100      | 10     | 40        | 03     | FB       | 4       | 252      | 156                       |  |
| 2                   | 50   | 200      | 5      | 20        | 07     | F7       | 8       | 248      | 156                       |  |
| 1                   | 100  | 400      | 2.5    | 10        | 07     | F7       | 8       | 248      | 78                        |  |

The edge shaping provides full symmetry for rising and falling transition:

- the slopes for the rising and falling edge are matched to provide the best EMC emission performance
- · the shaping of the upper edges and the lower edges are matched to provide the best EMC emission performance
- the propagation delay time for the rising edge and the falling edge is matched to provide true duty cycle control of the output duty cycle error, < 1 LSB at max. frequency
- · a digital regulation loop is used to minimize the duty cycle error of the output signal



Figure 10. Typical power output switching (slow and fast slew rate)

### 6.1.2.1 SPI control and configuration

For optimized control of the outputs, a synchronous clock module is integrated. The PWM frequency and output timing during Normal mode are generated from the clock input (CLK) by the integrated PWM module. In case of clock fail (very low frequency, very high frequency), the output duty cycle is 100%. Each output (OUT1:OUT6) can be controlled by an individual channel control register:

| Register    |     | S   | l addres | ss      |     |     |      |      |     |           | SIc       | lata      |           |           |           |           |           |
|-------------|-----|-----|----------|---------|-----|-----|------|------|-----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| regiotei    | #   | D15 | D14      | D13     | D12 | D11 | D10  | D9   | D8  | D7        | D6        | D5        | D4        | D3        | D2        | D1        | D0        |
| CHx control | 2-7 |     | channel  | address |     | WD  | PH1x | PH0x | Onx | PWM7<br>x | PWM6<br>x | PWM5<br>x | PWM4<br>x | PWM3<br>x | PWM2<br>x | PWM1<br>x | PWM0<br>x |

#### where:

- PH0x:PH1x: phase assignment of the output channel x
- ONx: on/off control including overcurrent window control of the output channel x
- PWM0x:PWM7x: 8-bit PWM value individually for each output channel x

The ONx bits are duplicated in the output control register #8 to control the outputs with either the CHx control register or the output control register. The PRS1x:PRS0x prescaler settings can be set in the prescaler settings register #12-1 and #12-2. The following changes of the duty cycle are performed asynchronous (with pos. edge of CSB signal):

- turn-on with 100% duty cycle (CHx = ON)
- · change of duty cycle value to 100%
- turn-off (CHx = OFF)
- phase setting (PH0x:PH1x)
- prescaler setting (PRS1x:PRS0x)

A change in phase setting or prescaler setting during CHx = ON may cause an unwanted long ON-time. Therefore it is recommended to turn-off the output(s) before execution of this change. The following changes of the duty cycle are performed synchronous (with the next PWM cycle):

- turn-on with less than 100% duty cycle (OUTx = ONx)
- change of duty cycle value to less than 100%

A change of the duty cycle value can be achieved by a change of the:

- PWM0x:PWM7x bits in individual channel control register #2:#7
- GPWM EN1: GPWM EN6 bits (change between individual PWM and global PWM settings) in global PWM control register #9-1
- incremental/decremental register #14

The synchronization of the switching phases between different devices is provided by the PWM SYNC bit in the initialization 2 register #1. On the SPI write into initialization 2 register (#1):

- initialization when the bit D1 (PWM SYNC) is logic[1], all counters of the PWM module are reset with the positive edge of the CSB, i.e. the phase synchronization is performed immediately within one SPI frame. It could help to synchronize different 12XSF devices in the board
- · when the bit D1 is logic[0], no action is executed

The switching frequency can be adjusted for the corresponding channel as described in the following table:

| CLK fre | CLK freq. (kHz) |       | r setting | Divider | PWM freq. (Hz) |      | slew rate | PWM res | solution) |  |
|---------|-----------------|-------|-----------|---------|----------------|------|-----------|---------|-----------|--|
| min.    | max.            | PRS1x | PRS0x     | factor  | min.           | max. | Siew rate | (bit)   | (steps)   |  |
|         |                 | 0     | 0         | 4       | 25             | 100  | slow      |         |           |  |
| 25.6    | 102.4           | 0     | 1         | 2       | 50             | 200  | slow      | 8       | 256       |  |
|         |                 | 1     | Х         | 1       | 100            | 400  | fast      |         |           |  |

No PWM feature is provided in case of:

- Fail mode
- · clock input signal failure

### 6.1.2.2 Global PWM control

In addition to the individual PWM register, each channel can be assigned independently to a global PWM register. The setting is controlled by the GPWM EN bits inside the global PWM control register #9-1. When no control by direct input pin is enabled and the GPWM EN bit is:

- low (logic[0]), the output is assigned to individual PWM (default status)
- high (logic[1]), the output is assigned to global PWM

The PWM value of the global PWM channel is controlled by the global PWM control register #9-2.

INx = 0INx = 1ONx INEN1x INEN0x **GPWM ENX PWMx** CHx **PWMx** CHx 0 OFF OFF Х Х Х Х х 0 ON individual ON individual 0 0 1 ON global ON global 0 1 0 OFF individual ON individual 1 1 0 1 OFF global ON global 0 ON individual ON global 1 1 ON global ON individual

Table 8. Global PWM register

When a channel is assigned to global PWM, the switching phase the prescaler and the pulse skipping are according the corresponding output channel setting.

### 6.1.2.3 Incremental PWM control

To reduce the control overhead during soft start/stop of bulbs or DC motors (e.g. theatre dimming), an incremental PWM control feature is implemented.

With the incremental PWM control feature the PWM values of all internal channels OUT1:OUT4 can be incremented or decremented with one SPI frame.

The incremental PWM feature is not available for:

- · the global PWM channel
- · the external channel OUT6

The control is according the increment/decrement register #14:

- INCR SGN: sign of incremental dimming (valid for all channels)
- INCR 1x. INCR 0x increment/decrement

#### INCR SGN increment/decrement

0 decrement1 increment

### INCR 1x INCR 0x increment/decrement

| 0 | 0 | n o increment/decreme | nt |
|---|---|-----------------------|----|
| 0 | 1 | 4                     |    |
| 1 | 0 | 8                     |    |
| 1 | 1 | 16                    |    |

This feature limits the duty cycle to the rails (00 resp. FF) to avoid any overflow.

### 6.1.2.4 Pulse skipping

Due to the output pulse shaping feature and the resulting switching delay time of the smart switches, duty cycles close to 0% resp. 100% can not be generated by the device. Therefore the pulse skipping feature (PSF) is integrated to interpolate this output duty cycle range in Normal mode.

The pulse skipping provides a fixed duty cycle pattern with eight states to interpolate the duty cycle values between F7 (Hex) and FF (Hex). The range between 00 (Hex) and 07 (Hex) is not considered to be provided.

The pulse skipping feature:

- is available individually for the power output channels (OUT1:OUT4)
- is not available for the external channel (OUT6)

The feature is enabled with the PSF bits in the output control register #8.

When the corresponding PSF bit is:

- low (logic[0]), the pulse skipping feature is disabled on this channel (default status)
- · high (logic[1]), the pulse skipping feature is enabled on this channel

| Pl  | VM duty | cycle   |    | р  | ulse | skip | ping | fram | е  |    |
|-----|---------|---------|----|----|------|------|------|------|----|----|
| hex | dec     | [%]     | S0 | S1 | S2   | S3   | S4   | S5   | S6 | S7 |
| FF  | 256     | 100,00% | FF | FF | FF   | FF   | FF   | FF   | FF | FF |
| FE  | 255     | 99,61%  | F7 | FF | FF   | FF   | FF   | FF   | FF | FF |
| FD  | 254     | 99,22%  | F7 | FF | FF   | FF   | F7   | FF   | FF | FF |
| FC  | 253     | 98,83%  | F7 | FF | F7   | FF   | F7   | FF   | FF | FF |
| FB  | 252     | 98,44%  | F7 | FF | F7   | FF   | F7   | FF   | F7 | FF |
| FA  | 251     | 98,05%  | F7 | F7 | F7   | FF   | F7   | FF   | F7 | FF |
| F9  | 250     | 97,66%  | F7 | F7 | F7   | FF   | F7   | F7   | F7 | FF |
| F8  | 249     | 97,27%  | F7 | F7 | F7   | F7   | F7   | F7   | F7 | FF |
| F7  | 248     | 96,88%  |    |    |      |      |      |      |    |    |
| F6  | 247     | 96,48%  |    |    |      |      |      |      |    |    |
| F5  | 246     | 96,09%  |    |    |      |      |      |      |    |    |
| F4  | 245     | 95,70%  |    |    |      |      |      |      |    |    |
|     | •       | •       |    |    |      |      |      |      |    |    |
| :   | :       | :       |    |    |      |      |      |      |    |    |
|     | •       |         |    |    |      |      |      |      |    |    |
| 03  | 4       | 1,56%   |    |    |      |      |      |      |    |    |
| 02  | 3       | 1,17%   |    |    |      |      |      |      |    |    |
| 01  | 2       | 0,78%   |    |    |      |      |      |      |    |    |
| 00  | 1       | 0,39%   |    |    |      |      |      |      |    |    |

MC12XSFD4

### 6.1.2.5 Input control

Up to four dedicated control inputs (IN1:IN4) are foreseen to:

- · wake-up the device
- · fully control the corresponding output in case of Fail mode
- · control the corresponding output in case of Normal mode

The control during Normal mode is according the INEN0x and INEN1x bits in the input enable register #11. See <u>Table 8</u>. An input deglitcher is provided at each control input to avoid high frequency control of the outputs. The internal signal is called iINx. The channel control (CHx) can be summarized:

- · Normal mode:
  - CH1:4 controlled by ONx or INx (if it is programmed by the SPI)
  - CH6 controlled by ONx
  - Rising CHx by definition means starting overcurrent window for OUT1:4
- · Fail mode:
  - CH1:4 controlled by iINx, while the over current windows are controlled by IN ONx
  - · CH6 are off

The input thresholds are logic level compatible, so the input structure of the pins are able to withstand supply voltage level (max.40 V) without damage. External current limit resistors (i.e. 1.0 k $\Omega$ :10 k $\Omega$ ) can be used to handle reverse current conditions. The inputs have an integrated pull-down resistor.

### 6.1.2.6 Electrical characterization

#### Table 9. Electrical characteristics

Characteristics noted under conditions 7.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  18 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                 | Characteristic                                                                                                                                                                                                                                                                      | Min.              | Тур.               | Max.                    | Unit | Notes |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|-------------------------|------|-------|
| Power outputs C        | UT1:OUT4                                                                                                                                                                                                                                                                            | 1                 | -1                 | •                       | •    | 1     |
| R <sub>DS(on)</sub>    | ON-Resistance, Drain-to-Source for 8.0 m $\Omega$ Power Channel  • T <sub>J</sub> = 25 °CV  • T <sub>J</sub> = 150 °C  • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = -12 V  • T <sub>J</sub> = 150 °C, V <sub>PWR</sub> = -12 V                                                      | -<br>-<br>-       | 7.5<br>-<br>-<br>- | –<br>14.8<br>14<br>18   | mΩ   |       |
| R <sub>DS(on)</sub>    | ON-Resistance, Drain-to-Source for 21 m $\Omega$ Power Channel  • T <sub>J</sub> = 25 °C  • T <sub>J</sub> = 150 °C  • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = -12 V  • T <sub>J</sub> = 150 °C, V <sub>PWR</sub> = -12 V                                                        | -<br>-<br>-<br>-  | 19<br>-<br>-<br>-  | -<br>35.7<br>36<br>47   | mΩ   |       |
| ILEAK SLEEP            | Sleep Mode Output Leakage Current (Output shorted to GND) per Channel  • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = 12 V  • T <sub>J</sub> = 125 °C, V <sub>PWR</sub> = 12 V  • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = 35 V  • T <sub>J</sub> = 125 °C, V <sub>PWR</sub> = 35 V | -<br>-<br>-<br>-  | -<br>-<br>-<br>-   | 0.5<br>5.0<br>5.0<br>25 | μА   |       |
| I <sub>OUT OFF</sub>   | Operational Output Leakage Current in OFF-State per Channel  • T <sub>J</sub> = 25 °C, V <sub>PWR</sub> = 18 V  • T <sub>J</sub> = 125 °C, V <sub>PWR</sub> = 18 V                                                                                                                  | -<br>-            | _<br>_<br>_        | 10<br>20                | μА   |       |
| $\delta_{	extsf{PWM}}$ | Output PWM Duty Cycle Range (measured at V <sub>OUT</sub> = V <sub>PWR/2</sub> )  • Low Frequency Range (25 Hz to 100 Hz)  • Medium Frequency Range (50 Hz to 200 Hz)  • High Frequency Range (100 Hz to 400 Hz)                                                                    | 4.0<br>8.0<br>8.0 | -<br>-<br>-        | 252<br>248<br>248       | LSB  |       |

### Table 9. Electrical characteristics (continued)

Characteristics noted under conditions 7.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  18 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                 | Characteristic                                                                                                                                                                                              | Min.                | Тур.                 | Max.               | Unit | Notes |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|--------------------|------|-------|
| ower outputs C         | DUT1:OUT4 (continued)                                                                                                                                                                                       |                     | •                    | •                  | •    | ·I    |
| SR                     | Rising and Falling Edges Slew-Rate at V <sub>PWR</sub> = 14 V (measured from V <sub>OUT</sub> = 2.5 V to V <sub>PWR</sub> - 2.5 V)  • Low Frequency Range  • Medium Frequency Range  • High Frequency Range | 0.25<br>0.25<br>0.5 | 0.42<br>0.42<br>0.84 | 0.6<br>0.6<br>1.25 | V/µs | (17)  |
| ΔSR                    | Rising and Falling Edges Slew Rate Matching at V <sub>PWR</sub> = 14 V (SRr/SRf)                                                                                                                            | 0.9                 | 1.0                  | 1.1                |      | (17)  |
| t <sub>DLY</sub>       | Turn-on and Turn-off Delay Times at V <sub>PWR</sub> = 14 V  • Low Frequency Range  • Medium Frequency Range  • High Frequency Range                                                                        | 20<br>20<br>10      | 60<br>60<br>30       | 100<br>100<br>50   | μs   | (17)  |
| $\Delta t_{DLY}$       | Turn-on and Turn-off Delay Times Matching at V <sub>PWR</sub> = 14 V • Low Frequency Range • Medium Frequency Range • High Frequency Range                                                                  | -20<br>-20<br>-10   | 0.0<br>0.0<br>0.0    | 20<br>20<br>10     | μs   | (17)  |
| t <sub>OUTPUT</sub> SD | Shutdown Delay Time in case of Fault                                                                                                                                                                        | 0.5                 | 2.5                  | 4.5                | μs   |       |
| eference PWM           | clock                                                                                                                                                                                                       |                     | ·                    | ı                  |      |       |
| f <sub>CLK</sub>       | Clock Input Frequency Range                                                                                                                                                                                 | 25.6                | _                    | 102.4              | kHz  |       |
|                        |                                                                                                                                                                                                             |                     |                      |                    |      |       |

#### Notes

### 6.1.3 Output protections

The power outputs are protected against fault conditions in Normal and Fail mode in case of

- · overload conditions
- · harness short-circuit
- overcurrent protection against ultra-low resistive short-circuit conditions thanks to smart overcurrent profile and severe short-circuit protection
- · overtemperature protection including overtemperature warning
- · under and overvoltage protections
- · charge pump monitoring
- · reverse polarity protection

In case a fault condition is detected, the corresponding output is commanded off immediately after the deglitch time t<sub>FAULT SD</sub>.

The turn-off in case of a fault shutdown (OCHI1, OCHI2, OCHI3, OCLO, OTS, UV, CPF, OLOFF) is provided by the FTO feature (fast turn-off).

#### The FTO:

- · does not use edge shaping
- is provided with high slew rate to minimize the output turn-off time t<sub>OUTPUT SD</sub>, in regards to the detected fault
- uses a latch which keeps the FTO active during an undervoltage condition (0  $\leq$  V<sub>PWR</sub>  $\leq$  V<sub>PWR UVF</sub>)

<sup>17.</sup> With nominal resistive load: 2.5  $\Omega$  and 5.0  $\Omega$  respectively for 8.0 m $\Omega$  and 21 m $\Omega$  channel.