## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## MC10E136, MC100E136

## 5 V ECL 6-Bit Universal Up/Down Counter

## Description

The MC10E/100E136 is a 6-bit synchronous, presettable, cascadable universal counter. The device generates a look-ahead-carry output and accepts a look-ahead-carry input. These two features allow for the cascading of multiple E136's for wider bit width counters that operate at very nearly the same frequency as the stand alone counter.

The CLOUT output will pulse LOW for one clock cycle one count before the E136 reaches terminal count. The $\overline{\text { COUT }}$ output will pulse LOW for one clock cycle when the counter reaches terminal count. For more information on utilizing the look-ahead-carry features of the device please refer to the applications section of this data sheet. The differential COUT output facilitates the E136's use in programmable divider and self-stopping counter applications.

Unlike the H136 and other similar universal counter designs, the E136 carry-out and look-ahead-carry-out signals are registered on chip.

This design alleviates the glitch problem seen on many counters where the carry out signals are merely gated. Because of this architecture there are some minor functional differences between the E136 and H136 counters. The user, regardless of familiarity with the H136, should read this data sheet carefully. Note specifically (see logic diagram) the operation of the carry out outputs and the look-ahead-carry in input when utilizing the master reset.

When left open all of the input pins will be pulled LOW via an input pull-down resistor. The master reset is an asynchronous signal which when asserted will force the Q outputs LOW.

The Q outputs need not be terminated for the E136 to function properly, in fact if these outputs will not be used in a system it is recommended to save power and minimize noise that they be left open. This practice will minimize switching noise which can reduce the maximum count frequency of the device or significantly reduce margins against other noise in the system.

## Features

- 550 MHz Count Frequency
- Fully Synchronous Up and Down Counting
- Look-Ahead-Carry Input and Output
- Asynchronous Master Reset
- PECL Mode Operating Range: $\mathrm{V}_{\mathrm{CC}}=4.2 \mathrm{~V}$ to 5.7 V with $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$
- NECL Mode Operating Range: $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{EE}}=-4.2 \mathrm{~V}$ to -5.7 V
- Internal Input $50 \mathrm{k} \Omega$ Pulldown Resistors
- ESD Protection:
> 2 kV Human Body Model
> 200 V Machine Model
- Meets or Exceeds JEDEC Standard EIA/JESD78, IC Latchup Test

ON Semiconductor ${ }^{\text {® }}$
www.onsemi.com


PLCC-28
FN SUFFIX
CASE 776-02

## MARKING DIAGRAM*


$x x x=10$ or 100
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
$\mathrm{G} \quad=$ Pb-Free Package
*For additional marking information, refer to Application Note AND8002/D.

## ORDERING INFORMATION

See detailed ordering and shipping information on page 10 of this data sheet.

- Moisture Sensitivity: Level 3 (Pb-Free)
(For Additional Information, see Applicatior Note AND8003/D)
- Flammability Rating: UL 94 V-0
@ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count $=506$ Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

* All $V_{C C}$ and $V_{C C O}$ pins are tied together on the die.

Warning: All $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{CCO}}$, and $\mathrm{V}_{\mathrm{EE}}$ pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. 28-Lead Pinout

Table 1. PIN DESCRIPTION

| PIN | FUNCTION |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{5}$ | ECL Preset Data Inputs |
| $\mathrm{Q}_{0}-\mathrm{Q}_{5}$ | ECL Data Outputs |
| S1, S2 | Mode Control Pins |
| MR | Master Reset |
| CLK | ECL Clock Input |
| COUT, | ECL Differential Carry-Out Output (Active |
| COUT | LOW) |
| CLOUT | ECL Look-Ahead-Carry Out (Active LOW) |
| CIN | ECL Carry-In Input (Active LOW) |
| CLIN | ECL Look-Ahead-Carry In Input (Active LOW) |
| $V_{\text {CC }}, V_{\text {CCO }}$ | Positive Supply |
| $V_{\text {EE }}$ | Negative Supply |

Table 2. FUNCTION TABLE
(Expanded Truth Table on page 3)

| S1 | S2 | CIN | MR | CLK | FUNCTION |
| :--- | :---: | :---: | :---: | :---: | :--- |
| L | L | X | L | Z | Preset Parallel Data |
| L | H | L | L | Z | Increment (Count Up) |
| L | H | H | L | Z | Hold Count |
| H | L | L | L | Z | Decrement (Count Down) |
| H | L | H | L | Z | Hold Count |
| H | H | X | L | Z | Hold Count |
| X | X | X | H | X | Reset (Qn = LOW) |



Figure 2. E136 Universal Up/Down Counter Logic Diagram

Table 3. EXPANDED TRUTH TABLE

| Function | S1 | S2 | MR | CIN | CLIN | CLK | D5 | D4 | D3 | D2 | D1 | D0 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | COUT | CLOUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Preset | L | L | L | X | X | Z | L | L | L | L | H | H | L | L | L | L | H | H | H | H |
| Down | $\begin{aligned} & \hline H \\ & H \\ & H \\ & H \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | L L L | L L L | L L L | $\begin{aligned} & \hline Z \\ & Z \\ & Z \\ & Z \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \hline X \\ & x \\ & x \\ & x \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | H H L H | $H$ L $H$ $H$ |
| Preset | L | L | L | X | X | Z | H | H | H | H | L | L | H | H | H | H | L | L | H | H |
| Up | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | L L L L L | L L L L L | L L L L L | $\begin{aligned} & \mathrm{Z} \\ & \mathrm{Z} \\ & \mathrm{Z} \\ & \mathrm{Z} \\ & \mathrm{Z} \\ & \mathrm{Z} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $H$ $H$ $H$ $H$ $H$ $H$ $H$ | $H$ L $H$ $H$ $H$ $H$ $H$ |
| Hold | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline X \\ & x \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\bar{L}$ | $\bar{L}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |
| Down Hold Down Hold <br> Hold | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ |  | L H L H H H L L | L L L L L H H L | $\begin{aligned} & \hline Z \\ & Z \\ & Z \\ & Z \\ & Z \\ & Z \\ & Z \\ & Z \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | L L L L L L L |  | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | L L L L L L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | H H L H H H L L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |
| Hold Preset Up <br> Hold Up Hold Hold | H L L L L L L L L | H L H H H H H H H | $\begin{aligned} & L \\ & L \\ & L \\ & L \\ & L \\ & L \\ & L \\ & L \\ & L \\ & L \end{aligned}$ | L X L L H L $H$ $H$ L | L X L L L L L L | $Z$ $Z$ $Z$ $Z$ $Z$ $Z$ $Z$ $Z$ $Z$ | $\begin{aligned} & \hline X \\ & H \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{~L} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{~L} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | L $H$ $H$ $H$ $H$ $H$ $H$ $H$ $H$ $H$ | L H H H H H H H $H$ | L H H H H H H H H | L H H H H H H H H | L L L $H$ $H$ $H$ $H$ $H$ $H$ | L L $H$ $L$ $L$ $H$ $H$ $H$ $H$ | $\begin{aligned} & \text { L } \\ & H \\ & H \\ & H \\ & H \\ & H \\ & L \\ & H \\ & H \\ & H \end{aligned}$ | H H H L H H H H $H$ |
| Up | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{Z} \\ & \mathrm{Z} \\ & \mathrm{Z} \\ & \mathrm{Z} \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |
| Reset | X | X | H | X | X | X | X | X | X | X | X | X | L | L | L | L | L | L | H | H |

Z = Low to High Transition

Table 4. MAXIMUM RATINGS

| Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | PECL Mode Power Supply | $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ |  | 8 | V |
| $\mathrm{V}_{\mathrm{EE}}$ | NECL Mode Power Supply | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  | -8 | V |
| $V_{1}$ | PECL Mode Input Voltage NECL Mode Input Voltage | $\begin{aligned} & V_{E E}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{1} \leq V_{\mathrm{CC}} \\ & \mathrm{~V}_{1} \geq \mathrm{V}_{\mathrm{EE}} \end{aligned}$ | $\begin{gathered} \hline 6 \\ -6 \end{gathered}$ | V |
| $\mathrm{I}_{\text {out }}$ | Output Current | Continuous Surge |  | $\begin{gathered} 50 \\ 100 \end{gathered}$ | mA |
| $\mathrm{T}_{\text {A }}$ | Operating Temperature Range |  |  | 0 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage Temperature Range |  |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\theta_{\mathrm{JA}}$ | Thermal Resistance (Junction-to-Ambient) | $\begin{aligned} & \hline 0 \text { lfpm } \\ & 500 \text { lfpm } \end{aligned}$ | $\begin{aligned} & \hline \text { PLCC-28 } \\ & \text { PLCC-28 } \end{aligned}$ | $\begin{aligned} & 63.5 \\ & 43.5 \end{aligned}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {Jc }}$ | Thermal Resistance (Junction-to-Case) | Standard Board | PLCC-28 | 22 to 26 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{V}_{\mathrm{EE}}$ | PECL Operating Range NECL Operating Range |  |  | $\begin{gathered} 4.2 \text { to } 5.7 \\ -5.7 \text { to }-4.2 \end{gathered}$ | V |
| $\mathrm{T}_{\text {sol }}$ | Wave Solder (Pb-Free) |  |  | 265 | ${ }^{\circ} \mathrm{C}$ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 5. 10E SERIES PECL DC CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{CCx}}=5.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0.0 \mathrm{~V}\right.$ (Note 1))

| Symbol | Characteristic | $0^{\circ} \mathrm{C}$ |  |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{I}_{\text {EE }}$ | Power Supply Current |  | 125 | 150 |  | 125 | 150 |  | 125 | 150 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage (Note 2) | 3980 | 4070 | 4160 | 4020 | 4105 | 4190 | 4090 | 4185 | 4280 | mV |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage (Note 2) | 3050 | 3210 | 3370 | 3050 | 3210 | 3370 | 3050 | 3227 | 3405 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 3830 | 3995 | 4160 | 3870 | 4030 | 4190 | 3940 | 4110 | 4280 | mV |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage | 3050 | 3285 | 3520 | 3050 | 3285 | 3520 | 3050 | 3302 | 3555 | mV |
| $\mathrm{IIH}^{\text {I }}$ | Input HIGH Current |  |  | 150 |  |  | 150 |  |  | 150 | $\mu \mathrm{A}$ |
| IIL | Input LOW Current | 0.5 | 0.3 |  | 0.5 | 0.25 |  | 0.3 | 0.2 |  | $\mu \mathrm{A}$ |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary $1: 1$ with $\mathrm{V}_{\mathrm{CC}}$. $\mathrm{V}_{\text {EE }}$ can vary $-0.46 \mathrm{~V} /+0.06 \mathrm{~V}$.
2. Outputs are terminated through a $50 \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}-2.0 \mathrm{~V}$.

Table 6. 10E SERIES NECL DC CHARACTERISTICS $\left(\mathrm{V}_{C C x}=0.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}\right.$ (Note 1))

| Symbol | Characteristic | $0^{\circ} \mathrm{C}$ |  |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $l_{\text {EE }}$ | Power Supply Current |  | 125 | 150 |  | 125 | 150 |  | 125 | 150 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage (Note 2) | -1020 | -930 | -840 | -980 | -895 | -810 | -910 | -815 | -720 | mV |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage (Note 2) | -1950 | -1790 | -1630 | -1950 | -1790 | -1630 | -1950 | -1773 | -1595 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | -1170 | -1005 | -840 | -1130 | -970 | -810 | -1060 | -890 | -720 | mV |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage | -1950 | -1715 | -1480 | -1950 | -1715 | -1480 | -1950 | -1698 | -1445 | mV |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 150 |  |  | 150 |  |  | 150 | $\mu \mathrm{A}$ |
| IIL | Input LOW Current | 0.5 | 0.3 |  | 0.5 | 0.065 |  | 0.3 | 0.2 |  | $\mu \mathrm{A}$ |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary $1: 1$ with $\mathrm{V}_{\mathrm{CC}}$. $\mathrm{V}_{\mathrm{EE}}$ can vary $-0.46 \mathrm{~V} /+0.06 \mathrm{~V}$.
2. Outputs are terminated through a $50 \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}-2.0 \mathrm{~V}$.

Table 7. 100E SERIES PECL DC CHARACTERISTICS (VCx $=5.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0.0 \mathrm{~V}$ (Note 1))

| Symbol | Characteristic | $0^{\circ} \mathrm{C}$ |  |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $I_{\text {EE }}$ | Power Supply Current |  | 125 | 150 |  | 125 | 150 |  | 140 | 170 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage (Note 2) | 3975 | 4050 | 4120 | 3975 | 4050 | 4120 | 3975 | 4050 | 4120 | mV |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage (Note 2) | 3190 | 3295 | 3380 | 3190 | 3255 | 3380 | 3190 | 3260 | 3380 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 3835 | 3975 | 4120 | 3835 | 3975 | 4120 | 3835 | 3975 | 4120 | mV |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage | 3190 | 3355 | 3525 | 3190 | 3355 | 3525 | 3190 | 3355 | 3525 | mV |
| $\mathrm{IIH}^{\text {I }}$ | Input HIGH Current |  |  | 150 |  |  | 150 |  |  | 150 | $\mu \mathrm{A}$ |
| ILL | Input LOW Current | 0.5 | 0.3 |  | 0.5 | 0.25 |  | 0.5 | 0.2 |  | $\mu \mathrm{A}$ |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 Ifpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary $1: 1$ with $\mathrm{V}_{\mathrm{CC}}$. $\mathrm{V}_{\text {EE }}$ can vary $-0.46 \mathrm{~V} /+0.8 \mathrm{~V}$.
2. Outputs are terminated through a $50 \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}-2.0 \mathrm{~V}$.

Table 8. 100E SERIES NECL DC CHARACTERISTICS $\left(\mathrm{V}_{C C x}=0.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}\right.$ (Note 1))

| Symbol | Characteristic | $0^{\circ} \mathrm{C}$ |  |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{I}_{\text {EEf }}$ | Power Supply Current |  | 125 | 150 |  | 125 | 150 |  | 140 | 170 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage (Note 2) | -1025 | -950 | -880 | -1025 | -950 | -880 | -1025 | -950 | -880 | mV |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage (Note 2) | -1810 | -1705 | -1620 | -1810 | -1745 | -1620 | -1810 | -1740 | -1620 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | -1165 | -1025 | -880 | -1165 | -1025 | -880 | -1165 | -1025 | -880 | mV |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage | -1810 | -1645 | -1475 | -1810 | -1645 | -1475 | -1810 | -1645 | -1475 | mV |
| $\mathrm{IIH}^{\text {I }}$ | Input HIGH Current |  |  | 150 |  |  | 150 |  |  | 150 | $\mu \mathrm{A}$ |
| 1 IL | Input LOW Current | 0.5 | 0.3 |  | 0.5 | 0.25 |  | 0.5 | 0.2 |  | $\mu \mathrm{A}$ |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 Ifpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary $1: 1$ with $\mathrm{V}_{\mathrm{CC}}$. $\mathrm{V}_{\text {EE }}$ can vary $-0.46 \mathrm{~V} /+0.8 \mathrm{~V}$.
2. Outputs are terminated through a $50 \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}-2.0 \mathrm{~V}$.

## MC10E136, MC100E136

Table 9. AC CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{CCx}}=5.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0.0 \mathrm{~V}\right.$ or $\mathrm{V}_{C C x}=0.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}$ (Note 1))

| Symbol | Characteristic | $0^{\circ} \mathrm{C}$ |  |  | $25^{\circ} \mathrm{C}$ |  |  | $85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{f}_{\text {count }}$ | Maximum Count Frequency | 550 | 650 | - | 550 | 650 | - | 550 | 650 | - | MHz |
| $\overline{t P L H}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay to Output CLK to Q MR to Q CLK to COUT CLK to CLOUT | $\begin{aligned} & 850 \\ & 850 \\ & 800 \\ & 825 \end{aligned}$ | $\begin{aligned} & 1150 \\ & 1150 \\ & 1150 \\ & 1150 \end{aligned}$ | $\begin{aligned} & 1450 \\ & 1450 \\ & 1300 \\ & 1400 \end{aligned}$ | $\begin{aligned} & 850 \\ & 850 \\ & 800 \\ & 825 \end{aligned}$ | $\begin{aligned} & 1150 \\ & 1150 \\ & 1150 \\ & 1150 \end{aligned}$ | $\begin{aligned} & 1450 \\ & 1450 \\ & 1300 \\ & 1400 \end{aligned}$ | $\begin{aligned} & 850 \\ & 850 \\ & 800 \\ & 825 \end{aligned}$ | $\begin{aligned} & 1150 \\ & 1150 \\ & 1150 \\ & 1150 \end{aligned}$ | $\begin{aligned} & 1450 \\ & 1450 \\ & 1300 \\ & 1400 \end{aligned}$ | ps |
| $\mathrm{t}_{\text {s }}$ | $\begin{aligned} & \hline \text { Setup Time } \\ & \text { S1, S2 } \\ & \text { D } \\ & \frac{\text { CLIN }}{\text { CIN }} \end{aligned}$ | $\begin{aligned} & 1000 \\ & 800 \\ & 150 \\ & 800 \end{aligned}$ | $\begin{gathered} 650 \\ 400 \\ 0 \\ 40 \end{gathered}$ | - | $\begin{gathered} 1000 \\ 800 \\ 150 \\ 800 \end{gathered}$ | $\begin{gathered} 650 \\ 400 \\ 0 \\ 400 \end{gathered}$ | - <br> - <br> - | $\begin{gathered} 1000 \\ 800 \\ 150 \\ 800 \\ \hline \end{gathered}$ | $\begin{gathered} 650 \\ 400 \\ 0 \\ 400 \end{gathered}$ | - <br> - <br> - | ps |
| $t_{\text {h }}$ | $\begin{aligned} & \hline \begin{array}{l} \text { Hold Time } \\ \text { S1, S2 } \\ \text { D } \\ \frac{C L I N}{C I N} \end{array} \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & 300 \\ & 150 \end{aligned}$ | $\begin{gathered} -200 \\ -250 \\ 0 \\ -250 \end{gathered}$ | - | $\begin{aligned} & 150 \\ & 150 \\ & 300 \\ & 150 \end{aligned}$ | $\begin{gathered} -200 \\ -250 \\ 0 \\ -250 \end{gathered}$ | - | $\begin{aligned} & 150 \\ & 150 \\ & 300 \\ & 150 \end{aligned}$ | $\begin{gathered} -200 \\ -250 \\ 0 \\ -250 \end{gathered}$ | - <br> - <br> - | ps |
| $\mathrm{t}_{\mathrm{RR}}$ | Reset Recovery Time | 1000 | 700 | - | 1000 | 700 | - | 1000 | 700 | - | ps |
| tJITTER | Random Clock Jitter |  | <1 |  |  | < 1 |  |  | < 1 |  | ps |
| tpw | Minimum Pulse Width CLK, MR | 700 | 400 | - | 700 | 400 | - | 700 | 400 | - | ps |
| $\mathrm{tr}_{\text {r }}$ $\mathrm{t}_{\mathrm{f}}$ | Rise/Fall Times (20\%-80\%) | 250 | 425 | 600 | 250 | 425 | 600 | 250 | 425 | 600 | ps |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. 10 Series: $\mathrm{V}_{\mathrm{EE}}$ can vary $-0.46 \mathrm{~V} /+0.06 \mathrm{~V}$.

100 Series: $\mathrm{V}_{\text {EE }}$ can vary $-0.46 \mathrm{~V} /+0.8 \mathrm{~V}$.

## APPLICATIONS INFORMATION

## Overview

The MC10E/100E136 is a 6-bit synchronous, presettable, cascadable universal counter. Using the S1 and S2 control pins the user can select between preset, count up, count down and hold count. The master reset pin will reset the internal counter, and set the $\overline{\text { COUT, }} \overline{\text { CLOUT, and }} \overline{\text { CLIN }}$ flip-flops. Unlike previous 136 type counters the carry out outputs will go to a high state during the preset operation. In addition since the carry out outputs are registered they will not go low if terminal count is loaded into the register. The look-ahead-carry out output functions similarly.

Note from the schematic the use of the master information from the least significant bits for control of the two carry out functions. This architecture not only reduces the carry out delay, but is essential to incorporate the registered carry out functions. In addition to being faster, because these functions are registered the resulting carry out signals are stable and glitch free.

## Cascading Multiple E136 Devices

Many applications require counters significantly larger than the 6 bits available with the E136. For these applications several E136 devices can be cascaded to increase the bit width of the counter to meet the needs of the application.

In the past cascading several 136 type universal counters necessarily impacted the maximum count frequency of the resulting counter chain. This performance impact was the
result of the terminal count signal of the lower order counters having to ripple through the entire counter chain. As a result past counters of this type were not widely used in large bit counter applications.

An alternative counter architecture similar to the E016 binary counter was implemented to alleviate the need to ripple propagate the terminal count signal. Unfortunately these types of counters require external gating for cascading designs of more than two devices. In addition to requiring additional components, these external gates limit the cascaded count frequency to a value less than the free running count frequency of a single counter. Although there is a performance impact with this type of architecture it is minor compared to the impact of the ripple propagate designs. As a result the E016 type counters have been used extensively in applications requiring very high speed, wide bit width synchronous counters.
ON Semiconductor has incorporated several improvements to past universal counter designs in the E136 universal counter. These enhancements make the E136 the unparalleled leader in its class. With the addition of look-ahead-carry features on the terminal count signal, very large counter chains can be designed which function at very nearly the same clock frequency as a single free running device. More importantly these counter chains require no external gating. Figure 1 below illustrates the interconnect scheme for using the look-ahead-carry features of the E136 counter.


COUT


Figure 3. 24-bit Cascaded E136 Counter


Figure 4. Look-Ahead-Carry Input Structure
Note from the waveforms that the look-ahead-carry output ( $\overline{\mathrm{CLOUT}}$ ) pulses low one clock pulse before the counter reaches terminal count. Also note that both CLOUT and the carry out pin ( $\overline{\mathrm{COUT}}$ ) of the device pulse low for only one clock period. The input structure for look-ahead-carry in ( $\overline{\mathrm{CLIN}}$ ) and carry in ( $\overline{\mathrm{CIN}})$ is pictured in Figure 2.

The $\overline{\text { CLIN }}$ input is registered and then ORed with the $\overline{\text { CIN }}$ input. From the truth table one can see that both the $\overline{\mathrm{CIN}}$ and the $\overline{\text { CLIN }}$ inputs must be in a LOW state for the E136 to be enabled to count (either count up or count down). The $\overline{\text { CLIN }}$ inputs are driven by the CLOUT output of the lowest order E136 and therefore are only asserted for a single clock period. Since the $\overline{\text { CLIN }}$ input is registered it must be asserted one clock period prior to the $\overline{\mathrm{CIN}}$ input.

If the counter previous to a given counter is at terminal count its $\overline{\text { COUT }}$ output and thus the $\overline{\mathrm{CIN}}$ input of the given counter will be in the "LOW" state. This signals the given counter that it will need to count one upon the next terminal count of the least significant counter (LSC). The CLOUT output of the LSC will pulse low one clock period before it reaches terminal count. This CLOUT signal will be clocked into the $\overline{\text { CLIN }}$ input of the higher order counters on the following positive clock transition. Since both $\overline{\text { CIN }}$ and $\overline{\text { CLIN }}$ are in the LOW state the next clock pulse will cause the least significant counter to roll over and all higher order counters, if signaled by their $\overline{\mathrm{CIN}}$ inputs, to count by one.


Figure 5. 6-bit Programmable Divider

During the clock pulse in which the higher order counter is counting by one the $\overline{\mathrm{CLIN}}$ is clocking in the high signal presented by the $\overline{\text { CLOUT }}$ of the LSC. The $\overline{\text { CIN's in the }}$ higher order counter will ripple propagate through the chain to update the count status for the next occurrence of terminal count on the LSC. This ripple propagation will not affect the count frequency as it has $2^{6}-1$ or 63 clock pulses to ripple through without affecting the count operation of the chain.

The only limiting factor which could reduce the count frequency of the chain as compared to a free running single device will be the setup time of the $\overline{\text { CLIN }}$ input. This limit will consist of the CLK to CLOUT delay of the E136 plus the $\overline{\text { CLIN }}$ setup time plus any path length differences between the CLOUT output and the clock.

## Programmable Divider

Using external feedback of the $\overline{\text { COUT }}$ pin, the E136 can be configured as a programmable divider. Figure 3 illustrates the configuration for a 6-bit count down programmable divider. If for some reason a count up divider is preferred the $\overline{\text { COUT }}$ signal is simply fed back to S 2 rather than S1. Examination of the truth table for the E136 shows that when both S1 and S2 are LOW the counter will parallel load on the next positive transition of the clock. If the S2 input is low and the S 1 input is high the counter will be in the count down mode and will count towards an all zero state upon successive clock pulses. Knowing this and the operation of the COUT output it becomes a trivial matter to build programmable dividers.

For a programmable divider one wants to load a predesignated number into the counter and count to terminal count. Upon terminal count the counter should automatically reload the divide number. With the architecture shown in Figure 3 when the counter reaches terminal count the $\overline{\text { COUT }}$ output and thus the S 1 input will go LOW, this combined with the low on S 2 will cause the counter to load the inputs present on D0-D5. Upon loading the divide value into the counter $\overline{\text { COUT }}$ will go HIGH as the counter is no longer at terminal count thereby placing the counter back into the count mode.

Table 10. Preset Inputs Versus Divide Ratio

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{\begin{tabular}{l}
Divide \\
Ratio
\end{tabular}} \& \multicolumn{6}{|c|}{Preset Data Inputs} \\
\hline \& D5 \& D4 \& D3 \& D2 \& D1 \& D0 \\
\hline 2 \& L \& L \& L \& L \& L \& H \\
\hline 3 \& L \& L \& L \& L \& H \& L \\
\hline 4 \& L \& L \& L \& L \& H \& H \\
\hline 5 \& L \& L \& \& H \& L \& L \\
\hline - \& - \& - \& - \& \(\bullet\) \& \(\bullet\) \& - \\
\hline \(\bullet\) \& H \& - \& - \& I \& H \& H \\
\hline 36 \& \begin{tabular}{l}
H \\
H \\
\hline
\end{tabular} \& L \& L \& L \& \({ }^{\text {H }}\) \& \({ }_{4}\) \\
\hline 37 \& H
H \& L \& L \& H

H \& L \& L <br>
\hline 38 \& H \& - \& L \& H \& L \& H <br>
\hline - \& - \& - \& - \& - \& - \& <br>
\hline ¢ \& H \& H \& H \& H \& L \& H <br>
\hline 62 \& H \& H \& H \& H \& H \& L <br>
\hline 63 \& H \& H \& H \& H \& H \& H <br>
\hline
\end{tabular}



Figure 6. Programmable Divider Waveforms

The exercise of building a programmable divider then becomes simply determining what value to load into the counter to accomplish the desired division. Since the load operation requires a clock pulse, to divide by $\mathrm{N}, \mathrm{N}-1$ must be loaded into the counter. A single E136 device is capable of divide ratios of 2 to 64 inclusive, Table 1 outlines the load values for the various divide ratios. Figure 4 presents the waveforms resulting from a divide by 37 operation. Note that the availability of the COUT complementary output $\overline{\text { COUT }}$ allows the user to choose the polarity of the divide by output.

For single device programmable counters the E016 counter is probably a better choice than the E136. The E016 has an internal feedback to control the reloading of the counter, this not only simplifies board design but also will result in a faster maximum count frequency.

For programmable dividers of larger than 8 bits the superiority of the E016 diminishes, and in fact for very wide dividers the E136 will provide the capability of a faster count frequency. This potential is a result of the cascading features mentioned previously in this document. Figure 5 shows the architecture of a 24-bit programmable divider implemented using E136 counters. Note the need for one external gate to control the loading of the entire counter chain. An ideal device for the external gating of this architecture would be the 4 -input OR function in the 8-lead SOIC ECLinPS Lite ${ }^{\text {TM }}$ family. However the final decision as to what device to use for the external gating requires a balancing of performance needs, cost and available board space. Note that because of the need for external gating the maximum count frequency of a given sized programmable divider will be less than that of a single cascaded counter.


Figure 7. 24-bit Programmable Divider Architecture

## MC10E136, MC100E136



Figure 8. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D - Termination of ECL Logic Devices)

## ORDERING INFORMATION

| Device | Package | Shipping ${ }^{\dagger}$ |
| :--- | :--- | :---: |
| MC10E136FNG | PLCC-28 <br> (Pb-Free) | 37 Units / Tube |
| MC10E136FNR2G | PLCC-28 <br> (Pb-Free) | 500 Tape \& Reel |
| MC100E136FNG | PLCC-28 <br> (Pb-Free) | 37 Units / Rail |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

| R | es |
| :---: | :---: |
| AN1405/D | - ECL Clock Distribution Techniques |
| AN1406/D | - Designing with PECL (ECL at +5.0 V) |
| AN1503/D | - ECLinPS ${ }^{\text {m }}$ I/O SPiCE Modeling Kit |
| AN1504/D | - Metastability and the ECLinPS Family |
| AN1568/D | - Interfacing Between LVDS and ECL |
| AN1672/D | - The ECL Translator Guide |
| AND8001/D | - Odd Number Counters Design |
| AND8002/D | - Marking and Date Codes |
| AND8020/D | - Termination of ECL Logic Devices |
| AND8066/D | - Interfacing with ECLinPS |
| AND8090/D |  |

## MC10E136, MC100E136

## PACKAGE DIMENSIONS

## 28 LEAD PLLC FN SUFFIX <br> CASE 776-02

ISSUE F


NOTES

1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE 2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 ( 0.250 ) PER SIDE.
. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
CONTROLLING DIMENSION: INCH
2. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE O.jTERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXTREMES OF THE PLASIIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR
BURRS, GATE BURRS AND INTERLEAD BURRS, GATE BURRS AND INTERLEAD
FLASH, BUT INCLUDING ANY MISMATCH FLASH, BUT INCLUDING ANY MISMATCH
BETWEEN THE TOP AND BOTTOM OF THE BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
3. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 ( 0.635 ).

|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | ---: | ---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | 0.485 | 0.495 | 12.32 | 12.57 |  |
| B | 0.485 | 0.495 | 12.32 | 12.57 |  |
| C | 0.165 | 0.180 | 4.20 | 4.57 |  |
| E | 0.090 | 0.110 | 2.29 | 2.79 |  |
| F | 0.013 | 0.021 | 0.33 |  |  |
| G | 0.050 |  | BSC | 1.27 |  |
| H | 0.026 | 0.032 | 0.66 | 0.81 |  |
| J | 0.020 | --- | 0.51 | --- |  |
| K | 0.025 | --- | 0.64 | --- |  |
| R | 0.450 | 0.456 | 11.43 | 11.58 |  |
| U | 0.450 | 0.456 | 11.43 | 11.58 |  |
| V | 0.042 | 0.048 | 1.07 | 1.21 |  |
| W | 0.042 | 0.048 | 1.07 | 1.21 |  |
| X | 0.042 | 0.056 | 1.07 | 1.42 |  |
| Y | --- | 0.020 | --- | 0.50 |  |
| Z | $2^{\circ}$ | $10^{\circ}$ | $2^{\circ}$ | $10^{\circ}$ |  |
| G1 | 0.410 | 0.430 | 10.42 | 10.92 |  |
| K1 | 0.040 | --- | 1.02 | --- |  |

## MC10E136, MC100E136

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.


#### Abstract

ON Semiconductor and (U1I are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

