Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # -3.3 V / -5 V Differential ECL to +3.3 V LVTTL Translator #### Description The MC100EPT25 is a Differential ECL to LVTTL translator. This device requires +3.3 V, -3.3 V to -5.2 V, and ground. The small outline 8-lead package and the single gate of the EPT25 make it ideal for applications which require the translation of a clock or data signal. The $V_{BB}$ output allows the EPT25 to also be used in a single-ended input mode. In this mode the $V_{BB}$ output is tied to the D input for a inverting buffer or the $\overline{D}$ input for a non-inverting buffer. If used, the $V_{BB}$ pin should be bypassed to ground with at least a 0.01 $\mu F$ capacitor. #### **Features** - 1.1 ns Typical Propagation Delay - Maximum Frequency > 275 MHz Typical - Operating Range: - $V_{CC} = 3.0 \text{ V}$ to 3.6 V; $V_{EE} = -5.5 \text{ V}$ to -3.0 V; GND = 0 V - 24 mA TTL Outputs - $\bullet\,$ Q Output Will Default LOW with Inputs Open or at $V_{EE}$ - V<sub>BB</sub> Output - Open Input Default State - Safety Clamp on Inputs - These Devices are Pb-Free, Halogen Free and are RoHS Compliant #### ON Semiconductor® #### www.onsemi.com D SUFFIX CASE 751-07 TSSOP-8 DT SUFFIX CASE 948R-02 DFN-8 MN SUFFIX CASE 506AA #### **MARKING DIAGRAMS\*** A = Assembly Location = Wafer Lot Y = Year W = Work Week M = Date Code = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|------------------------|-----------------------| | MC100EPT25DG | SOIC-8 NB<br>(Pb-Free) | 98 Units/Tube | | MC100EPT25DR2G | SOIC-8 NB<br>(Pb-Free) | 2500/Tape & Reel | | MC100EPT25DTG | TSSOP-8<br>(Pb-Free) | 100 Units/Tube | | MC100EPT25DTR2G | TSSOP-8<br>(Pb-Free) | 2500/Tape & Reel | | MC100EPT25MNR4G | DFN-8<br>(Pb-Free) | 1000/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 1. 8-Lead Pinout (Top View) and Logic Diagram **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Q | LVTTL Output | | D*, <del>D</del> * | Differential ECL Input Pair | | V <sub>CC</sub> | Positive Supply | | $V_{BB}$ | Output Reference Voltage | | GND | Ground | | V <sub>EE</sub> | Negative Supply | | NC | No Connect | | EP | (DFN8 only) Thermal exposed pad<br>must be connected to a sufficient<br>thermal conduit. Electrically connect<br>to the most negative supply (GND) or<br>leave unconnected, floating open. | <sup>\*</sup> Pins will default LOW when left open. **Table 2. ATTRIBUTES** | Characteristics | Value | | | | | |--------------------------------------------------------------------|-------------------------------|--|--|--|--| | Internal Input Pulldown Resistor | 75 kΩ | | | | | | Internal Input Pullup Resistor | N/A | | | | | | ESD Protection Human Body Model Machine Model Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV | | | | | | Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1) | Pb-Free Pkg | | | | | | SOIC-8 NB<br>TSSOP-8<br>DFN-8 | Level 1<br>Level 3<br>Level 1 | | | | | | Flammability Rating Oxygen Index: 28 to 34 | UL-94 V-0 @ 0.125 in | | | | | | Transistor Count | 111 Devices | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|------------------------------------------|---------------------|--------------------------|----------------------|------| | V <sub>CC</sub> | Positive Power Supply | GND = 0 V | V <sub>EE</sub> = -5.0 V | 3.8 | V | | V <sub>EE</sub> | Negative Power Supply | GND = 0 V | V <sub>CC</sub> = +3.3 V | -6 | V | | V <sub>IN</sub> | Input Voltage | GND = 0 V | | 0 to V <sub>EE</sub> | V | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-8 NB | 190<br>130 | °C/W | | θJC | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-8 NB | 41 to 44 | °C/W | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-8 | 185<br>140 | °C/W | | θ <sub>JC</sub> | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-8 | 41 to 44 | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | DFN-8 | 129<br>84 | °C/W | | T <sub>sol</sub> | Wave Solder (Pb-Free) | <2 to 3 sec @ 260°C | | 265 | °C | | θЈС | Thermal Resistance (Junction-to-Case) | (Note 1) | DFN-8 | 35 to 40 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 4. NECL DC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = -5.5 \text{ V}$ to -3.0 V; GND = 0.0 V (Note 1)) | | | | -40°C | | 25°C | | 85°C | | | | | |--------------------|--------------------------------------------------|-------------------|-------|-------|-------------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | IEE | Power Supply Current | 8.0 | 16 | 25 | 8.0 | 16 | 25 | 8.0 | 16 | 25 | mA | | V <sub>IH</sub> | Input HIGH Voltage Single-Ended | -1225 | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | $V_{IL}$ | Input LOW Voltage Single-Ended | -1945 | | -1625 | -1945 | | -1625 | -1945 | | -1625 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Note 2) | V <sub>EE</sub> · | + 2.0 | 0.0 | V <sub>EE</sub> . | + 2.0 | 0.0 | V <sub>EE</sub> | + 2.0 | 0.0 | ٧ | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>1.</sup> JEDEC standard multilayer board - 2S2P (2 signal, 2 power) <sup>1.</sup> Input parameters vary 1:1 with GND. <sup>2.</sup> $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. $\textbf{Table 5. TTL OUTPUT DC CHARACTERISTICS} \ (V_{CC} = 3.3 \ V; \ V_{EE} = -5.5 \ V \ to \ -3.0 \ V; \ GND = 0.0 \ V; \ T_A = \ -40 ^{\circ}C \ to \ 85 ^{\circ}C)$ | Symbol | Characteristic | Condition | Min | Тур | Max | Unit | |------------------|----------------------|---------------------------|-----|-----|-----|------| | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -3.0 mA | 2.2 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 24 mA | | | 0.5 | V | | I <sub>CCH</sub> | Power Supply Current | | 6 | 10 | 14 | mA | | I <sub>CCL</sub> | Power Supply Current | | 7 | 12 | 17 | mA | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. Table 6. AC CHARACTERISTICS ( $V_{CC} = 3.0 \text{ V}$ to 3.6 V; $V_{EE} = -5.5 \text{ V}$ to -3.0 V; GND = 0.0 V (Note 1)) | | | -40°C | | 25°C | | 85°C | | | | | | |-------------------------------------|----------------------------------------------------------------------|------------|-------------|-------------|------------|-------------|-------------|------------|-------------|-------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency<br>(See Figure 2 F <sub>max</sub> /JITTER) | 275 | | | 275 | | | 275 | | | MHz | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay to Output Differential<br>(Cross-Point to 1.5 V) | 500 | 950 | 1300 | 800 | 950 | 1600 | 800 | 960 | 1600 | ps | | t <sub>SKPP</sub> | Device-to-Device Skew (Note 2) | | | 500 | | | 500 | | | 500 | ps | | t <sub>JITTER</sub> | Random Clock Jitter (RMS)<br>(See Figure 2 F <sub>max</sub> /JITTER) | | 0.2 | < 1 | | 0.2 | < 1 | | 0.2 | < 1 | ps | | V <sub>PP</sub> | Input Voltage Swing (Differential) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q, $\overline{Q}$ (0.8 V – 2.0 V) | 300<br>900 | 474<br>1160 | 600<br>1400 | 300<br>900 | 459<br>1100 | 600<br>1400 | 300<br>900 | 457<br>1100 | 600<br>1400 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 1. Measured with a 750 mV 50% duty-cycle clock source. $R_L$ = 500 $\Omega$ to GND and $C_L$ = 20 pF to GND. Refer to Figure 3. - 2. Skews are measured between outputs under identical conditions. Figure 2. F<sub>max</sub>/Jitter Figure 3. TTL Output Loading Used for Device Evaluation #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### **PACKAGE DIMENSIONS** #### SOIC-8 NB CASE 751-07 **ISSUE AK** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751–01 THRU 751–06 ARE OBSOLETE. NEW - 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07. | | MILLIN | IETERS | INC | HES | | |-----|---------|-----------------|-----------|-------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 | 7 BSC | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 0.40 1.27 0.016 | | 0.050 | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | #### **SOLDERING FOOTPRINT\*** (mm inches) SCALE 6:1 <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **PACKAGE DIMENSIONS** #### TSSOP-8 CASE 948R-02 **ISSUE A** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR - PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | | | | | |-----|--------|---------------|-------|-------|--|--|--|--| | DIM | MIN | MIN MAX | | MAX | | | | | | Α | 2.90 | 3.10 | 0.114 | 0.122 | | | | | | В | 2.90 | 3.10 | 0.114 | 0.122 | | | | | | С | 0.80 | 1.10 | 0.031 | 0.043 | | | | | | D | 0.05 | 0.05 0.15 0. | | 0.006 | | | | | | F | 0.40 | 40 0.70 0.016 | | 0.028 | | | | | | G | 0.65 | BSC | 0.026 | BSC | | | | | | K | 0.25 | 0.40 | 0.010 | 0.016 | | | | | | L | 4.90 | 4.90 BSC | | BSC | | | | | | М | 0 ° | 6° | 0° | 6° | | | | | #### PACKAGE DIMENSIONS #### DFN-8 2x2, 0.5P CASE 506AA ISSUE F \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ECLinPS is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative