# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## **3.3V LVTTL/LVCMOS to LVPECL Translator**

### Description

The MC100EPT622 is a 10–Bit LVTTL/LVCMOS to LVPECL translator. Because LVPECL (Positive ECL) levels are used only +3.3 V and ground are required. The device has an OR–ed enable input which can accept either LVPECL (ENPECL) or TTL/LVCMOS inputs (ENTTL). If the inputs are left open, they will default to the enable state. The device design has been optimized for low channel–to–channel skew.

## Features

- 450 ps Typical Propagation Delay
- Maximum Frequency > 1.5 GHz Typical
- PECL Mode
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.8 V with  $V_{EE} = 0 \text{ V}$
- PNP LVTTL Inputs for Minimal Loading
- Q Output Will Default HIGH with Inputs Open
- The 100 Series Contains Temperature Compensation
- Pb-Free Packages are Available\*



## **ON Semiconductor®**

http://onsemi.com





\*For additional marking information, refer to Application Note AND8002/D.

#### Table 1. TRUTH TABLE

| ENPECL | ENTTL | D | Q |
|--------|-------|---|---|
| н      | х     | н | Н |
| н      | х     | L | L |
| х      | Н     | Н | Н |
| x      | н     | L | L |
| L      | L     | х | L |

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



#### Table 1. PIN DESCRIPTION

| Pin                                | Function                                                                                                                                                                                                                                       |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0:9                               | Data Input (TTL)                                                                                                                                                                                                                               |
| Q0:9                               | Data Outputs (PECL)                                                                                                                                                                                                                            |
| ENTTL                              | Enable Control (TTL)                                                                                                                                                                                                                           |
| ENPECL                             | Enable Control (PECL)                                                                                                                                                                                                                          |
| V <sub>CC</sub> , V <sub>CCO</sub> | Positive Supply                                                                                                                                                                                                                                |
| V <sub>EE</sub>                    | Ground                                                                                                                                                                                                                                         |
| EP                                 | The exposed pad (EP) on the QFN–32 package bottom is thermally connected to the die for improved heat transfer out of the package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to $V_{EE}$ . |

### Table 2. ATTRIBUTES

| Cha                                                    | Value                       |                |                    |  |  |
|--------------------------------------------------------|-----------------------------|----------------|--------------------|--|--|
| Internal Input Pulldown Res                            | sistor                      | N/A            |                    |  |  |
| Internal Input Pullup Resist                           | or                          | Ν              | /A                 |  |  |
| ESD Protection                                         | > 2 kV<br>> 150 V<br>> 2 kV |                |                    |  |  |
| Moisture Sensitivity, Indefin                          | ite Time Out of Drypack     | Pb Pkg         | Pb-Free Pkg        |  |  |
|                                                        | LQFP-32<br>QFN-32           | Level 2<br>N/A | Level 2<br>Level 1 |  |  |
| Flammability Rating                                    | UL 94 V-0 @ 0.125 in        |                |                    |  |  |
| Transistor Count                                       | 596 Devices                 |                |                    |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                             |                |                    |  |  |

## Table 3. MAXIMUM RATINGS

| Symbol               | Parameter                                | Condition 1           | Condition 2         | Rating      | Unit         |
|----------------------|------------------------------------------|-----------------------|---------------------|-------------|--------------|
| V <sub>CC</sub>      | Power Supply                             | V <sub>EE</sub> = 0 V |                     | 5           | V            |
| VI                   | Input Voltage                            | V <sub>EE</sub> = 0 V | $V_{I} \leq V_{CC}$ | 5 to 0      | V            |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge   |                     | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range              |                       |                     | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                |                       |                     | -65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm    | 32 LQFP<br>32 LQFP  | 80<br>55    | °C/W<br>°C/W |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)    | Standard Board        | 32 LQFP             | 12 to 17    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm    | QFN-32<br>QFN-32    | 31<br>27    | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | 2S2P                  | QFN-32              | 12          | °C/W         |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                |                       |                     | 265<br>265  | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## Table 4. TTL INPUT DC CHARACTERISTICS V\_{CC} = 3.3 V, GND= 0.0 V, T\_A = -40^{\circ}C to $85^{\circ}C$

| Symbol           | Characteristic         | Condition                         | Min  | Тур  | Мах  | Unit |
|------------------|------------------------|-----------------------------------|------|------|------|------|
| I <sub>IH</sub>  | Input HIGH Current     | V <sub>IN</sub> = 2.7 V           |      |      | 25   | μA   |
| I <sub>IHH</sub> | Input HIGH Current MAX | V <sub>IN</sub> = V <sub>CC</sub> |      |      | 100  | μA   |
| IIL              | Input LOW Current      | V <sub>IN</sub> = 0.5 V           |      |      | -0.6 | mA   |
| V <sub>IK</sub>  | Input Clamp Voltage    | I <sub>IN</sub> = -18 mA          | -1.2 | -0.9 |      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage     |                                   | 2.0  |      |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage      |                                   |      |      | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

| Symbol          | Characteristic     | Condition                 | Min  | Тур | Max  | Unit |
|-----------------|--------------------|---------------------------|------|-----|------|------|
| I <sub>IH</sub> | Input HIGH Current | V <sub>IN</sub> = 2420 mV |      |     | 150  | μA   |
| IIL             | Input LOW Current  | V <sub>IN</sub> = 1490 mV |      |     | 200  | μΑ   |
| V <sub>IH</sub> | Input HIGH Voltage |                           | 2075 |     | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage  |                           | 1490 |     | 1675 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

## Table 6. PECL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0.0 V (Note 1)

|                 |                                 | –40°C |      | 25°C |      |      | 85°C |      |      |      |      |
|-----------------|---------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                  | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current            | 85    | 115  | 145  | 90   | 120  | 155  | 95   | 130  | 155  | mA   |
| V <sub>OH</sub> | Output High Voltage<br>(Note 2) | 2155  | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output Low Voltage<br>(Note 2)  | 1355  | 1520 | 1700 | 1355 | 1520 | 1700 | 1355 | 1520 | 1700 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .

2. All loading with 50  $\Omega$  to V\_CC-2.0 V.

#### Table 7. AC CHARACTERISTICS $V_{CC} = 3.0 \text{ V to } 3.8 \text{ V}$ (Note 3)

|                                        |                                                                                            |                   | -40°C                    |                          |                   | 25°C                     |                          |                   | 85°C                     |                          |      |
|----------------------------------------|--------------------------------------------------------------------------------------------|-------------------|--------------------------|--------------------------|-------------------|--------------------------|--------------------------|-------------------|--------------------------|--------------------------|------|
| Symbol                                 | Characteristic                                                                             | Min               | Тур                      | Max                      | Min               | Тур                      | Max                      | Min               | Тур                      | Max                      | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 4)                                                        | 1.0               | 1.5                      |                          | 1.0               | 1.5                      |                          | 1.0               | 1.5                      |                          | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output (Figure 5, Note 4)<br>D to Q<br>ENPECL to Q<br>ENTTL to Q      | 100<br>150<br>300 | 450<br>500<br>450        | 800<br>875<br>800        | 100<br>150<br>300 | 500<br>500<br>500        | 875<br>875<br>800        | 100<br>200<br>300 | 500<br>550<br>500        | 800<br>925<br>800        | ps   |
| t <sub>JITTER</sub>                    | Random Clock Jitter (RMS)<br>(See Figure 4)                                                |                   | 0.7                      | 3.0                      |                   | 0.7                      | 3.0                      |                   | 0.7                      | 3.0                      | ps   |
| t <sub>r</sub> / t <sub>f</sub>        | Output Rise/Fall Times<br>(20% – 80%)                                                      | 100               | 200                      | 450                      | 100               | 200                      | 250                      | 100               | 200                      | 300                      | ps   |
| T <sub>SKEW</sub>                      | Duty Cycle Skew (Note 5)<br>D to Q Channel 0–7<br>Channel 8–9<br>ENPECL to Q<br>ENTTL to Q |                   | 120<br>200<br>120<br>100 | 375<br>775<br>400<br>275 |                   | 120<br>200<br>120<br>100 | 375<br>775<br>400<br>275 |                   | 120<br>200<br>120<br>100 | 375<br>775<br>400<br>275 | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

3. Measured using a 2.4 V source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub>–2.0 V.

4. 1.5 V to 50% point of the output.

5. Duty cycle skew |t<sub>PLH</sub> - t<sub>PHL</sub>| on the specific path.





## **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| MC100EPT622FA    | LQFP-32              | 250 Units / Tray      |
| MC100EPT622FAG   | LQFP–32<br>(Pb–Free) | 250 Units / Tray      |
| MC100EPT622FAR2G | LQFP–32<br>(Pb–Free) | 2000 / Tape & Reel    |
| MC100EPT622MNG   | QFN32<br>(Pb-Free)   | 74 Units / Rail       |
| MC100EPT622MNR4G | QFN32<br>(Pb-Free)   | 1000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
|           |   |                                             |

AND8090/D - AC Characteristics of ECL Devices

## PACKAGE DIMENSIONS



#### PACKAGE DIMENSIONS



- DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
- 0.25 AND 0.30 MM TERMINAL COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |         |       |  |  |  |
|-----|-------------|---------|-------|--|--|--|
| DIM | MIN         | NOM     | MAX   |  |  |  |
| Α   | 0.800       | 0.900   | 1.000 |  |  |  |
| A1  | 0.000       | 0.025   | 0.050 |  |  |  |
| A3  | 0.          | 200 REI | -     |  |  |  |
| b   | 0.180       | 0.250   | 0.300 |  |  |  |
| D   | 5.          | .00 BSC |       |  |  |  |
| D2  | 2.950       | 3.100   | 3.250 |  |  |  |
| E   | 5.          | .00 BSC |       |  |  |  |
| E2  | 2.950       | 3.100   | 3.250 |  |  |  |
| е   | 0.500 BSC   |         |       |  |  |  |
| К   | 0.200       |         |       |  |  |  |
| L   | 0.300       | 0.400   | 0.500 |  |  |  |



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC).

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All or operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative