

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 3.3 V ECL Differential Clock D Flip-Flop

#### Description

The MC100LVEL51 is a differential clock D flip-flop with reset. The device is functionally equivalent to the EL51 device, but operates from a  $3.3 \, \text{V}$  supply. With propagation delays and output transition times essentially equal to the EL51, the LVEL51 is ideally suited for those applications which require the ultimate in AC performance at  $3.3 \, \text{V} \, \text{V}_{CC}$ .

The reset input is an asynchronous, level triggered signal. Data enters the master portion of the flip-flop when the clock is LOW and is transferred to the slave, and thus the outputs, upon a positive transition of the clock. The differential clock inputs of the LVEL51 allow the device to be used as a negative edge triggered flip-flop.

The differential input employs clamp circuitry to maintain stability under open input conditions. When left open, the CLK input will be pulled down to  $V_{EE}$  and the  $\overline{CLK}$  input will be biased at  $V_{CC}/2$ .

#### **Features**

- 475 ps Propagation Delay
- 2.8 GHz Toggle Frequency
- ESD Protection: > 4 kV Human Body Model,
   > 200 V Machine Model
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level
  - ◆ Level 1 for SOIC-8 NB
  - ◆ Level 3 for TSSOP-8
  - ◆ Level 1 for DFN-8
  - ◆ For Additional Information, see Application Note <u>AND8003/D</u>
- Flammability Rating: UL 94 V-0 @ 0.125 in,

Oxygen Index: 28 to 34

- Transistor Count = 114 devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



#### ON Semiconductor®

#### www.onsemi.com







SOIC-8 NB D SUFFIX CASE 751 TSSOP-8 DT SUFFIX CASE 948R DFN-8 MN SUFFIX CASE 506AA

#### **MARKING DIAGRAMS\***







DFN-8

SOIC-8

A = Assembly Location

L = Wafer Lot Y = Year

W = Work Week

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device           | Package                | Shipping <sup>†</sup> |
|------------------|------------------------|-----------------------|
| MC100LVEL51DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units/Tube         |
| MC100LVEL51DR2G  | SOIC-8 NB<br>(Pb-Free) | 2500/Tape & Reel      |
| MC100LVEL51DTG   | TSSOP-8<br>(Pb-Free)   | 100 Units/Tube        |
| MC100LVEL51DTR2G | TSSOP-8<br>(Pb-Free)   | 2500/Tape & Reel      |
| MC100LVEL51MNR4G | DFN-8<br>(Pb-Free)     | 1000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Logic Diagram and Pinout Assignment

**Table 1. PIN DESCRIPTION** 

| PIN                                                                    | FUNCTION                                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK, CLK<br>Q, Q<br>D<br>R<br>V <sub>CC</sub><br>V <sub>EE</sub><br>EP | ECL Differential Clock Input ECL Differential Output ECL D Input ECL Reset Input Positive Supp;y Negative Supply (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |

Table 2. TRUTH TABLE

| D           | R   | CLK         | Q     |
|-------------|-----|-------------|-------|
| L<br>H<br>X | LLH | Z<br>Z<br>X | L H L |

Z = LOW to HIGH Transition

X = Don't Care

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                            | Rating            | Unit |
|-------------------|----------------------------------------------------|------------------------------------------------|----------------------------------------|-------------------|------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                        | 8 to 0            | V    |
| V <sub>EE</sub>   | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                        | -8 to 0           | V    |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $ V_I \leq V_{CC} \\ V_I \geq V_{EE} $ | 6 to 0<br>-6 to 0 | V    |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                        | 50<br>100         | mA   |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                        | -40 to +85        | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                        | -65 to +150       | °C   |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-8 NB                              | 190<br>130        | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-8 NB                              | 41 to 44 ± 5%     | °C/W |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-8                                | 185<br>140        | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-8                                | 41 to 44 ± 5%     | °C/W |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | DFN-8                                  | 129<br>84         | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                              | < 2 to 3 sec @ 260°C                           |                                        | 265               | °C   |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | (Note 1)                                       | DFN-8                                  | 35 to 40          | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

Table 4. LVPECL DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1))

|                 |                                                                                                                         |             | -40°C |            |             | 25°C |            |             | 85°C |            |      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|------|
| Symbol          | Characteristic                                                                                                          | Min         | Тур   | Max        | Min         | Тур  | Max        | Min         | Тур  | Max        | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                    |             | 30    | 35         |             | 30   | 35         |             | 32   | 37         | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                            | 2215        | 2295  | 2420       | 2275        | 2345 | 2420       | 2275        | 2345 | 2420       | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                             | 1470        | 1605  | 1745       | 1490        | 1595 | 1680       | 1490        | 1595 | 1680       | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                       | 2135        |       | 2420       | 2135        |      | 2420       | 2135        |      | 2420       | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                        | 1490        |       | 1825       | 1490        |      | 1825       | 1490        |      | 1825       | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | 1.2<br>1.4  |       | 3.0<br>3.0 | 1.1<br>1.3  |      | 3.0<br>3.0 | 1.1<br>1.3  |      | 3.0<br>3.0 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                      |             |       | 150        |             |      | 150        |             |      | 150        | μΑ   |
| I <sub>IL</sub> | Input LOW Current Others CLK                                                                                            | 0.5<br>-600 |       |            | 0.5<br>-600 |      |            | 0.5<br>-600 |      |            | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V.
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

Table 5. LVNECL DC CHARACTERISTICS ( $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 1))

|                    |                                                                                                                         |              | -40°C |              |              | 25°C  |              |              | 85°C  |              |      |
|--------------------|-------------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|------|
| Symbol             | Characteristic                                                                                                          | Min          | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                                                                    |              | 30    | 35           |              | 30    | 35           |              | 32    | 37           | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                                                                            | -1085        | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                                                             | -1830        | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                                                                       | -1165        |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                                                                        | -1810        |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3)<br>V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | -2.1<br>-1.9 |       | -0.3<br>-0.3 | -2.2<br>-2.0 |       | -0.3<br>-0.3 | -2.2<br>-2.0 |       | -0.3<br>-0.3 | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                                                                      |              |       | 150          |              |       | 150          |              |       | 150          | μΑ   |
| I <sub>IL</sub>    | Input LOW Current Others CLK                                                                                            | 0.5<br>-600  |       |              | 0.5<br>–600  |       |              | 0.5<br>–600  |       |              | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V.
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V. 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between VPPmin and 1 V.

Table 6. AC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  or  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 1))

|                                      |                                            |            | -40°C      |            |            | 25°C       |            |            | 85°C       |            |      |
|--------------------------------------|--------------------------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------|
| Symbol                               | Characteristic                             | Min        | Тур        | Max        | Min        | Тур        | Max        | Min        | Тур        | Max        | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                   | 2.7        |            |            | 2.8        |            |            | 2.9        |            |            | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>to Output<br>CLK<br>R | 330<br>340 | 465<br>455 | 510<br>540 | 340<br>350 | 475<br>465 | 520<br>550 | 370<br>390 | 530<br>510 | 550<br>590 | ps   |
| t <sub>S</sub>                       | Setup Time                                 | 150        | 0          |            | 150        | 0          |            | 150        | 0          |            | ps   |
| t <sub>H</sub>                       | Hold Time                                  | 200        | 100        |            | 200        | 100        |            | 200        | 100        |            | ps   |
| t <sub>RR</sub>                      | Reset Recovery                             | 350        | 200        |            | 350        | 200        |            | 350        | 200        |            | ps   |
| t <sub>PW</sub>                      | Minimum Pulse<br>CLK<br>Width<br>Reset     | 400<br>500 |            |            | 400<br>500 |            |            | 400<br>500 |            |            | ps   |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter                      |            | TBD        |            |            | TBD        |            |            | TBD        |            | ps   |
| $V_{PP}$                             | Input Swing (Note 2)                       | 150        |            | 1000       | 150        |            | 1000       | 150        |            | 1000       | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%)    | 120        |            | 320        | 120        |            | 320        | 120        |            | 320        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. V<sub>EE</sub> can vary ±0.3 V.
- 2. VPP (min) is minimum input swing for which AC parameters are guaranteed.



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note  $\underline{\text{AND8020/D}}$  – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### **PACKAGE DIMENSIONS**

SOIC-8 NB CASE 751-07 ISSUE AK



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER

- DIMENSIONING AND TOLERANGING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006)
  PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07.

|     | MILLIN | IETERS  | INC       | HES   |  |
|-----|--------|---------|-----------|-------|--|
| DIM | MIN    | MIN MAX |           | MAX   |  |
| Α   | 4.80   | 5.00    | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00    | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75    | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51    | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC   | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25    | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25    | 0.007     | 0.010 |  |
| K   | 0.40   | 1.27    | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °     | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50    | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20    | 0.228     | 0.244 |  |

#### **SOLDERING FOOTPRINT\***



SCALE 6:1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, <u>SOLDERRM/D</u>.

#### **PACKAGE DIMENSIONS**

#### TSSOP-8 CASE 948R-02 ISSUE A



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES |       |  |  |
|-----|--------|--------|--------|-------|--|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |  |
| Α   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |
| В   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |
| С   | 0.80   | 1.10   | 0.031  | 0.043 |  |  |
| D   | 0.05   | 0.15   | 0.002  | 0.006 |  |  |
| F   | 0.40   | 0.70   | 0.016  | 0.028 |  |  |
| G   | 0.65   | BSC    | 0.026  | BSC   |  |  |
| K   | 0.25   | 0.40   | 0.010  | 0.016 |  |  |
| L   | 4.90   | BSC    | 0.193  | BSC   |  |  |
| M   | 0 °    | 6°     | 0 °    | 6°    |  |  |

#### PACKAGE DIMENSIONS

DFN8 2x2, 0.5P CASE 506AA ISSUE F



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, <u>SOLDERRM/D</u>.

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910

Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative