

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







## **Decade Counter**

The MC14017B is a five-stage Johnson decade counter with built-in code converter. High speed operation and spike-free outputs are obtained by use of a Johnson decade counter design. The ten decoded outputs are normally low, and go high only at their appropriate decimal time period. The output changes occur on the positive-going edge of the clock pulse. This part can be used in frequency division applications as well as decade counter or decimal decode display applications.

#### **Features**

- Fully Static Operation
- DC Clock Input Circuit Allows Slow Rise Times
- Carry Out Output for Cascading
- Divide-by-N Counting
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range
- Pin-for-Pin Replacement for CD4017B
- Triple Diode Protection on All Inputs
- Pb-Free Packages are Available\*

## MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                            | Value                    | Unit |
|------------------------------------|------------------------------------------------------|--------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                              | -0.5 to +18.0            | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)      | $-0.5$ to $V_{DD} + 0.5$ | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                      | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)              | 500                      | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125              | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150              | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)             | 260                      | °C   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

1



## ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS



PDIP-16 P SUFFIX CASE 648 16<u>ኩሉ ሉሉሉሉሉ</u> MC14017BCP o AWLYYWWG 1 **ታ**ታታታታታታ



SOIC-16 D SUFFIX CASE 751B





SOEIAJ-16 F SUFFIX CASE 966



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

G = Pb-Free Indicator

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet.

## **PIN ASSIGNMENT**

| Q5 [              | 1 ● | 16 | ] V <sub>DD</sub> |
|-------------------|-----|----|-------------------|
| Q1 [              | 2   | 15 | RESET             |
| Q0 [              | 3   | 14 | сгоск             |
| Q2 [              | 4   | 13 | CE                |
| Q6 [              | 5   | 12 | C <sub>out</sub>  |
| Q7 [              | 6   | 11 | ] Q9              |
| Q3 [              | 7   | 10 | Q4                |
| V <sub>SS</sub> [ | 8   | 9  | ] Q8              |
|                   |     |    |                   |

# FUNCTIONAL TRUTH TABLE (Positive Logic)

| Clock | Clock<br>Enable | Reset | Decode<br>Output=n |
|-------|-----------------|-------|--------------------|
| 0     | Х               | 0     | n                  |
| X     | 1               | 0     | n                  |
| X     | Χ               | 1     | Q0                 |
|       | 0               | 0     | n+1                |
| ~     | Χ               | 0     | n                  |
| X     |                 | 0     | n                  |
| 1     | ~               | 0     | n+1                |

X = Don't Care. If n < 5 Carry = "1", Otherwise = "0".

## **BLOCK DIAGRAM**



## **LOGIC DIAGRAM**



## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                     |                     | .,                     | - 5                               | 5°C                  |                                   | 25°C                                      |                      | 125                               | 5° <b>C</b>          |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                      | Symbol              | V <sub>DD</sub><br>Vdc | Min                               | Max                  | Min                               | Typ<br>(Note 2)                           | Max                  | Min                               | Max                  | Unit |
| Output Voltage "0" Le $V_{in} = V_{DD} \text{ or } 0$                                                                                               | vel V <sub>OL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 |                                   | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                            | vel V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                           | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage "0" Le $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | vel V <sub>IL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    |                                   | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$                      | vel V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  |                      | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                      | _<br>_<br>_          | 3.5<br>7.0<br>11                  |                      | Vdc  |
|                                                                                                                                                     | ce I <sub>OH</sub>  | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 |                      | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8        | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 |                      | mAdc |
|                                                                                                                                                     | nk I <sub>OL</sub>  | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                       | _<br>_<br>_          | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                       | I <sub>in</sub>     | 15                     | _                                 | ± 0.1                | _                                 | ±0.00001                                  | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                             | C <sub>in</sub>     | _                      | _                                 | _                    | _                                 | 5.0                                       | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                  | I <sub>DD</sub>     | 5.0<br>10<br>15        | _<br>_<br>_                       | 5.0<br>10<br>20      | _<br>_<br>_                       | 0.005<br>0.010<br>0.015                   | 5.0<br>10<br>20      | _<br>_<br>_                       | 150<br>300<br>600    | μAdc |
| Total Supply Current (Notes 3 & (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, al buffers switching)                 | l) I <sub>T</sub>   | 5.0<br>10<br>15        |                                   |                      | $I_T = (0)$                       | .27 μA/kHz)<br>.55 μA/kHz)<br>.83 μA/kHz) | f + I <sub>DD</sub>  |                                   |                      | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.0011.

## **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup>    |
|--------------|----------------------|--------------------------|
| MC14017BCP   | PDIP-16              | 500 Units / Rail         |
| MC14017BCPG  | PDIP-16<br>(Pb-Free) | 500 Units / Rail         |
| MC14017BD    | SOIC-16              | 48 Units / Rail          |
| MC14017BDR2  | SOIC-16              | 2500 Units / Tape & Reel |
| MC14017BDR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |
| MC14017BFEL  | SOEIAJ-16            | 2000 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## SWITCHING CHARACTERISTICS (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic                                                                                                                                                                                                                                                                  | Symbol                                 | V <sub>DD</sub><br>Vdc | Min               | Typ<br>(Note 6)   | Max                | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|-------------------|-------------------|--------------------|------|
| Output Rise and Fall Time $ t_{TLH},  t_{THL} = (1.5  \text{ns/pF})  \text{C}_{\text{L}} + 25  \text{ns} \\ t_{TLH},  t_{THL} = (0.75  \text{ns/pF})  \text{C}_{\text{L}} + 12.5  \text{ns} \\ t_{TLH},  t_{THL} = (0.55  \text{ns/pF})  \text{C}_{\text{L}} + 9.5  \text{ns} $ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15        | _<br>_<br>_       | 100<br>50<br>40   | 200<br>100<br>80   | ns   |
| Propagation Delay Time Reset to Decode Output $t_{PLH},t_{PHL}=(1.7\;\text{ns/pF})\;C_L+415\;\text{ns}$ $t_{PLH},t_{PHL}=(0.66\;\text{ns/PF})\;C_L+197\;\text{ns}$ $t_{PLH},t_{PHL}=(0.5\;\text{ns/pF})\;C_L+150\;\text{ns}$                                                    | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15        | _<br>_<br>_       | 500<br>230<br>175 | 1000<br>460<br>350 | ns   |
| Propagation Delay Time Clock to $C_{out}$ tp <sub>LH</sub> , tp <sub>HL</sub> = (1.7 ns/pF) $C_L$ + 315 ns tp <sub>LH</sub> , tp <sub>HL</sub> = (0.66 ns/pF) $C_L$ + 142 ns tp <sub>LH</sub> , tp <sub>HL</sub> = (0.5 ns/pF) $C_L$ + 100 ns                                   | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15        | _<br>_<br>_       | 400<br>175<br>125 | 800<br>350<br>250  | ns   |
| Propagation Delay Time Clock to Decode Output $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_{L} + 415 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_{L} + 197 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_{L} + 150 \text{ ns}$          | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15        | _<br>_<br>_       | 500<br>230<br>175 | 1000<br>460<br>350 | ns   |
| Turn–Off Delay Time  Reset to $C_{out}$ $t_{PLH} = (1.7 \text{ ns/pF}) C_L + 315 \text{ ns}$ $t_{PLH} = (0.66 \text{ ns/pF}) C_L + 142 \text{ ns}$ $t_{PLH} = (0.5 \text{ ns/pF}) C_L + 100 \text{ ns}$                                                                         | t <sub>PLH</sub>                       | 5.0<br>10<br>15        | _<br>_<br>_       | 400<br>175<br>125 | 800<br>350<br>250  | ns   |
| Clock Pulse Width                                                                                                                                                                                                                                                               | t <sub>w(H)</sub>                      | 5.0<br>10<br>15        | 250<br>100<br>75  | 125<br>50<br>35   | _<br>_<br>_        | ns   |
| Clock Frequency                                                                                                                                                                                                                                                                 | f <sub>cl</sub>                        | 5.0<br>10<br>15        | _<br>_<br>_       | 5.0<br>12<br>16   | 2.0<br>5.0<br>6.7  | MHz  |
| Reset Pulse Width                                                                                                                                                                                                                                                               | t <sub>w(H)</sub>                      | 5.0<br>10<br>15        | 500<br>250<br>190 | 250<br>125<br>95  | _<br>_<br>_        | ns   |
| Reset Removal Time                                                                                                                                                                                                                                                              | t <sub>rem</sub>                       | 5.0<br>10<br>15        | 750<br>275<br>210 | 375<br>135<br>105 | _<br>_<br>_        | ns   |
| Clock Input Rise and Fall Time                                                                                                                                                                                                                                                  | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15        |                   | No Limit          |                    | _    |
| Clock Enable Setup Time                                                                                                                                                                                                                                                         | t <sub>su</sub>                        | 5.0<br>10<br>15        | 350<br>150<br>115 | 175<br>75<br>52   | _<br>_<br>_        | ns   |
| Clock Enable Removal Time                                                                                                                                                                                                                                                       | t <sub>rem</sub>                       | 5.0<br>10<br>15        | 420<br>200<br>140 | 260<br>100<br>70  | _<br>_<br>_        | ns   |

<sup>5.</sup> The formulas given are for the typical characteristics only at 25°C.6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



|                   | Output<br>Sink Drive              | Output<br>Source Drive                      |
|-------------------|-----------------------------------|---------------------------------------------|
| Decode<br>Outputs | (S1 to A)                         | Clock to<br>desired<br>outputs<br>(S1 to B) |
| Carry             | Clock to 5<br>thru 9<br>(S1 to B) | S1 to A                                     |
| V <sub>GS</sub> = | $V_{DD}$                          | – V <sub>DD</sub>                           |
| V <sub>DS</sub> = | V <sub>out</sub>                  | $V_{out} - V_{DD}$                          |

Figure 1. Typical Output Source and Output Sink Characteristics Test Circuit



Figure 2. Typical Power Dissipation Test Circuit

## **APPLICATIONS INFORMATION**

Figure 3 shows a technique for extending the number of decoded output states for the MC14017B. Decoded outputs are sequential within each stage and from stage to stage, with no dead time (except propagation delay).



Figure 3. Counter Expansion



Figure 4. AC Measurement Definition and Functional Waveforms

## **PACKAGE DIMENSIONS**

## PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 **ISSUE T**



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| М   | 0°    | 10 °  | 0 °      | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

## SOIC-16 **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 **ISSUE J**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) DED SIDE.
- PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS    | INC   | HES     |  |
|-----|--------|-----------|-------|---------|--|
| DIM | MIN    | MAX       | MIN   | MAX     |  |
| Α   | 9.80   | 10.00     | 0.386 | 0.393   |  |
| В   | 3.80   | 4.00      | 0.150 | 0.157   |  |
| С   | 1.35   | 1.75      | 0.054 | 0.068   |  |
| D   | 0.35   | 0.49      | 0.014 | 0.019   |  |
| F   | 0.40   | 1.25      | 0.016 | 0.049   |  |
| G   | 1.27   | 27 BSC 0. |       | 050 BSC |  |
| J   | 0.19   | 0.25      | 0.008 | 0.009   |  |
| K   | 0.10   | 0.25      | 0.004 | 0.009   |  |
| M   | 0°     | 7°        | 0°    | 7°      |  |
| P   | 5.80   | 6.20      | 0.229 | 0.244   |  |
| R   | 0.25   | 0.50      | 0.010 | 0.019   |  |

## PACKAGE DIMENSIONS

## SOEIAJ-16 F SUFFIX PLASTIC EIAJ SOIC PACKAGE CASE 966-01 ISSUE O



NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS D AND E DO NOT INCLUDE
  MOLD FLASH OR PROTRUSIONS AND ARE
  MEASURED AT THE PARTING LINE. MOLD FLASH
  OR PROTRUSIONS SHALL NOT EXCEED 0.15
  (0.006) PER SIDE.
  4. TERMINAL NUMBERS ARE SHOWN FOR
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
   THE LEAD WIDTH DIMENSION (b) DOES NOT
- 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIMETERS |       | INC       | HES   |
|----------------|-------------|-------|-----------|-------|
| DIM            | MIN         | MAX   | MIN       | MAX   |
| Α              |             | 2.05  |           | 0.081 |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |
| C              | 0.18        | 0.27  | 0.007     | 0.011 |
| D              | 9.90        | 10.50 | 0.390     | 0.413 |
| Е              | 5.10        | 5.45  | 0.201     | 0.215 |
| е              | 1.27        | BSC   | 0.050 BSC |       |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |
| L              | 0.50        | 0.85  | 0.020     | 0.033 |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |
| M              | 0 °         | 10°   | 0 °       | 10°   |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |
| Z              |             | 0.78  |           | 0.031 |

ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights on the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.