# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



Advance Information

# Three phase field effect transistor pre-driver

The 33GD3000 is a field effect transistor (FET) pre-driver designed for three phase motor control and similar applications. It meets the stringent requirements of automotive applications and is fully AEC-Q100 grade 1 qualified.

The IC contains three high-side FET pre-drivers and three low-side FET predrivers. Three external bootstrap capacitors provide gate charge to the highside FETs.

The IC interfaces to a MCU via six direct input control signals, an SPI port for device setup and asynchronous reset, enable and interrupt signals. Both 5.0 V and 3.0 V logic level inputs are accepted and 5.0 V logic level outputs are provided. The integrated circuit (IC) uses SMARTMOS technology.

#### Features

- Fully specified from 8.0 V to 40 V covers 12 V and 24 V automotive systems
- Extended operating range from 6.0 V to 60 V covers 12 V and 48 V systems
- Gate drive capability of 1.0 A to 2.5 A
- Protection against reverse charge injection from CGD and CGS of external FETs
- · Includes a charge pump to support full FET drive at low battery voltages
- · Dead time is programmable via the SPI port
- · Simultaneous output capability enabled via safe SPI command
- AEC-Q100 grade 1 qualified

### 33GD3000

THREE PHASE PRE-DRIVER

# EP SUFFIX (Pb-FREE) 98ASA00654D 56-PIN QFN

#### Applications

Automotive systems

- · Electro-hydraulic and electric power steering
- Braking pump
- Engine and transmission control
- Belt Starter Generator
- Turbo pump
- Actuator control
- Motor control



Figure 1. 33GD3000 simplified application diagram



# 1 Orderable parts

#### Table 1. Orderable part variations

| Part number                 | Temperature (T <sub>A</sub> ) | Package    |
|-----------------------------|-------------------------------|------------|
| MC33GD3000EP <sup>(1)</sup> | -40 °C to 125 °C              | 56-pin QFN |

Notes

1. To order parts in tape and reel, add the R2 suffix to the part number.

# 2 Internal block diagram



Figure 2. 33GD3000 simplified internal block diagram

## 3 Pin connections

### 3.1 Pinout diagram



#### Figure 3. 33GD3000 pin connections

A functional description of each pin can be found in the Functional pin description section beginning on page 21.

| Pin                           | Pin name | Pin function   | Formal name       | Definition                                                                                                                                          |
|-------------------------------|----------|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                             | PA_BOOT  | Analog input   | Phase A bootstrap | Bootstrap capacitor for Phase A                                                                                                                     |
| 2, 3, 5, 7, 13,<br>17, 41, 42 | NC       | No connect     |                   | No connection                                                                                                                                       |
| 4                             | VLS      | Analog output  | VLS regulator     | VLS regulator output; power supply for the gate drives                                                                                              |
| 6                             | VPWR     | Power input    | Voltage power     | Power supply input for gate drives                                                                                                                  |
| 8                             | PHASEA   | Digital output | Phase A           | Totem pole output of Phase A comparator; this output is low when the voltage on PA_HS_S (source of high-side FET) is less than 50% of $\rm V_{SUP}$ |
| 9                             | PGND     | Ground         | Power ground      | Power ground for charge pump                                                                                                                        |

#### Table 2. 33GD3000 pin definitions

#### Table 2. 33GD3000 pin definitions

| Pin    | Pin name | Pin function    | Formal name                    | Definition                                                                                                                                          |
|--------|----------|-----------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 10     | EN1      | Digital input   | Enable 1                       | Logic signal input must be high (ANDed with EN2) to enable any gate drive output.                                                                   |
| 11     | EN2      | Digital input   | Enable 2                       | Logic signal input must be high (ANDed with EN1) to enable any gate drive output                                                                    |
| 12     | RST_B    | Digital input   | Reset                          | Reset input                                                                                                                                         |
| 14     | PUMP     | Power drive out | Pump                           | Charge pump output                                                                                                                                  |
| 15     | VPUMP    | Power input     | Voltage pump                   | Charge pump supply                                                                                                                                  |
| 16     | VSUP     | Analog input    | Supply voltage                 | Supply voltage to the load. This pin is to be connected to the common drains of the external high-side FETs                                         |
| 18     | PHASEB   | Digital output  | Phase B                        | Totem pole output of Phase B comparator. This output is low when the voltage on PB_HS_S (source of high-side FET) is less than 50% of $\rm V_{SUF}$ |
| 19     | PHASEC   | Digital output  | Phase C                        | Totem pole output of Phase C comparator. This output is low when the voltage on PC_HS_S (source of high-side FET) is less than 50% of $\rm V_{SUF}$ |
| 20     | PA_HS_B  | Digital input   | Phase A high-side              | Active low input logic signal enables the high-side driver for Phase A                                                                              |
| 21     | PA_LS    | Digital input   | Phase A low-side               | Active high input logic signal enables the low-side driver for Phase A                                                                              |
| 22     | VDD      | Analog output   | VDD regulator                  | VDD regulator output capacitor connection                                                                                                           |
| 23     | PB_HS_B  | Digital input   | Phase B high-side              | Active low input logic signal enables the high-side driver for Phase B                                                                              |
| 24     | PB_LS    | Digital input   | Phase B low-side               | Active high input logic signal enables the low-side driver for Phase B                                                                              |
| 25     | INT      | Digital output  | Interrupt                      | Interrupt pin output                                                                                                                                |
| 26     | CS_B     | Digital input   | Chip select                    | Chip select input. It frames SPI commands and enables SPI port.                                                                                     |
| 27     | SI       | Digital input   | Serial in                      | Input data for SPI port. Clocked on the falling edge of SCLK, MSB first                                                                             |
| 28     | SCLK     | Digital input   | Serial clock                   | Clock for SPI port and typically is 3.0 MHz                                                                                                         |
| 29     | SO       | Digital output  | Serial out                     | Output data for SPI port. Tri-state until CS becomes low.                                                                                           |
| 30     | PC_LS    | Digital input   | Phase C low-side               | Active high input logic signal enables the low-side driver for Phase C                                                                              |
| 31     | PC_HS_B  | Digital input   | Phase C high-side              | Active low input logic signal enables the high-side driver for Phase C                                                                              |
| 32     | AMP_OUT  | Analog output   | Amplifier output               | Output of the current-sensing amplifier                                                                                                             |
| 33     | AMP_N    | Analog input    | Amplifier invert               | Inverting input of the current-sensing amplifier                                                                                                    |
| 34     | AMP_P    | Analog input    | Amplifier non-invert           | Non-inverting input of the current-sensing amplifier                                                                                                |
| 35     | OC_OUT   | Digital output  | Overcurrent out                | Totem pole digital output of the overcurrent comparator                                                                                             |
| 36     | OC_TH    | Analog input    | Overcurrent threshold          | Threshold of the overcurrent detector                                                                                                               |
| 37     | VSS      | Ground          | Voltage source supply          | Ground reference for logic interface and power supplies                                                                                             |
| 38, 39 | GND      | Ground          | Ground                         | Substrate and ESD reference, connect to VSS                                                                                                         |
| 40     | VLS_CAP  | Analog output   | VLS regulator output capacitor | VLS regulator connection for additional output capacitor, providing low impedance supply source for low-side gate drive                             |
| 43     | PC_LS_S  | Power input     | Phase C low-side source        | Source connection for Phase C low-side FET                                                                                                          |
| 44     | PC_LS_G  | Power output    | Phase C low-side gate drive    | Gate drive output for Phase C low-side                                                                                                              |

#### Table 2. 33GD3000 pin definitions

| Pin | Pin name | Pin function | Formal name                     | Definition                                                                                                                                                            |
|-----|----------|--------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 45  | PC_HS_S  | Power input  | Phase C high-side source        | Source connection for Phase C high-side FET                                                                                                                           |
| 46  | PC_HS_G  | Power output | Phase C high-side<br>gate drive | Gate drive for output Phase C high-side FET                                                                                                                           |
| 47  | PC_BOOT  | Analog input | Phase C bootstrap               | Bootstrap capacitor for Phase C                                                                                                                                       |
| 48  | PB_LS_S  | Power input  | Phase B low-side source         | Source connection for Phase B low-side FET                                                                                                                            |
| 49  | PB_LS_G  | Power output | Phase B low-side gate drive     | Gate drive for output Phase B low-side                                                                                                                                |
| 50  | PB_HS_S  | Power input  | Phase B high-side<br>source     | Source connection for Phase B high-side FET                                                                                                                           |
| 51  | PB_HS_G  | Power output | Phase B high-side gate<br>drive | Gate drive for output Phase B high-side                                                                                                                               |
| 52  | PB_BOOT  | Analog input | Phase B bootstrap               | Bootstrap capacitor for Phase B                                                                                                                                       |
| 53  | PA_LS_S  | Power input  | Phase A low-side source         | Source connection for Phase A low-side FET                                                                                                                            |
| 54  | PA_LS_G  | Power output | Phase A low-side gate drive     | Gate drive for output Phase A low-side                                                                                                                                |
| 55  | PA_HS_S  | Power input  | Phase A high-side source        | Source connection for Phase A high-side FET                                                                                                                           |
| 56  | PA_HS_G  | Power output | Phase A high-side gate<br>drive | Gate drive for output Phase A high-side                                                                                                                               |
|     | EP       | Ground       | Exposed pad                     | Device performs as specified with the exposed pad un-terminated (floating) however, it is recommended the exposed pad be terminated to pin 29 (VSS) and system ground |

## 4 Electrical characteristics

### 4.1 Maximum ratings

#### Table 3. Maximum ratings

All voltages are with respect to V<sub>SS</sub> unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                                                                           | Ratings                                                                                                                                                                                                                                                   | Value                                                       | Unit | Notes |
|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|
|                                                                                  | ATINGS                                                                                                                                                                                                                                                    |                                                             |      |       |
| V <sub>SUP</sub>                                                                 | VSUP supply voltage <ul> <li>Normal operation (steady-state)</li> <li>Transient survival<sup>(2)</sup></li> </ul>                                                                                                                                         | 60<br>-1.5 to 80                                            | V    | (2)   |
| V <sub>PWR</sub>                                                                 | VPWR supply voltage<br>• Normal operation (steady-state)<br>• Transient survival                                                                                                                                                                          | 58<br>-1.5 to 80                                            | V    | (2)   |
| V <sub>PUMP</sub>                                                                | Charge pump (PUMP, VPUMP)                                                                                                                                                                                                                                 | -0.3 to 40                                                  | V    |       |
| V <sub>LS</sub>                                                                  | VLS regulator outputs (VLS, VLS_CAP)                                                                                                                                                                                                                      | -0.3 to 18                                                  | V    |       |
| V <sub>DD</sub>                                                                  | Logic supply voltage                                                                                                                                                                                                                                      | -0.3 to 7.0                                                 | V    |       |
| V <sub>OUT</sub>                                                                 | Logic output (INT, SO, PHASEA, PHASEB, PHASEC, OC_OUT)                                                                                                                                                                                                    | -0.3 to 7.0                                                 | V    | (3)   |
| V <sub>IN</sub>                                                                  | Logic input pin voltage (EN1, EN2, Px_HS, Px_LS, SI, SCLK, CS, RST) 10 mA                                                                                                                                                                                 | -0.3 to 7.0                                                 | V    |       |
| V <sub>IN_A</sub>                                                                | Amplifier input voltage<br>• (Both inputs-GND), (AMP_P - GND) or (AMP_N - GND) 6.0 mA source or sink                                                                                                                                                      | -7.0 to 7.0                                                 | V    |       |
| V <sub>OC</sub>                                                                  | Overcurrent comparator threshold 10 mA                                                                                                                                                                                                                    | -0.3 to 7.0                                                 | V    |       |
| V <sub>BOOT</sub><br>V <sub>HS_G</sub><br>V <sub>LS_G</sub>                      | Driver output voltage<br>• High-side bootstrap (PA_BOOT, PB_BOOT, PC_BOOT)<br>• High-side (PA_HS_G, PB_HS_G, PC_HS_G)<br>• Low-side (PA_LS_G, PB_LS_G, PC_LS_G)                                                                                           | 75<br>75<br>16                                              | v    | (4)   |
| V <sub>HS_G</sub><br>V <sub>HS_S</sub><br>V <sub>LS_G</sub><br>V <sub>LS_S</sub> | Driver voltage transient survival<br>• High-side (PA_HS_G, PB_HS_G, PC_HS_G, PA_HS_S, PB_HS_S,<br>PC_HS_S)<br>• Low-side (PA_LS_G, PB_LS_G, PC_LS_G, PA_LS_S, PB_LS_S, PC_LS_S)                                                                           | -7.0 to 75.0<br>-7.0 to 75.0<br>-7.0 to 18.0<br>-7.0 to 7.0 | v    | (5)   |
| V <sub>ESD</sub>                                                                 | ESD voltage<br>• Human Body Model - HBM (All pins except for the pins listed below)<br>Pins: PA_Boot, PA_HS_S, PA_HS_G, PB_Boot, PB_HS_S, PB_HS_G,<br>PC_Boot, PC_HS_S, PC_HS_G, VPWR<br>• Charge Device Model - CDM<br>• Corner pins<br>• All other pins | ±2000<br>±1000<br>±300<br>±250                              | v    | (6)   |

Notes

2. The device can withstand load dump transient as defined by ISO 7637 with peak voltage of 80 V.

3. Short-circuit proof, the device is not damaged or induce unexpected behavior due to shorts to external sources within this range.

4. This voltage should not be applied without taking voltage at HS\_S and voltage at PX\_LS\_S into account.

 Actual operational limitations may differ from survivability limits. The V<sub>LS</sub> - V<sub>LS\_S</sub> differential and the V<sub>BOOT</sub> - V<sub>HS\_S</sub> differential must be greater than 3.0 V to ensure the output gate drive maintains a commanded OFF condition on the output.

6. ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω) and the Charge Device Model (CDM), Robotic (C<sub>ZAP</sub> = 4.0 pF).

#### Table 3. Maximum ratings (continued)

All voltages are with respect to  $V_{SS}$  unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol | Ratings | Value | Unit | Notes |
|--------|---------|-------|------|-------|
|        |         |       |      |       |

| THERMAL RATIN       | 65                                    |             |      |     |
|---------------------|---------------------------------------|-------------|------|-----|
| T <sub>STG</sub>    | Storage temperature                   | -55 to +150 | °C   |     |
| TJ                  | Operating junction temperature        | -40 to +150 | °C   |     |
| R <sub>θJC</sub>    | Thermal resistance • Junction-to-Case | 1.5         | °C/W | (7) |
| T <sub>SOLDER</sub> | Soldering temperature                 | Note 9      | °C   | (8) |

Notes

- 7. Case is considered EP pin 55 under the body of the device. The actual power dissipation of the device is dependent on the operating mode, the heat transfer characteristics of the board and layout and the operating voltage. See <u>Figure 23</u> and <u>Figure 24</u> for examples of power dissipation profiles of two common configurations. Operation above the maximum operating junction temperature results in a reduction in reliability leading to malfunction or permanent damage to the device.
- 8. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to www.nxp.com, search by part number (remove prefixes/suffixes and enter the core ID) to view all orderable parts, and review parametrics.

### 4.2 Static electrical characteristics

#### Table 4. Static electrical characteristics

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol              | Characteristic                                                                                                                        | Min. | Тур. | Max. | Unit | Note |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|
| VER INPUTS          |                                                                                                                                       |      | 1    |      |      |      |
| V <sub>PWR_ST</sub> | VPWR supply voltage startup threshold                                                                                                 | -    | 6.0  | 8.0  | V    | (10) |
| 1                   | $\frac{VSUP}{RST}$ supply current, $V_{PWR} = V_{SUP} = 40 V$<br>RST and ENABLE = 5.0 V                                               |      |      |      | mA   |      |
| I <sub>SUP</sub>    | <ul> <li>No output loads on gate drive pins, no PWM</li> </ul>                                                                        | -    | 1.0  | _    | mA   |      |
|                     | No output loads on gate drive pins, 20 kHz, 50% duty cycle                                                                            | -    | -    | 10   |      |      |
|                     | VPWR supply current, V <sub>PWR</sub> = V <sub>SUP</sub> = 40 V<br>RST and ENABLE = 5.0 V                                             |      |      |      |      |      |
| IPWR_ON             | No output loads on gate drive pins, no PWM, outputs initialized                                                                       | _    | 11   | 20   | mA   |      |
|                     | • Output loads = 620 nC per FET, 20 kHz PWM                                                                                           | -    | -    | 95   |      | (11  |
|                     | Sleep state supply current, RST = 0 V                                                                                                 |      |      |      |      |      |
| I <sub>SUP</sub>    | • V <sub>SUP</sub> = 40 V                                                                                                             | _    | 14   | 30   | μA   |      |
| I <sub>PWR</sub>    | • V <sub>PWR</sub> = 40 V                                                                                                             | -    | 56   | 100  | -    |      |
| V <sub>GATESS</sub> | Sleep state output gate voltage<br>• IG < 100 μA                                                                                      | _    | -    | 1.3  | V    |      |
| V <sub>BOOT</sub>   | Trickle charge pump (bootstrap voltage, V <sub>SUP</sub> = 14 V                                                                       | 22   | 28   | 32   | V    | (12  |
| V <sub>F</sub>      | Bootstrap diode forward voltage at 10 mA                                                                                              | -    | -    | 1.2  | V    |      |
| INTERNAL            | REGULATOR                                                                                                                             |      |      |      |      |      |
| V <sub>DD</sub>     | V <sub>DD</sub> output voltage, V <sub>PWR</sub> = 8.0 V to 40 V, C = 0.47 μF<br>• External load I <sub>DD_EXT</sub> = 0 mA to 1.0 mA | 4.5  | _    | 5.5  | V    | (13) |
| I <sub>DD</sub>     | Internal $V_{DD}$ supply current, $V_{DD}$ = 5.5 V, no external load                                                                  | _    | _    | 12   | mA   |      |

#### VLS REGULATOR

| I <sub>PEAK</sub>  | Peak output current, V <sub>PWR</sub> = 16 V, V <sub>LS</sub> = 10 V                        | 350  | 600 | 800 | mA |      |
|--------------------|---------------------------------------------------------------------------------------------|------|-----|-----|----|------|
| V <sub>LS</sub>    | Linear regulator output voltage, $I_{VLS}$ = 0 mA to 60 mA,<br>$V_{PWR}$ > $V_{LS}$ + 2.0 V | 13.5 | 15  | 17  | V  | (14) |
| V <sub>THVLS</sub> | VLS disable threshold                                                                       | 7.5  | 8.0 | 8.5 | V  | (15) |

Notes

Operation with the Charge Pump is recommended when minimum system voltage could be less than 14 V. V<sub>PWR</sub> must exceed this threshold in order for the Charge Pump and V<sub>DD</sub> regulator to startup and drive V<sub>PWR</sub> to > 8.0 V. Once V<sub>PWR</sub> exceeds 8.0 V, the circuits continue to operate even if system voltage drops below 6.0 V.

11. This parameter is guaranteed by design. It is not production tested.

12. See <u>Figure 11</u> for typical capability to maintain gate voltage with a 5.0  $\mu$ A load.

13. Minimum external capacitor for stable  $V_{DD}$  operation is 0.47  $\mu$ F.

14. Recommended external capacitor for the V<sub>LS</sub> regulator is 2.2 µF low ESR at each pin VLS and VLS\_CAP.

15. When V<sub>LS</sub> is less than this value, the outputs are disabled and HOLDOFF circuits are active. Recovery requires initialization when V<sub>LS</sub> rises above this threshold again. A filter delay of approximately 700 ns on the comparator output eliminates responses to spurious transients on V<sub>LS</sub>.

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                                                                   | Characteristic                                                                                                                                                                                                                         | Min.          | Тур.              | Max.             | Unit         | Notes      |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------|------------------|--------------|------------|
| CHARGE PUMP                                                              |                                                                                                                                                                                                                                        |               | 1                 |                  |              |            |
| R <sub>DS(ON)_</sub> HS<br>R <sub>DS(ON)_</sub> LS<br>V <sub>THREG</sub> | Charge pump<br>• High-side switch on resistance<br>• Low-side switch on resistance<br>• Regulation threshold difference                                                                                                                | -<br>-<br>250 | 6.0<br>5.0<br>500 | 10<br>9.4<br>900 | Ω<br>Ω<br>mV | (16), (17) |
| V <sub>CP</sub>                                                          | Charge pump output voltage<br>• I <sub>OUT</sub> = 40 mA, 6.0 V < V <sub>SYS</sub> < 8.0 V<br>• I <sub>OUT</sub> = 40 mA, V <sub>SYS</sub> > = 8.0 V                                                                                   | 8.5<br>12     | 9.5<br>-          |                  | v            | (17), (18) |
| GATE DRIVE                                                               | L                                                                                                                                                                                                                                      |               | 1                 |                  |              |            |
| R <sub>DS(ON)_H_SRC</sub>                                                | $      High-side driver on resistance (sourcing) \\            • V_{PWR} = V_{SUP} = 16 \text{ V}, -40 \text{ °C} \le T_A \le 25 \text{ °C} \\            • V_{PWR} = V_{SUP} = 16 \text{ V}, 25 \text{ °C} < T_A \le 125 \text{ °C} $ |               |                   | 6.0<br>8.5       | Ω            |            |
| R <sub>DS(ON)_H_SINK</sub>                                               | High-side driver on resistance (sinking)<br>• V <sub>PWR</sub> = V <sub>SUP</sub> = 16 V                                                                                                                                               | -             | -                 | 3.0              | Ω            |            |
| I <sub>HS_INJ</sub>                                                      | High-side current injection allowed without malfunction                                                                                                                                                                                | -             | -                 | 0.5              | А            | (17), (19) |
| R <sub>DS(ON)_L_SRC</sub>                                                | Low-side driver on resistance (sourcing)• $V_{PWR} = V_{SUP} = 16 \text{ V}, -40 \text{ °C} \le T_A \le 25 \text{ °C}$ • $V_{PWR} = V_{SUP} = 16 \text{ V}, 25 \text{ °C} < T_A \le 125 \text{ °C}$                                    |               |                   | 6.0<br>8.5       | Ω            |            |
| R <sub>DS(ON)_L_SINK</sub>                                               | Low-side driver on-resistance (sinking)<br>• V <sub>PWR</sub> = V <sub>SUP</sub> = 16 V                                                                                                                                                | -             | _                 | 3.0              | Ω            |            |
| I <sub>LS_INJ</sub>                                                      | Low-side current injection allowed without malfunction                                                                                                                                                                                 | -             | -                 | 0.5              | А            | (17), (19) |
| V <sub>GS_H</sub><br>V <sub>GS_L</sub>                                   | Gate source voltage, V <sub>PWR</sub> = V <sub>SUP</sub> = 40 V<br>• High-side, I <sub>GATE</sub> = 0<br>• Low-side, I <sub>GATE</sub> = 0                                                                                             | 13<br>13      | 14.8<br>15.4      | 16.5<br>17       | v            | (20)       |
| $V_{HS_G_HOLD}$                                                          | Reverse high-side gate holding voltage<br>• Gate output holding current = 2.0 μA<br>• Gate output holding current = 5.0 μA, V <sub>SUP</sub> <26 V<br>• Gate output holding current = 5.0 μA, V <sub>SUP</sub> <40 V                   |               | 10<br>10<br>-     | 15<br>15<br>15   | V            | (21)       |

Notes

16. When VLS is this amount below the normal VLS linear regulation threshold, the charge pump is enabled.

17. This parameter is a design characteristic, not production tested.

18. V<sub>SYS</sub> is the system voltage on the input to the charge pump. Recommended external components: 1.0 µF MLC, MUR 120 diode.

19. Current injection only occurs during output switch transitions. The IC is immune to specified injected currents for a duration of approximately 1.0 µs after an output switch transition. 1.0 µs is sufficient for all intended applications of this IC.

20. If a slightly higher gate voltage is required, larger bootstrap capacitors are required. At high duty cycles, the bootstrap voltage may not recover completely, leading to a higher output on-resistance. This effect can be minimized by using low ESR capacitors for the bootstrap and the VLS capacitors.

21. High-side gate holding voltage is the voltage between the gate and source of the high-side FET when held in an on condition. The trickle charge pump supplies bias and holding current for the high-side FET gate driver and output to maintain voltages after bootstrap events. See Figure 11 for typical 100% high-side gate voltage with a 5.0 μA load. This parameter is a design characteristic, not production tested.

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                             | Characteristic                                                                                                           | Min.                      | Тур. | Max.                   | Unit  | Notes      |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------------------------|-------|------------|
| VERCURRENT                         | COMPARATOR                                                                                                               | •                         |      | -11                    |       |            |
| V <sub>CM</sub>                    | Common mode input range                                                                                                  | 2.0                       | _    | V <sub>DD</sub> -0.02  | V     | (22)       |
| V <sub>OS_OC</sub>                 | Input offset voltage                                                                                                     | -50                       | _    | 50                     | mV    |            |
| V <sub>OC_HYST</sub>               | Overcurrent comparator threshold hysteresis                                                                              | 50                        |      | 300                    | mV    | (23)       |
| V <sub>OH</sub><br>V <sub>OL</sub> | Output voltage<br>• High level at I <sub>OH</sub> = -500 μA<br>• Low level at I <sub>OL</sub> = 500 μA                   | 0.85 V <sub>DD</sub><br>_ |      | V <sub>DD</sub><br>0.5 | V     |            |
| OLD OFF CIRC                       | UIT                                                                                                                      |                           |      |                        |       |            |
| I <sub>HOLD</sub>                  | Hold off current (at each GATE pin)<br>• 3.0 V < V <sub>SUP</sub> < 40 V, V <sub>GATE</sub> = 1.0 V                      | 10                        | _    | 300                    | μA    | (24)       |
| HASE COMPA                         | RATOR                                                                                                                    | II                        |      | 1 1                    |       |            |
| V <sub>IH_TH</sub>                 | High level input voltage threshold                                                                                       | 0.5 V <sub>SUP</sub>      | _    | 0.65 V <sub>SUP</sub>  | V     |            |
| V <sub>IL_TH</sub>                 | Low level input voltage threshold                                                                                        | 0.3 V <sub>SUP</sub>      | _    | 0.45 V <sub>SUP</sub>  | V     |            |
| V <sub>OH</sub>                    | High level output voltage at I <sub>OH</sub> = -500 µA                                                                   | 0.85 V <sub>DD</sub>      | _    | V <sub>DD</sub>        | V     |            |
| V <sub>OL</sub>                    | Low level output voltage at I <sub>OL</sub> = 500 μA                                                                     | _                         | _    | 0.5                    | V     |            |
| R <sub>IN</sub>                    | High-side source input resistance                                                                                        | -                         | 40   | -                      | kΩ    | (23), (25) |
| ESATURATION                        | DETECTOR                                                                                                                 | II                        |      | 1 1                    |       |            |
| V <sub>DES_TH</sub>                | Desaturation detector threshold                                                                                          | 1.2                       | 1.4  | 1.6                    | V     | (26)       |
| URRENT SENS                        | EAMPLIFIER                                                                                                               |                           |      |                        |       |            |
| R <sub>S</sub>                     | Recommended external series resistor (see Figure 9)                                                                      | -                         | 1.0  | -                      | kΩ    |            |
| R <sub>FB</sub>                    | Recommended external feedback resistor (see Figure 9) <ul> <li>Limited by the output voltage dynamic range</li> </ul>    | 5.0                       | _    | 15                     | kΩ    | (27)       |
| V <sub>ID</sub>                    | Maximum input differential voltage (see <u>Figure 9</u> )<br>• V <sub>ID</sub> = V <sub>AMP_P</sub> - V <sub>AMP_N</sub> | -800                      | _    | +800                   | mV    |            |
| V <sub>CM</sub>                    | Input common mode range                                                                                                  | -0.5                      | _    | 3.0                    | V     | (23), (28) |
| V <sub>OS</sub>                    | Input offset voltage<br>• $R_S = 1.0 \text{ k}\Omega$ , $V_{CM} = 0.0 \text{ V}$                                         | -15                       | _    | +15                    | mV    |            |
| δV <sub>OS</sub> /δT               | Input offset voltage drift                                                                                               | _                         | -10  | _                      | μV/°C | (23)       |
| Ι <sub>Β</sub>                     | Input bias current<br>• V <sub>CM</sub> = 2.0 V                                                                          | -200                      | _    | +200                   | nA    |            |

Notes

22. As long as one input is in the common mode range there is no phase inversion on the output.

23. This parameter is a design characteristic, not production tested.

24. The hold off circuit is designed to operate over the full operating range of V<sub>SUP</sub>. The specification indicates the conditions used in production test. Hold off is activated at V<sub>POR</sub> or V<sub>THVLS</sub>.

25. Input resistance is impedance from the high-side source and is referenced to  $V_{SS}$ . Approximate tolerance is  $\pm 20\%$ .

26. Desaturation is measured as the voltage drop below V<sub>SUP</sub>, thus the threshold is compared to the drain-source voltage of the external high-side FET. See Figure 5.

27. The current sense amplifier is unity gain stable with a phase margin of approximately 45°. See Figure 10.

28. As long as one input is within V<sub>CM</sub> the output is guaranteed to have the correct phase. Exceeding the common mode rails on one input does not cause a phase inversion on the output.

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol               | Characteristic                                                                                                                                      | Min.                 | Тур. | Max.                | Unit  | Notes     |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|---------------------|-------|-----------|
| RRENT SENS           | SE AMPLIFIER (CONTINUED)                                                                                                                            |                      |      | _ <b>ļ</b> ļ        |       | 1         |
| 1                    | Input offset current                                                                                                                                | -80                  |      | +80                 | -     |           |
| l <sub>os</sub>      | • $I_{OS} = I_{AMP_P} - I_{AMP_N}$                                                                                                                  | -00                  | _    | +00                 | nA    |           |
| δl <sub>OS</sub> /δT | Input offset current drift                                                                                                                          | -                    | 40   | -                   | pA/°C | (29)      |
|                      | Output voltage                                                                                                                                      |                      |      |                     |       |           |
| V <sub>OH</sub>      | • High level with $R_{LOAD}$ = 10 k $\Omega$ to $V_{SS}$                                                                                            | V <sub>DD</sub> -0.2 | -    | V <sub>DD</sub>     | V     |           |
| V <sub>OL</sub>      | • Low level with $R_{LOAD}$ = 10 k $\Omega$ to $V_{DD}$                                                                                             | _                    | -    | 0.2                 |       |           |
| RI                   | Differential input resistance                                                                                                                       | 1.0                  | _    | -                   | MΩ    |           |
| I <sub>SC</sub>      | Output short-circuit current                                                                                                                        | 5.0                  | -    | -                   | mA    |           |
| CI                   | Common mode input capacitance at 10 kHz                                                                                                             | -                    | -    | 10                  | pF    | (29), (3  |
| 0                    | Common mode rejection ratio at DC                                                                                                                   | 60                   | 80   |                     | dB    |           |
| C <sub>MRR</sub>     | • CMRR = 20*Log ((V <sub>OUT_DIFF</sub> /V <sub>IN_DIFF</sub> ) * (V <sub>IN_CM</sub> /V <sub>OUT_CM</sub> ))                                       | 00                   | 00   | _                   | uБ    |           |
| A <sub>OL</sub>      | Large signal open loop voltage gain (DC)                                                                                                            | -                    | 78   | _                   | dB    | (29), (30 |
| NL                   | Nonlinearity                                                                                                                                        | -1.0                 |      | +1.0                | %     | (29), (30 |
| INL                  | • RL = 1.0 k $\Omega$ , C <sub>L</sub> = 500 pF, 0.3 < V <sub>O</sub> < 4.8 V, Gain = 5.0 to 15                                                     | -1.0                 | -    | +1.0                | 70    | (), (     |
| PERVISORY            | AND CONTROL CIRCUITS                                                                                                                                |                      |      |                     |       |           |
|                      | Logic inputs (Px_LS, Px_HS, EN1, EN2)                                                                                                               |                      |      |                     |       |           |
| VIH                  | High level input voltage threshold                                                                                                                  | 2.1                  | _    | -                   | V     | (31)      |
| V <sub>IL</sub>      | Low level input voltage threshold                                                                                                                   | _                    | -    | 0.9                 |       |           |
|                      | Logic inputs (SI, SCLK, CS)                                                                                                                         |                      |      |                     |       | (31), (3  |
| V <sub>IH</sub>      | High level input voltage threshold                                                                                                                  | 2.1                  | _    | _                   | V     | (01), (0  |
| V <sub>IL</sub>      | Low level input voltage threshold                                                                                                                   |                      | -    | 0.9                 |       |           |
| V <sub>IHYS</sub>    | Input logic threshold hysteresis<br>• Inputs Px_LS, SI, SCLK, CS, Px_HS, EN1, EN2                                                                   | 100                  | 250  | 450                 | mV    | (32)      |
|                      | Input pull-down current, (Px_LS, SI, SCLK, EN1, EN2)                                                                                                |                      |      |                     |       |           |
| I <sub>INPD</sub>    | • 0.3 $V_{DD} \le V_{IN} \le V_{DD}$                                                                                                                | 8.0                  | -    | 18                  | μA    |           |
|                      |                                                                                                                                                     |                      |      |                     |       | -         |
| I <sub>INPU</sub>    | Input pull-up current, ( $\overline{CS}$ , $\overline{Px}HS$ )<br>• $0 \le V_{IN} \le 0.7 V_{DD}$                                                   | 10                   | -    | 25                  | μA    | (33)      |
|                      |                                                                                                                                                     |                      |      |                     |       | -         |
| C <sub>IN</sub>      | Input capacitance<br>• $0.0 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$                                                                   | _                    | 15   | -                   | pF    | (32)      |
| V                    | RST threshold                                                                                                                                       | 1.0                  | _    | 0.1                 | V     | (34)      |
| $V_{TH}RST}$         |                                                                                                                                                     | 1.0                  | _    | 2.1                 | V     | (° )      |
| R <sub>RST</sub>     | $\overrightarrow{\text{RST}} \text{ pull-down resistance} \\ \bullet 0.3 \text{ V}_{\text{DD}} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DD}}$ | 40                   | 60   | 85                  | kΩ    |           |
|                      |                                                                                                                                                     | 0.4                  | 1.0  | 4.5                 |       |           |
| V <sub>POR</sub>     | Power-OFF RST threshold, (V <sub>DD</sub> falling)                                                                                                  | 3.4                  | 4.0  | 4.5                 | V     |           |
| V <sub>SOH</sub>     | SO high level output voltage<br>• I <sub>OH</sub> = 1.0 mA                                                                                          | 0.9 V <sub>DD</sub>  | -    | -                   | V     |           |
| M                    | SO low level output voltage                                                                                                                         |                      |      | 0.1.1               |       |           |
| V <sub>SOL</sub>     | • I <sub>OI</sub> = 1.0 mA                                                                                                                          | -                    | -    | 0.1 V <sub>DD</sub> | V     |           |

Notes

29. This parameter is a design characteristic, not production tested.

30. Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors.

31. Logic threshold voltages derived relative to a 3.3 V 10% system.

32. This parameter is guaranteed by design, not production tested.

33. Pull-up circuits do not allow back biasing of V<sub>DD.</sub>

34. There are two elements in the RST circuit: 1) one generally lower threshold enables the internal regulator; 2) the second removes the reset from the internal logic.

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                 | Characteristic                                                                                                                                  | Min.                 | Тур. | Max.            | Unit | Notes |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-----------------|------|-------|
| JPERVISORY /           | AND CONTROL CIRCUITS                                                                                                                            |                      |      | •               | •    | •     |
| I <sub>SO_LEAK_T</sub> | SO tri-state leakage current<br>• $\overline{CS}$ = 0.7 V <sub>DD</sub> , 0.3 V <sub>DD</sub> $\leq$ V <sub>SO</sub> $\leq$ 0.7 V <sub>DD</sub> | -1.0                 | _    | 1.0             | μA   |       |
| C <sub>SO_T</sub>      | SO tri-state capacitance $^{(35), (36)}$<br>• 0.0 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V                                                         | -                    | 15   | _               | pF   |       |
| V <sub>OH</sub>        | INT high level output voltage<br>• I <sub>OH</sub> = -500 μA                                                                                    | 0.85 V <sub>DD</sub> | _    | V <sub>DD</sub> | V    |       |
| V <sub>OL</sub>        | INT low level output voltage<br>• I <sub>OL</sub> = 500 μA                                                                                      | _                    | _    | 0.5             | V    |       |
| IERMAL WARI            | NING                                                                                                                                            |                      | 1    |                 |      |       |
| Τ                      | Thermal warning temperature (35), (37)                                                                                                          | 150                  | 170  | 185             | ംറ   |       |

 T<sub>WARN</sub>
 Thermal warning temperature <sup>(35), (37)</sup>
 150
 170
 185
 °C

 T<sub>HYST</sub>
 Thermal hysteresis <sup>(35)</sup>
 8.0
 10
 12
 °C

Notes

35. This parameter is guaranteed by design, not production tested.

36. This parameter applies to the OFF state (tri-stated) condition of SO is guaranteed by design but is not production tested.

37. The Thermal Warning circuit does not force IC shutdown above this temperature. It is possible to set a bit in the MASK register to generate an interrupt when overtemperature is detected, and the status bit always indicates if any of the three individual Thermal Warning circuits in the IC sense a fault.

### 4.3 Dynamic electrical characteristics

#### Table 5. Dynamic electrical characteristics

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol              | Characteristic                                                                                                 | Min. | Тур. | Max. | Unit | Notes      |
|---------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|------|------------|
| TERNAL REGU         | JLATORS                                                                                                        |      |      |      |      | 1          |
| t <sub>PU_VDD</sub> | $V_{DD}$ power-up time (Until INT High)<br>• 8.0 V $\leq$ V <sub>PWR</sub>                                     | _    | _    | 2.0  | ms   | (38), (39) |
| t <sub>PU_VLS</sub> | VLS power-up time<br>• $16 \text{ V} \le \text{V}_{PWR}$                                                       | _    | _    | 2.0  | ms   | (39), (40) |
| ARGE PUMP           |                                                                                                                |      | I    |      | I    | 1          |
| f <sub>OSC</sub>    | Charge pump oscillator frequency                                                                               | 90   | 125  | 190  | kHz  |            |
| SR <sub>CP</sub>    | Charge pump slew rate                                                                                          | _    | 100  | -    | V/µs | (41)       |
| ATE DRIVE           |                                                                                                                |      | 1    | 1    | 1    | 1          |
| t <sub>ONH</sub>    | High-side turn on time<br>• Transition time from 1.0 V to 10 V, Load: C = 500 pF, Rg = 0, ( <u>Figure 7</u> )  | _    | 20   | 35   | ns   | (42)       |
| t <sub>D_ONH</sub>  | High-side turn on delay<br>• Delay from command to 1.0 V, ( <u>Figure 7</u> )                                  | 130  | 265  | 386  | ns   | (43)       |
| t <sub>OFFH</sub>   | High-side turn off time<br>• Transition time from 10 V to 1.0 V, Load: C = 500 pF, Rg = 0, ( <u>Figure 8</u> ) | -    | 20   | 35   | ns   | (42)       |
| t <sub>D_OFFH</sub> | High-side turn off delay<br>• Delay from command to 10 V, ( <u>Figure 8</u> )                                  | 130  | 265  | 386  | ns   | (43)       |
| t <sub>ONL</sub>    | Low-side turn on time<br>• Transition time from 1.0 V to 10 V, Load: C = 500 pF, Rg = 0, ( <u>Figure 7</u> )   | _    | 20   | 35   | ns   | (42)       |
| t <sub>D_ONL</sub>  | Low-side turn on delay<br>• Delay from command to 1.0 V, ( <u>Figure 7</u> )                                   | 130  | 265  | 386  | ns   | (43)       |
|                     | Low-side turn off time<br>• Transition time from 10 V to 1.0 V, Load: C = 500 pF, Rg = 0, ( <u>Figure 8</u> )  | -    | 20   | 35   | ns   | (42)       |
| t <sub>D_OFFL</sub> | Low-side turn off delay<br>• Delay from command to 10 V, ( <u>Figure 8</u> )                                   | 130  | 265  | 386  | ns   | (43)       |
| t <sub>D_DIFF</sub> | Same phase command delay match                                                                                 | -20  | 0.0  | +20  | ns   | (44)       |
| t <sub>DUR</sub>    | Thermal filter duration                                                                                        | 8.0  | -    | 30   | μs   | (45)       |

Notes

38. The power-up time of the IC depends in part on the time required for this regulator to charge up the external filter capacitor on V<sub>DD</sub>.

39. This specification is based on capacitance of 0.47 µF on VDD, 2.2 µF on VLS and 2.2 µF on VLS CAP.

40. The power-up time of the IC depends in part on the time required for this regulator to charge up the external filter capacitors on VLS and VLS\_CAP. This delay includes the expected time for V<sub>DD</sub> to rise.

41. The charge pump operating at 12 V V<sub>SYS</sub>, 1.0  $\mu$ F pump capacitor, MUR120 diodes and 47  $\mu$ F filter capacitor.

42. This parameter is guaranteed by characterization, not production tested.

43. These delays include all logic delays except deadtime. All internal logic is synchronous with the internal clock. The total delay includes one clock period for state machine decision block, an additional clock period for FULLON mux logic, input synchronization time and output driver propagation delay. Subtract one clock period for operation in FULLON mode which bypasses the state machine decision block. Synchronization time accounts for up to one clock period of variation. See Figure 6.

44. The maximum separation or overlap of the high and low-side gate drives, due to propagation delays when commanding one ON and the other OFF simultaneously, is guaranteed by design.

45. The output of the overtemperature comparator goes through a digital filter before generating a warning or interrupt.

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                           | Characteristic                                                                                                                       | Min. | Тур. | Max.       | Unit | Notes      |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|------|------------|------|------------|
| ATE DRIVE (CO                    | DNTINUED)                                                                                                                            | 1    | 1    | 11         |      | _          |
| t <sub>DC</sub>                  | Duty cycle                                                                                                                           | 0.0  | -    | 96         | %    | (46), (47) |
| t <sub>DC</sub>                  | 100% duty cycle duration                                                                                                             | _    | -    | Unlimited  | S    | (46), (47) |
| t <sub>MAX</sub>                 | Maximum programmable deadtime                                                                                                        | 10.2 | 15   | 19.6       | μs   | (48)       |
| VERCURRENT                       | COMPARATOR                                                                                                                           |      |      | 1 1        |      |            |
| t <sub>oc</sub>                  | Overcurrent protection filter time                                                                                                   | 0.9  | -    | 3.5        | μs   |            |
| t <sub>ROC</sub>                 | Rise time (OC_OUT)<br>• 10% - 90%, C <sub>L</sub> = 100 pF                                                                           | 10   | -    | 240        | ns   |            |
| t <sub>FOC</sub>                 | Fall time (OC_OUT)<br>• 90% - 10%, C <sub>L</sub> = 100 pF                                                                           | 10   | -    | 200        | ns   |            |
| ESATURATION                      | DETECTOR AND PHASE COMPARATOR                                                                                                        |      |      | 1          |      |            |
| t <sub>R</sub><br>t <sub>F</sub> | Phase comparator propagation delay time to 50% of $V_{DD}$ ; $C_L \le 100 \text{ pF}$<br>• Rising edge delay<br>• Falling edge delay |      |      | 200<br>350 | ns   |            |
| t <sub>MATCH</sub>               | Phase comparator match (prop delay mismatch of three phases)<br>• $C_L = 100 \text{ pF}$                                             | _    | _    | 100        | ns   | (46)       |
| t <sub>BLANK</sub>               | Desaturation and phase error blanking time                                                                                           | 4.7  | 7.1  | 9.1        | μs   | (49)       |
| t <sub>FILT</sub>                | Desaturation filter time (Filter time is digital)<br>• Fault must be present for this time to trigger                                | 640  | 937  | 1231       | ns   | (46)       |
| URRENT SENS                      | EAMPLIFIER                                                                                                                           |      | 1    | 1 1        |      |            |
| t <sub>SETTLE</sub>              | Output settle time to 99%<br>• RL = 1.0 k $\Omega$ , C <sub>L</sub> = 500 pF, 0.3 V < V <sub>O</sub> < 4.8 V, Gain = 5 to 15         | _    | 1.0  | 2.0        | μs   | (46), (50) |
| t <sub>IS_RISE</sub>             | Output rise time to 90%<br>• RL = 1.0 kΩ, $C_L$ = 500 pF, 0.3 V < $V_O$ < 4.8 V, Gain = 5.0 to 15                                    | _    | _    | 1.0        | μs   | (51)       |
| t <sub>IS_FALL</sub>             | Output fall time to 10%<br>• RL = 1.0 kΩ, C <sub>L</sub> = 500 pF, 0.3 V < V <sub>O</sub> < 4.8 V, Gain = 5.0 to 15                  | _    | _    | 1.0        | μs   | (51)       |
| $SR_5$                           | Slew rate at gain = 5.0<br>• RL = 1.0 k $\Omega$ , C <sub>L</sub> = 20 pF                                                            | 5.0  | _    | _          | V/µs | (46)       |
| f <sub>M</sub>                   | Phase margin at gain = 5.0                                                                                                           | -    | 30   | _          | ٥    | (46)       |

Notes

46. This parameter is guaranteed by design, not production tested.

As duty cycle approaches the limit of 100% or 0% there is a maximum and minimum which is not achievable due to deadtime, propagation delays, 47. switching times and charge time of the bootstrap capacitor (for the high-side FET). 0% is available by definition (FET always OFF) and unlimited ON (100%) is possible as long as gate charge maintenance current is within the trickle charge pump capacity.

A minimum deadtime of 0.0 can be set via an SPI command. When deadtime is set via a DEADTIME command, a minimum of 1 clock cycle duration 48. and a maximum of 255 clock cycles is set using the internal time base clock as a reference. Commands exceeding this value limits at this value.

49. Blanking time, t<sub>BLANK</sub>, is applied to all phases simultaneously when switching ON any output FET. This precludes false errors due to system noise during the switching event.

Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors. 50.

Rise and fall times are measured from the transition of a step function on the input to 90% of the change in output voltage. 51.

Characteristics noted under conditions 8.0 V  $\leq$  V<sub>PWR</sub> = V<sub>SUP</sub>  $\leq$  40 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol               | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Min.           | Тур. | Max. | Unit | Notes     |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------|------|-----------|
| URRENT SENS          | E AMPLIFIER (CONTINUED)                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>I</b>       | 1    | 1    |      |           |
| G <sub>BW</sub>      | Unity gain bandwidth<br>• RL = 1.0 k $\Omega$ , C <sub>L</sub> = 100 pF                                                                                                                                                                                                                                                                                                                                                                                                      | -              | 20   | _    | MHz  | (52)      |
| $BW_{G}$             | Bandwidth at gain = 15<br>• $R_L$ = 1.0 k $\Omega$ , $C_L$ = 50 pF                                                                                                                                                                                                                                                                                                                                                                                                           | 2.0            | _    | _    | MHz  | (52)      |
| CMR                  | $\label{eq:common mode rejection (CMR) with V_{IN} \\ \bullet V_{IN\_CM} = 400 \text{ mV*sin}(2*\pi*\text{freq*t}) \\ \bullet V_{IN\_DIF} = 0.0 \text{ V}, \text{ RS} = 1.0 \text{ k}\Omega \\ \bullet \text{ R}_{FB} = 15 \text{ k}\Omega, \text{ V}_{REFIN} = 0.0 \text{ V} \\ \text{CMR} = 20*\text{Log}(V_{OUT}/V_{IN\_CM}) \\ \bullet \text{ Freq} = 100 \text{ kHz} \\ \bullet \text{ Freq} = 1.0 \text{ MHz} \\ \bullet \text{ Freq} = 10 \text{ MHz} \\ \end{array}$ | 50<br>40<br>30 |      |      | dB   | (52)      |
|                      | AND CONTROL CIRCUITS                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                | 1    | ll.  | I.   | _         |
| t <sub>PROP</sub>    | EN1 and EN2 propagation delay                                                                                                                                                                                                                                                                                                                                                                                                                                                | -              | -    | 280  | ns   | 1         |
| t <sub>RINT</sub>    | INT rise time CL = 100 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10             | -    | 250  | ns   |           |
| t <sub>FINT</sub>    | INT fall time CL = 100 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10             | -    | 200  | ns   |           |
| t <sub>PROPINT</sub> | INT propagation time                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -              | -    | 250  | ns   |           |
| t <sub>TRRST</sub>   | RST transition time (rise and fall)                                                                                                                                                                                                                                                                                                                                                                                                                                          | -              | -    | 1.25 | μs   | (52),(53  |
| PI INTERFACE         | TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ł              |      | 1    |      | _         |
| f <sub>OP</sub>      | Maximum frequency of SPI operation                                                                                                                                                                                                                                                                                                                                                                                                                                           | _              |      | 4.0  | MHz  | <u> </u>  |
| f <sub>TB</sub>      | Internal time base                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 13             | 17   | 25   | MHz  | 1         |
| TC <sub>TB</sub>     | Internal time base drift from value at 25 °C                                                                                                                                                                                                                                                                                                                                                                                                                                 | -5.0           | -    | 5.0  | %    | (52)      |
| t <sub>LEAD</sub>    | Falling edge of $\overline{CS}$ to rising edge of SCLK (required setup time)                                                                                                                                                                                                                                                                                                                                                                                                 | 100            | -    | _    | ns   | (52)      |
| t <sub>LAG</sub>     | Falling edge of SCLK to rising edge of $\overline{CS}$ (required setup time)                                                                                                                                                                                                                                                                                                                                                                                                 | 100            | -    | _    | ns   | (52)      |
| t <sub>sisu</sub>    | SI to falling edge of SCLK (required setup time)                                                                                                                                                                                                                                                                                                                                                                                                                             | 25             | -    | _    | ns   | (52)      |
| t <sub>SIHOLD</sub>  | Falling edge of SCLK to SI (required setup time)                                                                                                                                                                                                                                                                                                                                                                                                                             | 25             | _    | _    | ns   | (52)      |
| t <sub>RSI</sub>     | SI, CS, SCLK signal rise time                                                                                                                                                                                                                                                                                                                                                                                                                                                | _              | 5.0  | _    | ns   | (52), (5  |
| t <sub>FSI</sub>     | SI, CS, SCLK signal fall time                                                                                                                                                                                                                                                                                                                                                                                                                                                | _              | 5.0  | -    | ns   | (52), (5- |
| t <sub>SOEN</sub>    | Time from falling edge of $\overline{CS}$ to SO low-impedance                                                                                                                                                                                                                                                                                                                                                                                                                | -              | 55   | 100  | ns   | (52), (5  |
| t <sub>SODIS</sub>   | Time from rising edge of CS to SO high-impedance                                                                                                                                                                                                                                                                                                                                                                                                                             | -              | 100  | 125  | ns   | (52), (5  |
| t <sub>VALID</sub>   | Time from rising edge of SCLK to SO data valid                                                                                                                                                                                                                                                                                                                                                                                                                               | -              | 80   | 125  | ns   | (52), (5  |
| t <sub>DT</sub>      | Time from rising edge of $\overline{CS}$ to falling edge of the next $\overline{CS}$                                                                                                                                                                                                                                                                                                                                                                                         | 200            | -    | -    | ns   | (52)      |

Notes

52. This parameter is guaranteed by design, not production tested.

53.  $t_{TRRST}$  is given as a design guideline. The bounds for this specification are VPWR  $\leq$  58 V, total capacitance on VLS > 1.0  $\mu$ F.

54. Rise and fall time of incoming SI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.

55. Time required for valid output status data to be available on SO pin.

56. Time required for output states data to be terminated at SO pin.

57. Time required to obtain valid data out from SO following the rise of SCLK with 200 pF load.

### 4.4 Timing diagrams



Figure 6. Deadtime control delays

EN2 RST







Figure 8. Driver turn-off time and turn-off delay



Figure 9. Current amplifier and input waveform (V<sub>IN</sub> voltage across  $R_{SENSE}$ )



Figure 10. Typical amplifier open-loop gain and phase vs. frequency



Figure 11. Typical high-side 100% on gate voltage with 5.0  $\mu A$  gate load

## 5 Functional descriptions

### 5.1 Introduction

The 33GD3000 provides an interface between an MCU and the large FETs used to drive three phase loads. A typical load FET may have an on resistance of 4.0 m $\Omega$  or less and could require a gate charge of over 400 nC to fully turn on. The IC can operate in automotive 12 V to 42 V environments.

Because there are so many methods of controlling three phase systems, the IC enforces few constraints on driving the FETs. It does provide deadtime (cross-over) blanking and logic, both of which can be overridden, ensuring both FETs in a phase are not simultaneously enabled. An SPI port is used to configure the IC modes.

### 5.2 Functional pin description

#### 5.2.1 Phase A (PHASEA)

This pin is the totem pole output of the Phase A comparator. This output is low when the voltage on Phase A high-side source (source of the high-side load FET) is less than 50 percent of V<sub>SUP</sub>.

#### 5.2.2 Power Ground (PGND)

This pin is power ground for the charge pump. It should be connected to VSS, however routing to a single point ground on the PCB may help to isolate charge pump noise.

#### 5.2.3 Enable 1 and Enable 2 (EN1, EN2)

Both of these logic signal inputs must be high to enable any gate drive output. When either or both are low, the internal logic (SPI port, etc.) still functions normally, but all gate drives are forced off (external power FET gates pulled low). The signal is asynchronous. When EN1 and EN2 return high to enable the outputs, each LS driver must be pulsed ON before the corresponding HS driver can be commanded ON. This ensures the bootstrap capacitors are charged. See Initialization requirements on page <u>39</u>.

#### 5.2.4 Reset (RST)

When the reset pin is low the integrated circuit (IC) is in a low power state. In this mode all outputs are disabled, internal bias circuits are turned <u>off</u>, and a small pull-down current is applied to the output gate drives. The internal logic is reset within 77 ns of RESET going low. When RST is low, the IC consumes minimal current.

#### 5.2.5 Charge Pump Out (PUMP)

This pin is the switching node of the charge pump circuit. The output of the internal charge pump support circuit. When the charge pump is used, it is connected to the external pumping capacitor. This pin may be left floating if the charge pump is not required.

#### 5.2.6 Charge Pump Input (VPUMP)

This pin is the input supply for the charge pump circuit. When the charge pump is required, this pin should be connected to a polarity protected supply. This input should never be connected to a supply greater than 40 V. If the charge pump is not required this pin may be left floating.

#### 5.2.7 VSUP Input (VSUP)

The supply voltage pin should be connected to the common connection of the high-side FETs. It is the reference bias for the Phase Comparators and Desaturation Comparator. It is also used to provide power to the internal steady state trickle charge pump and to energize the hold off circuit.

#### 5.2.8 Phase B (PHASEB)

This pin is the totem pole output of the Phase B comparator. This output is low when the voltage on Phase B high-side source (source of the high-side load FET) is less than 50 percent of  $V_{SUP}$ .

#### 5.2.9 Phase C (PHASEC)

This pin is the totem pole output of the Phase C comparator. This output is low when the voltage on Phase C high-side source (source of the high-side load FET) is less than 50 percent of  $V_{SUP}$ .

### 5.2.10 Phase A High-side Input (PA\_HS)

This input logic signal pin enables the high-side driver for Phase A. The signal is active low, and is pulled up by an internal current source.

### 5.2.11 Phase A Low-side Input (PA\_LS)

This input logic signal pin enables the low-side driver for Phase A. The signal is active high, and is pulled down by an internal current sink.

### 5.2.12 VDD Voltage Regulator (VDD)

VDD is an internally generated 5.0 V supply. The internal regulator provides continuous power to the IC and is a supply reference for the SPI port. A 0.47  $\mu$ F (min.) decoupling capacitor must be connected to this pin. This regulator is intended for internal IC use and can supply only a small (1.0 mA) external load current.

A power-on-reset (POR) circuit monitors this pin and until the voltage rises above the threshold, the internal logic resets; driver outputs are tri-stated, and SPI communication disabled. The VDD regulator can be disabled by asserting the RST signal low. The VDD regulator is powered from the VPWR pin.

### 5.2.13 Phase B High-side Control Input (PB\_HS)

This pin is the input logic signal, enabling the high-side driver for Phase B. The signal is active low, and is pulled up by an internal current source.

### 5.2.14 Phase B Low-side Input (PB\_LS)

This pin is the input logic signal, enabling the low-side driver for Phase B. The signal is active high, and is pulled down by an internal current sink.

#### 5.2.15 Interrupt (INT)

The Interrupt pin is a totem pole logic output. When a fault is detected, this pin pulls high until it is cleared by executing the Clear Interrupt command via the SPI port. The faults capable of causing an interrupt can be masked via the MASK0 and MASK1 SPI registers to customize the response.

### 5.2.16 Chip Select (CS)

Chip select is a logic input which frames the SPI commands and enables the SPI port. This signal is active low, and is pulled up by an internal current source.

### 5.2.17 Serial In (SI)

The Serial In pin is used to input data to the SPI port. Clocked on the falling edge of SCLK, it is the most significant bit (MSB) first. This pin is pulled down by an internal current sink.

#### 5.2.18 Serial Clock (SCLK)

This logic input is the clock is used for the SPI port. The SCLK typically runs at 3.0 MHz (up to 5.0 MHz) and is pulled down by an internal current sink.

#### 5.2.19 Serial Out (SO)

Output data for the SPI port streams from this pin. It is tri-stated until  $\overline{CS}$  is low. New data appears on rising edges of SCLK in preparation for latching by the falling edge of SCLK on the master.

### 5.2.20 Phase C Low-side Input (PC\_LS)

This input logic pin enables the low-side driver for Phase C. This pin is an active high, and is pulled down by an internal current sink.

### 5.2.21 Phase C High-side Input (PC\_HS)

This input logic pin enables the high-side driver for Phase C. This signal is active low, and is pulled up by an internal current source.

### 5.2.22 Amplifier Output (AMP\_OUT)

This pin is the output for the current sensing amplifier. It is also the sense input to the overcurrent comparator.

### 5.2.23 Amplifier Inverting Input (AMP\_N)

The inverting input to the current sensing amplifier.

#### 5.2.24 Amplifier Non-Inverting Input (AMP\_P)

The non-inverting input to the current sensing amplifier.

#### 5.2.25 Overcurrent Comparator Output (OC\_OUT)

The overcurrent comparator output is a totem pole logic level output. A logic high indicates an overcurrent condition.

#### 5.2.26 Overcurrent Comparator Threshold (OC\_TH)

This input sets the threshold level of the overcurrent comparator.

#### 5.2.27 Voltage Source Supply (VSS)

VSS is the ground reference for the logic interface and power supplies.

#### 5.2.28 Ground (GND0,GND1)

These two pins are connected internally to VSS by a 1.0  $\Omega$  resistor. They provide device substrate connections and also the primary return path for ESD protection.

#### 5.2.29 VLS Regulator Capacitor (VLS\_CAP)

This connection is for a capacitor which provides a low-impedance for switching currents on the gate drive. A low ESR decoupling capacitor, capable of sourcing the pulsed drive currents must be connected between this pin and VSS. This is the same DC node as VLS, but it is physically placed on the opposite end of the IC to minimize the source impedance to the gate drive circuits.

#### 5.2.30 Phase C Low-side Source (PC\_LS\_S)

The phase C low-side source is the pin used to return the gate currents from the low-side FET. Best performance is realized by connecting this node directly to the source of the low-side FET for phase C.

### 5.2.31 Phase C Low-side Gate (PC\_LS\_G)

This is the gate drive for the Phase C low-side output FET. It provides high-current through a low-impedance to turn on and off the lowside FET. A low-impedance drive ensures transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FET. This output has also been designed to resist the influence of negative currents.

#### 5.2.32 Phase C High-side Source (PC\_HS\_S)

The source connection for the Phase C high-side output FET is the reference voltage for the gate drive on the high-side FET and also the low-voltage end of the bootstrap capacitor.

#### 5.2.33 Phase C High-side Gate (PC\_HS\_G)

This is the gate drive for the Phase C high-side output FET. This pin provides the gate bias to turn the external FET on or off. The gate voltage is limited to about 15 V above the FET source voltage. A low-impedance drive is used, ensuring transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FETs. This output has also been designed to resist the influence of negative currents.

### 5.2.34 Phase C Bootstrap (PC\_BOOT)

This is the bootstrap capacitor connection for Phase C. A capacitor connected between PC\_HS\_S and this pin provides the gate voltage and current to drive the external FET gate. Typically, the bootstrap capacitor selection is 10 to 20 times the gate capacitance. The voltage across this capacitor is limited to about 15 V.

#### 5.2.35 Phase B Low-side Source (PB\_LS\_S)

The Phase B low-side source is the pin used to return the gate currents from the Low-side FET. Best performance is realized by connecting this node directly to the source of the low-side FET for Phase B.

#### 5.2.36 Phase B Low-side Gate (PC\_LS\_G)

This is the gate drive for the Phase B low-side output FET. It provides high-current through a low-impedance to turn on and off the lowside FET. A low-impedance drive ensures transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FET. This output has also been designed to resist the influence of negative currents.

#### 5.2.37 Phase B High-side Source (PB\_HS\_S)

The source connection for the Phase B high-side output FET is the reference voltage for the gate drive on the high-side FET and also the low-voltage end of the bootstrap capacitor.

### 5.2.38 Phase B High-side Gate (PB\_HS\_G)

This is the gate drive for the Phase B high-side output FET. This pin provides the gate bias to turn the external FET on or off. The gate voltage is limited to about 15 V above the FET source voltage. A low-impedance drive is used, ensuring transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FETs. This output has also been designed to resist the influence of negative currents.

#### 5.2.39 Phase B Bootstrap (PB\_BOOT)

This is the bootstrap capacitor connection for phase B. A capacitor connected between PC\_HS\_S and this pin provides the gate voltage and current to drive the external FET gate. Typically, the bootstrap capacitor selection is 10 to 20 times the gate capacitance. The voltage across this capacitor is limited to about 15 V.

#### 5.2.40 PHASE A Low-side Source (PA\_LS\_S)

The Phase A low-side source is the pin used to return the gate currents from the low-side FET. Best performance is realized by connecting this node directly to the source of the low-side FET for phase A.

#### 5.2.41 Phase A Low-side Gate (PA\_LS\_G)

This is the gate drive for the Phase A low-side output FET. It provides high-current through a low-impedance to turn on and off the lowside FET. A low-impedance drive ensures transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FET. This output has also been designed to resist the influence of negative currents.

#### 5.2.42 Phase A High-side Source (PA\_HS\_S)

The source connection for the Phase A high-side output FET is the reference voltage for the gate drive on the high-side FET and also the low-voltage end of the bootstrap capacitor.

#### 5.2.43 Phase A High-side Gate (PA\_HS\_G)

This is the gate drive for the Phase A high-side output FET. This pin provides the gate bias to turn the external FET on or off. The gate voltage is limited to about 15 V above the FET source voltage. A low-impedance drive is used, ensuring transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FETs. This output has also been designed to resist the influence of negative currents.

### 5.2.44 Phase A Bootstrap (PA\_BOOT)

This is the bootstrap capacitor connection for phase A. A capacitor connected between PC\_HS\_S and this pin provides the gate voltage and current to drive the external FET gate. Typically, the bootstrap capacitor selection is 10 to 20 times the gate capacitance. The voltage across this capacitor is limited to about 15 V.

#### 5.2.45 VLS Regulator (VLS)

VLS is the gate drive power supply regulated at approximately 15 V. This is an internally generated supply from VPWR. It is the source for the low-side gate drive voltage, and also the High-side bootstrap source. A low ESR decoupling capacitor, capable of sourcing the pulsed drive currents, must be connected between this pin and VSS.

#### 5.2.46 VPWR Input (VPWR)

VPWR is the power supply input for VLS and VDD. Current flowing into this input recharges the bootstrap capacitors as well as supplying power to the low-side gate drivers and the VDD regulator. An internal regulator regulates the actual gate voltages. This pin can be connected to system battery voltage if power dissipation is not a concern.

### 5.2.47 Exposed Pad (EP)

The primary function of the exposed pad is to conduct heat out of the device. This pad may be connected electrically to the substrate of the device. The device performs as specified with the exposed pad un-terminated (floating). However, it is recommended the exposed pad be terminated to pin 29 (VSS) and the system ground.