# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Multi-output DC/DC Regulator for QorlQ LS1/T1 Family of Communications Processors

The 34VR500 is a high performance, highly integrated, multi-output, SMARTMOS, DC/DC regulator solution, with integrated power MOSFETs ideally suited for the LS1/T1 family of communication processors. Integrating four switching and five linear regulators, the 34VR500 provides power to the complete system, including the processor, DDR memory, and system peripherals.

#### Features:

- · Four buck converters:
  - SW1: 4.5 A
  - SW2: 2.0 A
  - SW3: 2.5 A
  - SW4: 1.0 A, (VTT tracking regulator)
- · Five general purpose linear regulators
- DDR termination reference voltage (DDR3L and DDR4)
- · Programmable low-power modes
- I<sup>2</sup>C control of all the regulators
- · Power Control Logic with processor interface and event detection
- Auto qualified AEC Q100 grade 2



- Internet of Things (IoT) gateway
- Mobile wireless router
- MFP printer
- Network attached storage
- Automatic teller machine



Figure 1. 34VR500 Simplified Application Diagram



© Freescale Semiconductor, Inc., 2014-2015. All rights reserved.



# **Table of Contents**

| 1 | Orderable Parts                             | . 3 |
|---|---------------------------------------------|-----|
| 2 | Internal Block Diagram                      | . 4 |
| 3 | Pin Connections                             | 5   |
|   | 3.1 Pinout Diagram                          | . 5 |
|   | 3.2 Pin Definitions                         | . 5 |
| 4 | General Product Characteristics             | . 8 |
|   | 4.1 Absolute Maximum Ratings                | . 8 |
|   | 4.2 Thermal Characteristics                 | . 9 |
|   | 4.3 Electrical Characteristics              | 10  |
| 5 | General Description                         | 12  |
|   | 5.1 Features                                | 12  |
|   | 5.2 Functional Block Diagram                | 13  |
|   | 5.3 Functional Description                  | 13  |
| 6 | Functional Block Requirements and Behaviors | 15  |
|   | 6.1 Start-up                                | 15  |
|   | 6.2 16 MHz and 32 kHz Clocks                | 18  |
|   | 6.3 Bias and References Block Description   | 19  |
|   | 6.4 Power Generation                        | 22  |
|   | 6.5 Control Interface I2C Block Description | 65  |
| 7 | Typical Applications                        | 76  |
|   | 7.1 Introduction                            | 76  |
|   | 7.2 Bill of Materials                       | 77  |
|   | 7.3 34VR500 Layout Guidelines               | 79  |
|   | 7.4 Thermal Information                     | 81  |
| 8 | Packaging                                   | 83  |
|   | 8.1 Packaging Dimensions                    | 83  |
| 9 | Revision History                            | 87  |



# 1 Orderable Parts

This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a part number search for the following device numbers.

Table 1. Orderable Part Variations

| Part Number   | Temperature<br>(T <sub>A</sub> ) | Package       | SW4 VTT Mode | Processor     | Reference Design                      | DDR Memory            | Notes   |
|---------------|----------------------------------|---------------|--------------|---------------|---------------------------------------|-----------------------|---------|
| MC34VR500V1ES |                                  |               | Enabled      | LS1020/21/22A | LS1021A IOT<br>Gateway<br>TWR-LS1021A | DDR3L (VTT = 0.675 V) |         |
| MC34VR500V2ES |                                  |               | Disabled     |               |                                       | N/A                   |         |
| MC34VR500V3ES | -40 °C to 105 °C                 | 56 QFN 8x8 mm | Enabled      |               |                                       |                       | (1) (2) |
| MC34VR500V4ES |                                  |               | Enabled      | LS1043/23A    | LS1043ARDB<br>T1023RDB                | DDR4 (VTT = 0.6 V)    |         |
| MC34VR500V5ES |                                  |               | Enabled      | T1023/13      |                                       | DDR3L (VTT = 0.675 V) |         |

Notes

2. Refer <u>Table 8</u> for the start-up configuration.

<sup>1.</sup> For Tape and Reel add an R2 suffix to the part number.



2 Internal Block Diagram



Figure 2. 34VR500 Simplified Internal Block Diagram



# 3 Pin Connections

### 3.1 Pinout Diagram



Figure 3. 34VR500 Pinout Diagram

### 3.2 Pin Definitions

| Table 2. 34VR500 Pin Definition | ons |
|---------------------------------|-----|
|---------------------------------|-----|

| Pin Number                      | Pin Name | Pin<br>Function                                                             | Max. Rating | Туре                                         | Definition                               |
|---------------------------------|----------|-----------------------------------------------------------------------------|-------------|----------------------------------------------|------------------------------------------|
| 1                               | INTB     | 0                                                                           | 3.6 V       | Digital                                      | Open drain interrupt signal to processor |
| 2, 6, 16, 33,<br>42, 44, 45, 46 | DNC      | _                                                                           | _           | Reserved                                     | Leave floating                           |
| 3                               | PORB     | 0                                                                           | 3.6 V       | Digital                                      | Open drain reset output to processor.    |
| 4                               | STBY     | I                                                                           | 3.6 V       | Digital                                      | Standby input signal from processor      |
| 5                               | ICTEST1  | ST1 I 7.5 V Digital/<br>Analog Reserved pin. Connect to GND in application. |             | Reserved pin. Connect to GND in application. |                                          |



#### Table 2. 34VR500 Pin Definitions (continued)

| Pin Number | Pin Name             | Pin<br>Function | Max. Rating | Туре               | Definition                                                                                                                                                                                              |  |  |
|------------|----------------------|-----------------|-------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7, 10, 12  | PVIN1 <sup>(3)</sup> | I               | 4.8 V       | Analog             | Input to SW1 regulator. Bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to the pin as possible.                                                    |  |  |
| 8, 9, 11   | LX1 <sup>(3)</sup>   | 0               | 4.8 V       | Analog             | SW1 switching node connection                                                                                                                                                                           |  |  |
| 13         | FB1 <sup>(3)</sup>   | I               | 3.6 V       | Analog             | Output voltage feedback for SW1. Route this trace separately from the high current path and terminate at the output capacitance.                                                                        |  |  |
| 14         | SGND1                | GND             | -           | GND                | Signal ground for SW1 regulator. Connect to ground plane directly.                                                                                                                                      |  |  |
| 15         | SGND2                | GND             | -           | GND                | Signal ground for SW2 and SW4 regulators. Connect to ground plane directly.                                                                                                                             |  |  |
| 17         | VLDOIN1              | I               | 3.6 V       | Analog             | Input supply for LDO1. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible.                                                                                            |  |  |
| 18         | LDO1                 | 0               | 2.5 V       | Analog             | LDO1 regulator output, Bypass with a 4.7 $\mu\text{F}$ ceramic output capacitor.                                                                                                                        |  |  |
| 19         | FB4 <sup>(3)</sup>   | I               | 3.6 V       | Analog             | Output voltage feedback for SW4. Route this trace separately from the high current path and terminate at the output capacitance.                                                                        |  |  |
| 20         | PVIN4 <sup>(3)</sup> | I               | 4.8 V       | Analog             | Input to SW4 regulator. Bypass with at least a 4.7 $\mu$ F ceramic capacitor and a 0.1 $\mu$ F decoupling capacitor as close to the pin as possible.                                                    |  |  |
| 21         | LX4 <sup>(3)</sup>   | 0               | 4.8 V       | Analog             | Regulator 4 switching node connection                                                                                                                                                                   |  |  |
| 22         | LX2 <sup>(3)</sup>   | 0               | 4.8 V       | Analog             | Regulator 2 switching node connection                                                                                                                                                                   |  |  |
| 23, 24     | PVIN2 <sup>(3)</sup> | I               | 4.8 V       | Analog             | Input to SW2 regulator. Connect pins 23 and 24 together and bypass with at least a 4.7 $\mu\text{F}$ ceramic capacitor and a 0.1 $\mu\text{F}$ decoupling capacitor as close to these pins as possible. |  |  |
| 25         | FB2 <sup>(3)</sup>   | I               | 3.6 V       | Analog             | Output voltage feedback for SW2. Route this trace separately from the high current path and terminate at the output capacitance.                                                                        |  |  |
| 26         | LDO2                 | 0               | 3.6 V       | Analog             | LDO2 regulator output. Bypass with a 2.2 $\mu F$ ceramic output capacitor.                                                                                                                              |  |  |
| 27         | VLDOIN23             | I               | 3.6 V       | Analog             | Input supply for LDO2 and LDO3. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible.                                                                                   |  |  |
| 28         | LDO3                 | 0               | 3.6 V       | Analog             | LDO3 regulator output, Bypass with a 4.7 $\mu\text{F}$ ceramic output capacitor.                                                                                                                        |  |  |
| 29         | VHALF                | I               | 3.6 V       | Analog             | Half supply reference for DDR reference.                                                                                                                                                                |  |  |
| 30         | REFIN                | I               | 3.6 V       | Analog             | REFOUT regulator input. Bypass with at least 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible.                                                                                    |  |  |
| 31         | REFOUT               | 0               | 3.6 V       | Analog             | REFOUT regulator output                                                                                                                                                                                 |  |  |
| 32         | SGND3                | GND             | -           | GND                | Ground reference for the SW3 regulator. Connect directly to ground plane.                                                                                                                               |  |  |
| 34, 37     | PVIN3 <sup>(3)</sup> | I               | 4.8 V       | Analog             | Input to SW3 regulator. Bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to the pin as possible.                                                    |  |  |
| 35, 36     | LX3 <sup>(3)</sup>   | 0               | 4.8 V       | Analog             | Regulator SW3 switching node connection                                                                                                                                                                 |  |  |
| 38         | FB3 <sup>(3)</sup>   | I               | 3.6 V       | Analog             | Output voltage feedback for SW3. Route this trace separately from the high current path and terminate at the output capacitance.                                                                        |  |  |
| 39         | LDO4                 | 0               | 3.6 V       | Analog             | LDO4 regulator output. Bypass with a 2.2 $\mu\text{F}$ ceramic output capacitor.                                                                                                                        |  |  |
| 40         | VLDOIN45             | I               | 4.8 V       | Analog             | Input supply for LDO4 and LDO5. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible.                                                                                   |  |  |
| 43         | VBIAS                | I               | 1.8 V       | Analog             | bg Bypass the pin with a 0.47 $\mu$ F capacitor.                                                                                                                                                        |  |  |
| 41         | LDO5                 | 0               | 3.6 V       | Analog             | LDO5 regulator output. By pass with a 2.2 $\mu$ F ceramic output capacitor.                                                                                                                             |  |  |
| 47         | ICTEST2              | I               | 7.5 V       | Digital/<br>Analog |                                                                                                                                                                                                         |  |  |
| 48         | SGND4                | GND             | -           | GND                | Ground for the main band gap regulator. Connect directly to ground plane.                                                                                                                               |  |  |
| 49         | VCC                  | 0               | 3.6 V       | Analog             | Analog Core supply                                                                                                                                                                                      |  |  |



#### Table 2. 34VR500 Pin Definitions (continued)

| Pin Number | Pin Name | Pin<br>Function | Max. Rating | Туре    | Definition                                                                                                                                                            |
|------------|----------|-----------------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 50         | VIN      | I               | 4.8 V       | Analog  | Main chip supply                                                                                                                                                      |
| 51         | VDIG     | 0               | 1.5 V       | Analog  | Digital Core supply                                                                                                                                                   |
| 52         | VBG      | 0               | 1.5 V       | Analog  | Main band gap reference. Bypass with 0.22uF capacitor.                                                                                                                |
| 53         | SDA      | I/O             | 3.6 V       | Digital | I <sup>2</sup> C data line (Open drain)                                                                                                                               |
| 54         | SCL      | I               | 3.6 V       | Digital | I <sup>2</sup> C clock                                                                                                                                                |
| 55         | VCCI2C   | I               | 3.6 V       | Analog  | Supply for I <sup>2</sup> C bus. Bypass with 0.1 $\mu F$ ceramic capacitor                                                                                            |
| 56         | EN       | I               | 3.6 V       | Digital | Enable input. Connect to the processor. Pull-up via an 8.0 $k\Omega$ to 100 $k\Omega$ to VBIAS if required                                                            |
| -          | EP       | GND             | -           | GND     | Expose pad. Functions as ground return for buck regulators. Tie this pad to the inner and external ground planes through vias to allow effective thermal dissipation. |

Notes

3. Unused switching regulators should be connected as follow: Pins SWxLX and SWxFB should be unconnected and Pin SWxIN should be connected to the VIN pin with a 0.1  $\mu$ F bypass capacitor.



# 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

#### Table 3. Absolute Maximum Ratings

All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause malfunction or permanent damage to the device. The detailed maximum voltage rating per pin can be found in the pin list section.

| Symbol           | Description                                            | Value         | Unit | Notes |
|------------------|--------------------------------------------------------|---------------|------|-------|
| ELECTRICAL R     | ATINGS                                                 |               |      | 1     |
| V <sub>IN</sub>  | Main input supply voltage                              | -0.3 to 4.8   | V    |       |
| V <sub>ESD</sub> | ESD Ratings<br>Human Body Model<br>Charge Device Model | ±2000<br>±500 | V    | (4)   |

Notes

 ESD testing is performed in accordance with the Human Body Model (HBM) (CZAP = 100 pF, RZAP = 1500 Ω), and the Charge Device Model (CDM), Robotic (CZAP = 4.0 pF).



### 4.2 Thermal Characteristics

#### Table 4. Thermal Ratings

| Symbol                                            | Description (Rating)                                                                             | Min. | Max.     | Unit | Notes        |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------|------|----------|------|--------------|
| THERMAL RATIN                                     | IGS                                                                                              |      |          | 1    |              |
| T <sub>A</sub>                                    | Ambient Operating Temperature Range                                                              | -40  | 105      | °C   |              |
| Τ <sub>J</sub>                                    | Operating Junction Temperature Range                                                             | -40  | 125      | °C   | (5)          |
| T <sub>ST</sub>                                   | Storage Temperature Range                                                                        | -65  | 150      | °C   |              |
| T <sub>PPRT</sub>                                 | Peak Package Reflow Temperature                                                                  | -    | Note 7   | °C   | (6) (7)      |
| QFN56 THERMAI                                     | L RESISTANCE AND PACKAGE DISSIPATION RATINGS                                                     |      |          |      |              |
| $R_{	extsf{	heta}JA}$                             | Junction to Ambient<br>Natural Convection<br>Four layer board (2s2p)<br>Eight layer board (2s6p) |      | 28<br>15 | °C/W | (8) (9) (10) |
| $R_{	hetaJMA}$                                    | Junction to Ambient (at 200 ft/min)<br>Four layer board (2s2p)                                   | _    | 22       | °C/W | (8) (10)     |
| $R_{\thetaJB}$                                    | Junction to Board                                                                                | -    | 10       | °C/W | (11)         |
| $R_{\Theta JCBOTTOM}$                             | Junction to Case Bottom                                                                          | -    | 1.2      | °C/W | (12)         |
| ΨJT Junction to Package Top<br>Natural Convection |                                                                                                  | -    | 2.0      | °C/W | (12)         |

Notes

5. Do not operate beyond 125 °C for extended periods of time. Operation above 150 °C may cause permanent damage to the IC. See <u>Table 5</u> for thermal protection features.

6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause a malfunction or permanent damage to the device.

- 7. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx), and review parametrics.
- 8. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 9. The Board uses the JEDEC specifications for thermal testing (and simulation) JESD51-7 and JESD51-5.
- 10. Per JEDEC JESD51-6 with the board horizontal.
- 11. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 12. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 13. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.



### 4.2.1 Power Dissipation

During operation, the temperature of the die should not exceed the operating junction temperature noted in <u>Table 4</u>. To optimize the thermal management and to avoid overheating, the 34VR500 provides thermal protection. An internal comparator monitors the die temperature. Interrupts THERM110I, THERM120I, THERM125I, and THERM130I will be generated when the respective thresholds specified in <u>Table 5</u> are crossed in either direction. The temperature range can be determined by reading the THERM1xxxS bits in register INTSENSE0.

In the event of excessive power dissipation, thermal protection circuitry will shut down the 34VR500. This thermal protection will act above the thermal protection threshold listed in <u>Table 5</u>. To avoid any unwanted power downs resulting from internal noise, the protection is debounced for 8.0 ms. This protection should be considered as a fail-safe mechanism and therefore the system should be configured such that this protection is not tripped under normal conditions.

#### Table 5. Thermal Protection Thresholds

| Parameter                           | Min. | Тур. | Max. | Units | Notes |
|-------------------------------------|------|------|------|-------|-------|
| Thermal 110 °C Threshold (THERM110) | 100  | 110  | 120  | °C    |       |
| Thermal 120 °C Threshold (THERM120) | 110  | 120  | 130  | °C    |       |
| Thermal 125 °C Threshold (THERM125) | 115  | 125  | 135  | °C    |       |
| Thermal 130 °C Threshold (THERM130) | 120  | 130  | 140  | °C    |       |
| Thermal Warning Hysteresis          | 2.0  | -    | 4.0  | °C    |       |
| Thermal Protection Threshold        | 130  | 140  | 150  | °C    |       |

### 4.3 Electrical Characteristics

### 4.3.1 I/O Specifications

#### Table 6. General PMIC Static Characteristics.

 $T_A$  = -40 to 105 °C,  $V_{VIN}$  = 2.8 to 4.5 V,  $V_{VCCI2C}$  = 1.7 to 3.6 V,  $V_{VBIAS}$  = 1.0 V ±4.0%, typical external component values and full load current range, unless otherwise noted.

| Pin Name | Parameter       | Load Condition | Min.                      | Max.                      | Unit | Notes |
|----------|-----------------|----------------|---------------------------|---------------------------|------|-------|
| EN       | V <sub>IL</sub> | -              | 0.0                       | 0.2 *V <sub>VBIAS</sub>   | V    |       |
| EN       | V <sub>IH</sub> | -              | 0.8 *V <sub>VBIAS</sub>   | 3.6                       | V    |       |
| PORB     | V <sub>OL</sub> | -2.0 mA        | 0.0                       | 0.4                       | V    |       |
| FORB     | V <sub>OH</sub> | Open Drain     | 0.7* V <sub>VIN</sub>     | V <sub>VIN</sub>          | V    |       |
| SCL      | V <sub>IL</sub> | -              | 0.0                       | 0.2 * V <sub>VCCI2C</sub> | V    |       |
| SCL      | V <sub>IH</sub> | -              | 0.8 * V <sub>VCCI2C</sub> | 3.6                       | V    |       |
|          | V <sub>IL</sub> | -              | 0.0                       | 0.2 * V <sub>VCCI2C</sub> | V    |       |
| SDA      | V <sub>IH</sub> | -              | 0.8 * V <sub>VCCI2C</sub> | 3.6                       | V    |       |
| SDA      | V <sub>OL</sub> | -2.0 mA        | 0.0                       | 0.4                       | V    |       |
|          | V <sub>OH</sub> | Open Drain     | 0.7 * V <sub>VCCI2C</sub> | V <sub>VCCI2C</sub>       | V    |       |
| INTB     | V <sub>OL</sub> | -2.0 mA        | 0.0                       | 0.4                       | V    |       |
| IIN I D  | V <sub>OH</sub> | Open Drain     | 0.7* V <sub>VIN</sub>     | V <sub>VIN</sub>          | V    |       |
| STBY     | V <sub>IL</sub> | -              | 0.0                       | 0.2 *V <sub>VBIAS</sub>   | V    |       |
| 5101     | V <sub>IH</sub> | -              | 0.8 *V <sub>VBIAS</sub>   | 3.6                       | V    |       |



### 4.3.2 Current Consumption

#### Table 7. Current Consumption Summary

 $T_A$  = -40 to 105 °C, (See <u>Table 3</u>),  $V_{VIN}$  = 3.6 V,  $V_{VCCI2C}$  = 1.7 to 3.6 V,  $V_{VBIAS}$  = 1.0 V ±4.0%, typical external component values, unless otherwise noted. Typical values are characterized at  $V_{VIN}$  = 3.6 V,  $V_{VCCI2C}$  = 3.3 V, and 25 °C, unless otherwise noted.

| Mode    | 34VR500 Conditions                                                                                                                                  | System Conditions                                                                          | Typical | Max. | Unit | Notes     |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------|------|------|-----------|
| Off     | Wake-up from EN active 32 k RC on All other blocks off VIN $\ge$ UVDET                                                                              | PMIC able to wake-up                                                                       | 17      | 25   | μΑ   | (14) (15) |
| Sleep   | Wake-up from EN active<br>Trimmed reference active<br>SW3 PFM<br>Trimmed 16 MHz RC off<br>32 k RC on<br>REFOUT disabled                             | DDR memories in self refresh                                                               | 122     | 250  | μΑ   | (15)      |
| Standby | SW1 in PFM<br>SW2 in PFM<br>SW3 in PFM<br>SW4 in PFM<br>Trimmed 16 MHz RC enabled<br>Trimmed reference active<br>LDO1 - 5 enabled<br>REFOUT enabled | Processor enabled in low power mode. All<br>rails powered on except boost<br>(load = 0 mA) | 297     | 550  | μΑ   | (15)      |

Notes

14. When VIN is below the UVDET threshold, in the range of 1.8 V  $\leq$  VIN < 2.65 V, the quiescent current increases by 50  $\mu$ A, typically.

15. For PFM operation (as defined in <u>Table 23</u>).



# 5 General Description

The 34VR500 is a high performance, highly integrated, multi-output, DC/DC regulator solution, with integrated power MOSFETs ideally suited for the LS1/T1 family of communication processors.

### 5.1 Features

This section summarizes the 34VR500 features.

- Input voltage range: 2.8 V to 4.5 V
- Buck regulators
- · Four independent outputs
  - SW1, 4.5 A; 0.625 V to 1.875 V
  - SW2, 2.0 A; 0.625 V to 1.975 V
  - SW3, 2.5 A; 0.625 V to 1.975 V
  - SW4, 1.0 A; operates in VTT mode for DDR termination at 50% of SW3 for 34VR500V1, 34VR500V3, 34VR500V4, 34VR500V5 and 0.625 V to 1.975 V for 34VR500V2
- Dynamic voltage scaling
- · Modes: PWM, PFM, APS
- Programmable output voltage
- Programmable current limit
- Programmable soft start
- · Programmable PWM switching frequency
- Programmable OCP with fault interrupt
  - LDOs
- Five general purpose LDOs
  - LDO1, 0.80 V to 1.55 V, 250 mA
  - LDO2, 1.8 V to 3.3 V, 100 mA
  - LDO3, 1.8 V to 3.3 V, 350 mA
  - LDO4, 1.8 V to 3.3 V, 100 mA
  - LDO5, 1.8 V to 3.3 V, 200 mA
- Soft start
  - DDR memory reference voltage
- REFOUT, 10 mA
  - 16 MHz internal master clock
  - I<sup>2</sup>C interface
  - · User programmable Standby, Sleep, and OFF modes



### 5.2 Functional Block Diagram



Figure 4. 34VR500 Functional Block Diagram

### 5.3 Functional Description

### 5.3.1 Power Generation

The 34VR500 PMIC features four buck regulators, five general purpose LDOs, and a DDR voltage reference to supply voltages for the processor, memory, and peripheral devices.

Depending on the system power path configuration, the five general purpose LDO regulators can be directly supplied from the main input supply or from the switching regulators to power peripherals, such as audio, camera, Bluetooth, Wireless LAN, etc. A specific REFOUT voltage reference is included to provide accurate reference voltage for DDR memories operating with or without VTT termination

### 5.3.2 Control Logic

The 34VR500 PMIC is fully programmable via the  $I^2C$  interface. Additional communication is provided by direct logic interfacing including interrupt and reset. Startup voltage and sequence are internally programed. After power up, the regulator voltages can be changed via  $I^2C$ . The 34VR500 PMIC has the interfaces for the power buttons and dedicated signaling interfacing with the processor.



### 5.3.2.1 Interface Signals

#### EΝ

EN is an input signal to the IC that generates a turn-on event. Refer to section Turn ON Events for more details.

#### STBY

STBY is an input signal to the IC. When it is asserted the part enters standby mode and when de-asserted, the part exits standby mode. STBY can be configured as active high or active low using the STBYINV bit. Refer to the section Standby Mode for more details.

#### PORB

PORB is an open-drain, active low output. In its default mode, it is de-asserted 2.0 to 4.0 ms after the last regulator in the start-up sequence is enabled; refer to Figure 8 as an example. In this mode, the signal can be used to bring the processor out of reset, or as an indicator that all supplies have been enabled; it is only asserted for a turn-off event.

#### INTB

INTB is an open-drain, active low output. It is asserted when any fault occurs, provided that the fault interrupt is unmasked. INTB is deasserted after the fault interrupt is cleared by software, which requires writing a "1" to the fault interrupt bit.





# 6 Functional Block Requirements and Behaviors

### 6.1 Start-up

The 34VR500 starts up from the internal configuration, which is hard-coded into the device. However, the 34VR500 can be controlled through the  $I^2C$  port after the Start-up sequence. It is also possible to modify the contents of the Internal Registers via the bus  $I^2C$  to modify the start up parameters (see section Start Sequence Creation).

### 6.1.1 Device Start-up Configuration

Table 8 shows the internal configuration for the 34VR500V1, 34VR500V2, 34VR500V3, 34VR500V4, 34VR500V5.

#### Table 8. Start-up Configuration

| Registers                | 34VR500V1  | 34VR500V2 | 34VR500V3 | 34VR500V4 | 34VR500V5 |  |  |
|--------------------------|------------|-----------|-----------|-----------|-----------|--|--|
| Default I2C Address      |            | 1         | 0x08      |           | l         |  |  |
| LDO2_VOLT                | 1.8 V      | 1.8 V     | 1.8 V     | 2.5 V     | 2.5 V     |  |  |
| LDO2_SEQ                 | 1          | 1         | 1         | 2         | 2         |  |  |
| LDO3_VOLT                |            |           | 2.5 V     |           | ·         |  |  |
| LDO3_SEQ                 | 1          | 1         | 3         | 2         | 2         |  |  |
| LDO4_VOLT                | 2.5 V      | 2.5 V     | 2.5 V     | 1.8 V     | 1.8 V     |  |  |
| LDO4_SEQ                 | 1          | 1         | 1         | 3         | 3         |  |  |
| LDO5_VOLT                | 1.8 V      | 1.8 V     | 1.8 V     | 3.3 V     | 3.3 V     |  |  |
| LDO5_SEQ                 | 1          | 1         | 1         | 3         | 3         |  |  |
| SW1_VOLT                 | 1.0 V      | 1.0 V     | 1.0 V     | 1.5 V     | 1.5 V     |  |  |
| SW1_SEQ                  |            |           | 2         |           | ·         |  |  |
| SW2_VOLT                 | 1.0 V      | 1.0 V     | 1.0 V     | 1.8 V     | 1.8 V     |  |  |
| SW2_SEQ                  | 2          | 2         | 2         | 1         | 1         |  |  |
| SW3_VOLT                 | 1.35 V     | 1.35 V    | 1.2 V     | 1.2 V     | 1.35 V    |  |  |
| SW3_SEQ                  | 3          | 3         | 3         | 12        | 12        |  |  |
| SW4_VOLT                 | VTT        | 1.8 V     | VTT       | VTT       | VTT       |  |  |
| SW4_SEQ                  | 3          | 3         | 3         | 12        | 12        |  |  |
| REFOUT_SEQ               | 3          | 3         | 3         | 12        | 12        |  |  |
| LDO1_VOLT                | 1.2 V      | 1.2 V     | 1.2 V     | 1.35 V    | 1.35 V    |  |  |
| LDO1_SEQ                 | 4          | 4         | 4         | 1         | 12        |  |  |
| PU CONFIG, SEQ_CLK_SPEED |            |           | 1.0 ms    |           | ·         |  |  |
| PU CONFIG, SWDVS_CLK     | 6.25 mV/µs |           |           |           |           |  |  |
| SW1 CONFIG               | 2.0 MHz    |           |           |           |           |  |  |
| SW2 CONFIG               | 2.0 MHz    |           |           |           |           |  |  |
| SW3 CONFIG               |            |           | 2.0 MHz   |           |           |  |  |
| SW4 CONFIG               |            |           | 2.0 MHz   |           |           |  |  |







#### Table 9. 34VR500V1 and V2 Start-up Sequence Timing

| Parameter       | ameter Description                      |      | Unit |
|-----------------|-----------------------------------------|------|------|
| t <sub>D1</sub> | Turn-on delay                           | 6.0  | ms   |
| t <sub>R1</sub> | Rise time of EN                         | (16) | ms   |
| t <sub>D2</sub> | Turn-on delay of first regulator        | 2.5  | ms   |
| t <sub>R2</sub> | Rise time of regulators <sup>(17)</sup> | 0.2  | ms   |
| t <sub>D3</sub> | Delay between regulators                | 1.0  | ms   |
| t <sub>D4</sub> | Turn-on delay of PORB                   | 2.0  | ms   |
| t <sub>R3</sub> | Rise time of PORB                       | 0.2  | ms   |

Notes

16. Depends on the external signal driving EN.

17. Rise time is a function of slew rate of regulators and nominal voltage selected.



### 6.1.2 Start Sequence Creation

The 34VR500 powers up based on the contents of the internal registers. Depending on certain bit settings, the internal registers are loaded from different sources, as shown in Figure 6.



Figure 6. Starting Sequence

The contents of the internal registers are initialized to zero when a valid  $V_{IN}$  is first applied. The values that are then loaded into the internal registers depend on the value of the TBB\_POR (the initial value of TBB\_POR is always "0"):

- If TBB\_POR = 0 the values are loaded from the Default Sequence (this is the case always for first starting)
- If TBB\_POR = 1 the values are loaded from the internal RAM. V<sub>IN</sub> must be valid to maintain the contents of the internal RAM.

To power on with the contents of the internal RAM, the following conditions must exist:

- V<sub>IN</sub> is valid
- TBB\_POR = 1 and there is a valid turn-on event via the EN pin

To keep a regulator off during a start-up sequence is to set its sequence to 0. This corresponds to the XX\_SEQ setting of 0x00. For example, 0x01 corresponds to a sequence of 1, and so on.



Figure 7 explains how to start from a new configuration.



Figure 7. Modifying a Starting Sequence

Table 95 shows the portion of the register map concerning the programming of a new starting sequence.

### 6.2 16 MHz and 32 kHz Clocks

There are two clocks: a trimmed 16 MHz, RC oscillator and an untrimmed 32 kHz, RC oscillator. The 16 MHz oscillator is specified within -8.0/+8.0%. The 32 kHz untrimmed clock is only used in the following conditions:

- V<sub>IN</sub> < UVDET
- · All regulators are in SLEEP mode
- All regulators are in PFM switching mode
- A 32 kHz clock, derived from the 16 MHz trimmed clock, is used when accurate timing is needed under the following conditions:
  - During start-up, V<sub>IN</sub> > UVDET

In addition, when the 16 MHz is active in the ON mode, the debounce times in <u>Table 20</u> are referenced to the 32 kHz derived from the 16 MHz clock. The exceptions are the LOWVINI and ENI interrupts, which are referenced to the 32 kHz untrimmed clock.



#### Table 10. 16 MHz Clock Specifications

 $T_A$  = -40 to 105 °C (See <u>Table 3</u>),  $V_{VIN}$  = 2.8 to 4.5 V,  $V_{VBIAS}$  = 1.0 V ±4.0%, and typical external component values. Typical values are characterized at  $V_{VIN}$  = 3.6 V, and 25 °C, unless otherwise noted.

| Symbol             | Parameters                         |      | Тур. | Max. | Units | Notes |
|--------------------|------------------------------------|------|------|------|-------|-------|
| V <sub>IN</sub>    | Operating Voltage from the VIN pin | 2.8  | -    | 4.5  | V     |       |
| f <sub>16MHZ</sub> | 16 MHz Clock Frequency             | 14.7 | 16   | 17.3 | MHz   |       |
| f <sub>2MHZ</sub>  | 2.0 MHz Clock Frequency            | 1.84 | _    | 2.16 | MHz   | (18)  |

Notes

18. 2.0 MHz clock is derived from the 16 MHz clock.

### 6.2.1 Clock adjustment

The 16 MHz clock and hence the switching frequency of the regulators, can be adjusted to improve the noise integrity of the system. By changing the factory trim values of the 16 MHz clock, the user may add an offset as small as  $\pm 3.0\%$  of the nominal frequency. Contact a Freescale representative for detailed information on this feature.

### 6.3 Bias and References Block Description

### 6.3.1 Internal Core Voltage References

All regulators use the main bandgap as the reference. The main bandgap is bypassed with a capacitor at VBG. The bandgap and the rest of the core circuitry are supplied from VCC. <u>Table 11</u> shows the main characteristics of the core circuitry.

#### Table 11. Core Voltages Electrical Specifications<sup>(20)</sup>

 $T_A$  = -40 to 105 °C (See <u>Table 3</u>),  $V_{VIN}$  = 2.8 to 4.5 V,  $V_{VBIAS}$  = 1.0 V ±4.0%, and typical external component values. Typical values are characterized at  $V_{VIN}$  = 3.6 V, and 25 °C, unless otherwise noted.

| Symbol              | Parameters                            | Min. | Тур.         | Max. | Units | Notes |
|---------------------|---------------------------------------|------|--------------|------|-------|-------|
| VDIG (digital co    | re supply)                            | I    |              |      | 1     |       |
| V <sub>DIG</sub>    | Output Voltage<br>ON mode<br>OFF mode |      | 1.5<br>1.3   |      | v     | (19)  |
| VCC (Analog co      | re supply)                            | L    |              |      | 1     |       |
| V <sub>CC</sub>     | Output Voltage<br>ON mode<br>OFF mode |      | 2.775<br>0.0 |      | v     | (19)  |
| VBG (BANDGAF        | P / REGULATOR REFERENCE)              | L    |              |      | 1     |       |
| V <sub>BG</sub>     | Output Voltage                        | _    | 1.2          | -    | V     | (19)  |
| VBG <sub>ACC</sub>  | Absolute Accuracy                     | -    | 0.5          | -    | %     |       |
| VBG <sub>TACC</sub> | Temperature Drift                     | _    | 0.25         | -    | %     |       |

Notes

19.  $3.0 \text{ V} < \text{V}_{\text{IN}} < 4.5 \text{ V}$ , no external loading on VDIG, VCC, or VBG. Extended operation down to UVDET, but no system malfunction.

20. For information only.



### 6.3.1.1 External Components

| Regulator | Capacitor Value ( $\mu$ F) |
|-----------|----------------------------|
| VDIG      | 1.0                        |
| VCC       | 1.0                        |
| VBG       | 0.22                       |

Table 12. External Components for Core Voltages

### 6.3.2 REFOUT Voltage Reference

REFOUT is an internal PMOS half supply voltage follower capable of supplying up to 10 mA. The output voltage is at one half the input voltage. Its typically used as the reference voltage for DDR memories. A filtered resistor divider is utilized to create a low frequency pole. This divider then utilizes a voltage follower to drive the load.



Figure 8. REFOUT Block Diagram

### 6.3.2.1 REFOUT Control Register

The REFOUT voltage reference is controlled by a single bit in REFOUTCTRL register in Table 13.

Table 13. Register REFOUTCTRL - ADDR 0x6A

| Name     | Bit # | R/W | Default | Description                                                                           |
|----------|-------|-----|---------|---------------------------------------------------------------------------------------|
| UNUSED   | 3:0   | -   | 0x00    | UNUSED                                                                                |
| REFOUTEN | 4     | R/W | 0x00    | Enable or disables REFOUT output voltage<br>0 = REFOUT Disabled<br>1 = REFOUT Enabled |
| UNUSED   | 7:5   | -   | 0x00    | UNUSED                                                                                |



#### **External Components**

#### Table 14. REFOUT External Components<sup>(21)</sup>

| Capacitor                      | Capacitance (µF) |
|--------------------------------|------------------|
| REFIN <sup>(22)</sup> to VHALF | 0.1              |
| VHALF to GND                   | 0.1              |
| REFOUT                         | 1.0              |

Notes

21. Use X5R or X7R capacitors.

22. REFIN to GND, 1.0  $\mu$ F minimum capacitance is provided by buck regulator output.

#### **REFOUT Specifications**

#### Table 15. REFOUT Electrical Characteristics

 $T_A$  = -40 to 105 °C (See <u>Table 3</u>),  $V_{IN}$  = 3.6 V,  $I_{REFDDR}$  = 0.0 mA,  $V_{REFIN}$  = 1.5 V,  $V_{VBIAS}$  = 1.0 V ±4.0%, and typical external component values, unless otherwise noted. Typical values are characterized at  $V_{IN}$  = 3.6 V,  $I_{REFDDR}$  = 0.0 mA,  $V_{REFIN}$  = 1.5 V, and 25 °C, unless otherwise noted.

| Symbol                 | Parameter                                                                                                                         | Min. | Тур.                  | Max. | Unit  | Notes |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|-------|-------|
| REFOUT                 |                                                                                                                                   |      |                       |      |       |       |
| V <sub>REFIN</sub>     | Operating Input Voltage Range                                                                                                     | 1.2  | -                     | 1.8  | V     |       |
| I <sub>REFDDR</sub>    | Operating Load Current Range                                                                                                      | 0.0  | -                     | 10   | mA    |       |
| IREFDDRLIM             | Current Limit, $I_{REFDDR}$ when $V_{REFOUT}$ is forced to $V_{REFIN}/4$                                                          | 10.5 | 15                    | 25   | mA    |       |
| IREFDDRQ               | Quiescent Current                                                                                                                 | -    | 8.0                   | -    | μA    | (23)  |
| Active Mode – DC       | ;                                                                                                                                 |      |                       |      |       |       |
| V <sub>REFOUT</sub>    | Output Voltage<br>1.2 V < V <sub>REFIN</sub> < 1.8 V, 0.0 mA < I <sub>REFDDR</sub> < 10 mA                                        |      | V <sub>REFIN</sub> /2 | -    | V     |       |
| V <sub>REFOUTTOL</sub> | Output Voltage Tolerance 1.2 V < V <sub>REFIN</sub> < 1.8 V, 0.6 mA $\leq$ I <sub>REFDDR</sub> $\leq$ 10 mA                       |      | -                     | 1.0  | %     |       |
| V <sub>REFOUTLOR</sub> | Load Regulation<br>1.0 mA < I <sub>REFDDR</sub> < 10 mA, 1.2 V < V <sub>REFIN</sub> < 1.8 V                                       |      | 0.40                  | -    | mV/mA |       |
| Active Mode – AC       | ;<br>;                                                                                                                            |      |                       |      |       |       |
| t <sub>ONREFDDR</sub>  | Turn-on Time, Enable to 90% of end value $V_{REFIN}$ = 1.2 V, 1.8 V, I <sub>REFDDR</sub> = 0.0 mA                                 | -    | -                     | 100  | μs    |       |
| toffrefddr             | $t_{OFFREFDDR}$ Turn-Off Time, Disable to 10% of initial value<br>V <sub>REFIN</sub> = 1.2 V, 1.8 V, I <sub>REFDDR</sub> = 0.0 mA |      | -                     | 10   | ms    |       |
| V <sub>REFOUTOSH</sub> | Start-up Overshoot<br>V <sub>REFIN</sub> = 1.2 V, 1.8 V, I <sub>REFDDR</sub> = 0.0 mA                                             |      | 1.0                   | 6.0  | %     |       |
| V <sub>REFOUTTLR</sub> | Transient Load Response<br>V <sub>REFIN</sub> = 1.2 V, 1.8 V                                                                      | -    | 5.0                   | _    | mV    |       |

Notes

23. When REFOUT is off there is a quiescent current of 1.5  $\mu$ A typical.



### 6.4 **Power Generation**

### 6.4.1 Modes of Operation

The operation of the 34VR500 can be reduced to four states, or modes: ON, OFF, Sleep, and Standby. Figure 9 shows the state diagram of the 34VR500, along with the conditions to enter and exit from each state.



Figure 9. State Diagram

To complement the state diagram in Figure 9, a description of the states is provided in following sections. Note that  $V_{IN}$  must exceed the rising UVDET threshold to allow a power up. Refer to Table 22 for the UVDET thresholds. Additionally, the interrupt signal and INTB are only active in Sleep, Standby, and ON states.

### 6.4.1.1 ON Mode

The 34VR500 enters the ON mode after a turn-on event. PORB is de-asserted, high, in this mode of operation.

### 6.4.1.2 OFF Mode

The 34VR500 enters the OFF mode after a turn-off event. A thermal shutdown event also forces the 34VR500 into the OFF mode. Only VDIG is powered in this mode of operation. To exit the OFF mode, a valid turn-on event is required. PORB is asserted, LOW, in this mode.



### 6.4.1.3 Standby Mode

- Depending on STBY pin configuration, Standby is entered when the STBY pin is asserted. This is typically used for low-power mode of operation.
- When STBY is de-asserted, Standby mode is exited.

A product may be designed to go into a Low-power mode after periods of inactivity. The STBY pin is provided for board level control of going in and out of such deep sleep modes (DSM).

When a product is in DSM, it may be able to reduce the overall platform current by lowering the regulator output voltage, changing the operating mode of the regulators or disabling some regulators. The configuration of the regulators in Standby are pre-programmed through the I<sup>2</sup>C interface.

Note that the STBY pin is programmable for Active High or Active Low polarity, and that decoding of a Standby event will take into account the programmed input polarity as shown in <u>Table 16</u>. When the 34VR500 is powered up first, regulator settings for the Standby mode are mirrored from the regulator settings for the ON mode. To change the STBY pin polarity to Active Low, set the STBYINV bit via software first, and then change the regulator settings for Standby mode as required. For simplicity, STBY will generally be referred to as active high throughout this document.

| STBY (Pin) <sup>(25)</sup> | STBYINV (I <sup>2</sup> C bit) <sup>(26)</sup> | STBY Control <sup>(24)</sup> |
|----------------------------|------------------------------------------------|------------------------------|
| 0                          | 0                                              | 0                            |
| 0                          | 1                                              | 1                            |
| 1                          | 0                                              | 1                            |
| 1                          | 1                                              | 0                            |

#### Table 16. STBY Pin and Polarity Control

Notes

24. STBY = 0: System is not in Standby, STBY = 1: System is in Standby

25. The state of the STBY pin only has influence in On mode.

26. Bit 6 in Power Control Register (ADDR - 0x1B)

Since STBY pin activity is driven asynchronously to the system, a finite time is required for the internal logic to qualify and respond to the pin level changes. A programmable delay is provided to hold off the system response to a Standby event. This allows the processor and peripherals some time after a standby instruction has been received to terminate processes to facilitate seamless entering into Standby mode.

When enabled (STBYDLY = 01, 10, or 11) per <u>Table 17</u>, STBYDLY will delay the Standby initiated response for the entire IC, until the STBYDLY counter expires.

An allowance should be made for three additional 32 k cycles required to synchronize the Standby event.

#### Table 17. STBY Delay - Initiated Response

| STBYDLY[1:0] <sup>(27)</sup> | Function                  |  |
|------------------------------|---------------------------|--|
| 00                           | No Delay                  |  |
| 01                           | One 32 k period (default) |  |
| 10                           | Two 32 k periods          |  |
| 11                           | Three 32 k periods        |  |

Notes

27. Bits [5:4] in Power Control Register (ADDR - 0x1B)



### 6.4.1.4 Sleep Mode

- Depending on EN pin configuration, Sleep mode is entered when EN is de-asserted and SWxOMODE bit is set.
- To exit Sleep mode, assert the EN pin.

In the Sleep mode, the regulator will use the set point as programmed by SW1OFF[5:0] for SW1, SW2, SW3, and SW4. The activated regulators will maintain settings for this mode and voltage until the next turn-on event. <u>Table 18</u> shows the control bits in Sleep mode. During Sleep mode, interrupts are active and the INTB pin will report any unmasked fault event.

#### Table 18. Regulator Mode Control

| SWxOMODE | Off Operational Mode (Sleep) <sup>(28)</sup> |
|----------|----------------------------------------------|
| 0        | Off                                          |
| 1        | PFM                                          |

Notes

28. For sleep mode, an activated switching regulator, should use the off mode set point as programmed by SW1OFF[5:0] for SW1, SW2, SW3, and SW4.

### 6.4.2 State Machine Flow Summary

Table 19 provides a summary matrix of the 34VR500 flow diagram to show the conditions needed to transition from one state to another.

 Table 19. State Machine Flow Summary

|         |         |                          | Next State               |                    |                                  |  |  |  |  |
|---------|---------|--------------------------|--------------------------|--------------------|----------------------------------|--|--|--|--|
| 2       | STATE   | OFF Sleep St             |                          | Standby            | ON                               |  |  |  |  |
|         | OFF     | Х                        | Х                        | х                  | EN = 1 & V <sub>IN</sub> > UVDET |  |  |  |  |
| ē       | Sleep   | Thermal Shutdown         | Х                        | х                  | EN = 1 & V <sub>IN</sub> > UVDET |  |  |  |  |
| State   | Standby | Thermal Shutdown         | EN = 0, Any SWxOMODE = 1 | х                  | Standby de-asserted              |  |  |  |  |
| Initial | otanaby | EN = 0, All SWxOMODE = 0 | EN - 0, ANY SWXOMODE - 1 | ~                  | Stanuby de-asserted              |  |  |  |  |
| _       | ON      | Thermal Shutdown         | EN = 0, Any SWxOMODE = 1 | Standby asserted X | х                                |  |  |  |  |
|         |         | EN = 0, All SWxOMODE = 0 |                          | Standby asserted   | ~                                |  |  |  |  |

#### 6.4.2.1 Turn ON Events

From OFF and Sleep modes, the PMIC is powered on by a turn ON event.  $V_{IN}$  must be greater than UVDET for the PMIC to turn-on. When  $V_{IN}$  is greater than UVDET, a logic high on the EN pin is a turn ON event, when EN is high before  $V_{IN}$  is valid, a  $V_{IN}$  transition, from 0.0 V to a voltage greater than UVDET, also a Turn ON event. See the State diagram, Figure 9, and the Table 19 for more details. Any regulator enabled in the Sleep mode will remain enabled when transitioning from Sleep to ON, i.e., the regulator will not be turned OFF and then ON again to match the start-up sequence. The following is a more detailed description of the EN configuration:

• The EN signal is high and V<sub>IN</sub> > UVDET, the PMIC will turn ON; the interrupt and sense bits, ENI and ENS respectively, will be set.

The sense bit will show the real time status of the EN pin. In this configuration, the EN input can be a mechanical switch debounced through a programmable debouncer, ENDBNC[1:0], to avoid a response to a very short (i.e., unintentional) key press. The interrupt is generated for both the falling and the rising edge of the EN pin. By default, a 30 ms interrupt debounce is applied to both falling and rising edges. The falling edge debounce timing can be extended with ENDBNC[1:0] as defined in the table below. The interrupt is cleared by software, or when cycling through the OFF mode.

#### Table 20. EN Hardware Debounce Bit Settings

| Bits        | State | Turn On<br>Debounce (ms) | Falling Edge INT<br>Debounce (ms) | Rising Edge INT<br>Debounce (ms) |
|-------------|-------|--------------------------|-----------------------------------|----------------------------------|
| ENDBNC[1:0] | 00    | 0.0                      | 31.25                             | 31.25                            |
|             | 01    | 31.25                    | 31.25                             | 31.25                            |
|             | 10    | 125                      | 125                               | 31.25                            |
|             | 11    | 750                      | 750                               | 31.25                            |

Notes

29. The sense bit, ENS, is not debounced and follows the state of the EN pin.

### 6.4.2.2 Turn OFF Events

#### **EN Pin**

The EN pin is used to power off the 34VR500. The Off mode is entered when the EN pin is low and SWxOMODE = 0.

#### **Thermal Protection**

If the die temperature surpasses a given threshold, the thermal protection circuit will power off the 34VR500 to avoid damage. A turn-on event will not power on the PMIC while it is in thermal protection. The part will remain in Off mode until the die temperature decreases below a given threshold. There are no specific interrupts related to this other than the warning interrupt. See Power Dissipation section for more detailed information.

#### **Undervoltage Detection**

The state machine will transition to the OFF mode when the voltage at the VIN pin drops below the UVDET undervoltage falling threshold.

### 6.4.3 Power Tree

The 34VR500 features four buck regulators, five general purpose LDOs, and a DDR voltage reference, to supply voltages for the application and peripheral devices. The buck regulators are supplied directly from the main input supply ( $V_{IN}$ ). The inputs to all of the buck regulators must be tied to  $V_{IN}$ , whether they are powered ON or OFF. The five general use LDO regulators are directly supplied from the main input supply or from the switching regulators depending on the application requirements. Since REFOUT is intended to provide DDR memory reference voltage, it should be supplied by any rail supplying voltage to DDR memories; the typical application recommends the use of SW3 as the input supply for REFOUT. Refer to <u>Table 21</u> for a summary of all power supplies provided by the 34VR500.

| Supply | Output Voltage (V)                                           | Step Size (mV) | Maximum Load Current (mA) |
|--------|--------------------------------------------------------------|----------------|---------------------------|
| SW1    | 0.625 - 1.875                                                | 25             | 4500                      |
| SW2    | 0.625 - 1.975                                                | 25             | 2000                      |
| SW3    | 0.625 - 1.975                                                | 25             | 2500                      |
| SW4    | 0.5*SW3_OUT (VTT for V1, V3, V4, V5), 0.625 - 1.975 (for V2) |                | 1000                      |
| LDO1   | 0.80 – 1.55                                                  | 50             | 250                       |
| LDO2   | 1.8 – 3.3                                                    | 100            | 100                       |
| LDO3   | 1.8 – 3.3                                                    | 100            | 350                       |
| LDO4   | 1.8 – 3.3                                                    | 100            | 100                       |
| LDO5   | 1.8 – 3.3                                                    | 100            | 200                       |
| REFOUT | 0.5*SW3_OUT                                                  | NA             | 10                        |

#### Table 21. Power Tree Summary