# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Advance Information

# Quad High Side Switch (Quad 35 mOhm)

The 35XS3400 is one in a family of devices designed for low-voltage automotive lighting applications. Its four low  $R_{DS(ON)}$  MOSFETs (quad 35 mOhm) can control four separate 28 W bulbs, and/or LEDs.

Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Its output with selectable slew rate improves electromagnetic compatibility (EMC) behavior. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control. The 35XS3400 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush. The device has Fail-safe mode to provide functionality of the outputs in case of MCU damage. This device is powered by SMARTMOS technology.

#### Features

- Four protected 35 mΩ high side switches (at 25 °C)
- Operating voltage range of 6.0 V to 20 V with standby current < 5.0 μA, extended mode from 4.0 V to 28 V
- 8.0 MHz 16-bit 3.3 V and 5.0 V SPI control and status reporting with daisy chain capability
- PWM module using external clock or calibratable internal oscillator with programmable outputs delay management
- Smart over-current shutdown, severe short-circuit, overtemperature protection with time limited autoretry, and Fail-safe mode in case of MCU damage
- Output OFF or ON OpenLoad detection compliant to bulbs or LEDs and short to battery detection
- Analog current feedback with selectable ratio and board temperature feedback



35XS3400

### ORDERING INFORMATION

| <b>Device</b><br>(for Tape and Reel<br>orders add an R2<br>suffix to the part) | Temperature<br>Range (T <sub>A</sub> ) | Package |
|--------------------------------------------------------------------------------|----------------------------------------|---------|
| MC35XS3400CHFK                                                                 | -40 to 125°C                           |         |
| MC35XS3400DHFK                                                                 | -40 10 125 C                           | 241 QIN |



Figure 1. 35XS3400 Simplified Application Diagram

\* This document contains certain information on a new product.
Specifications and information herein are subject to change without notice.
© Freescale Semiconductor, Inc., 2008 - 2013. All rights reserved.



Document Number: MC35XS3400 Rev. 10.0, 8/2013

**√**RoHS



# **DEVICE VARIATIONS**

#### Table 1. Device Variations

| Characteristic                                                                | Symbol                | Min | Тур    | Max | Unit |
|-------------------------------------------------------------------------------|-----------------------|-----|--------|-----|------|
| Wake Input Clamp Voltage, I <sub>CL(WAKE)</sub> < 2.5 mA                      | V <sub>CL(WAKE)</sub> |     |        |     | V    |
| 35XS3400CHFK                                                                  |                       | 18  | 25     | 32  |      |
| 35XS3400DHFK                                                                  |                       | 20  | 27     | 35  |      |
| Fault Detection Blanking Time                                                 | t <sub>FAULT</sub>    |     |        |     | μs   |
| 35XS3400CHFK                                                                  |                       | -   | 5.0    | 20  |      |
| 35XS3400DHFK                                                                  |                       | -   | 5.0    | 10  |      |
| Output Shutdown Delay Time                                                    | t <sub>DETECT</sub>   |     |        |     | μS   |
| 35XS3400CHFK                                                                  |                       | -   | 7.0    | 30  |      |
| 35XS3400DHFK                                                                  |                       | -   | 7.0    | 20  |      |
| OpenLoad detection time in OFF state <sup>(1)</sup>                           | t <sub>OLOFF</sub>    |     |        |     | μS   |
| 35XS3400CHFK and 35XS3400DHFK                                                 |                       | 170 | 212    | 270 |      |
| Peak Package Reflow Temperature During Reflow <sup>(2)</sup> , <sup>(3)</sup> | T <sub>PPRT</sub>     | 1   | Note 3 |     | °C   |

Notes

1. Guaranteed by design.

2. Pin soldering temperature limit is for 40 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

3. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx), and review parametrics.



## **INTERNAL BLOCK DIAGRAM**



Figure 2. 35XS3400 Simplified Internal Block Diagram



# **PIN CONNECTIONS**





#### Figure 3. 35XS3400 Pin Connections

#### Table 2. 35XS3400 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page <u>19</u>.

| Pin<br>Number | Pin Name   | Pin<br>Function | Formal Name                  | Definition                                                                                                                                                                                                                                                                                    |
|---------------|------------|-----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | CSNS       | Output          | Output Current<br>Monitoring | This pin reports an analog value proportional to the designated HS[0:3] output current or the temperature of the GND flag (pin 14). It is used externally to generate a ground-referenced voltage for the microcontroller (MCU). Current recopy and temperature feedback is SPI programmable. |
| 2<br>3        | IN0<br>IN1 | Input           | Direct Inputs                | Each direct input controls the device mode. The IN[0:3] high side input pins are used to directly control HS0:HS3 high side output pins.                                                                                                                                                      |
| 5<br>6        | IN2<br>IN3 |                 |                              | The PWM frequency can be generated from IN0 pin to PWM module in case the external clock is set.                                                                                                                                                                                              |
| 7             | FS         | Output          | Fault Status<br>(Active Low) | This pin is an open drain configured output requiring an external pull-up resistor to $V_{\text{DD}}$ for fault reporting.                                                                                                                                                                    |
| 8             | WAKE       | Input           | Wake                         | This input pin controls the device mode.                                                                                                                                                                                                                                                      |
| 9             | RST        | Input           | Reset                        | This input pin is used to initialize the device configuration and fault registers, as well as place the device in a low-current Sleep mode.                                                                                                                                                   |
| 10            | CS         | Input           | Chip Select<br>(Active Low)  | This input pin is connected to a chip select output of a master microcontroller (MCU).                                                                                                                                                                                                        |
| 11            | SCLK       | Input           | Serial Clock                 | This input pin is connected to the MCU providing the required bit shift clock for SPI communication.                                                                                                                                                                                          |
| 12            | SI         | Input           | Serial Input                 | This pin is a command data input pin connected to the SPI serial data output of the MCU or to the SO pin of the previous device of a daisy-chain of devices.                                                                                                                                  |





#### Table 2. 35XS3400 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on page <u>19</u>.

| Pin<br>Number | Pin Name | Pin<br>Function | Formal Name           | Definition                                                                                                                                            |
|---------------|----------|-----------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13            | VDD      | Power           | Digital Drain Voltage | This pin is an external voltage input pin used to supply power interfaces to the SPI bus.                                                             |
| 14, 17, 23    | GND      | Ground          | Ground                | These pins, internally shorted, are the ground for the logic and analog circuitry of the device. These ground pins must be also shorted in the board. |
| 15            | VPWR     | Power           | Positive Power Supply | This pin connects to the positive power supply and is the source of operational power for the device.                                                 |
| 16            | SO       | Output          | Serial Output         | This output pin is connected to the SPI serial data input pin of the MCU or to the SI pin of the next device of a daisy-chain of devices.             |
| 18            | HS3      | Output          | High Side Outputs     | Protected 35 m $\Omega$ high side power output pins to the load.                                                                                      |
| 19            | HS1      |                 |                       |                                                                                                                                                       |
| 21            | HS0      |                 |                       |                                                                                                                                                       |
| 22            | HS2      |                 |                       |                                                                                                                                                       |
| 4, 20         | NC       | N/A             | No Connect            | These pins may not be connected.                                                                                                                      |
| 24            | FSI      | Input           | Fail-safe Input       | This input enables the watchdog timeout feature.                                                                                                      |



# **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### Table 3. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                            | Symbol                | Value                        | Unit |
|--------------------------------------------------------------------|-----------------------|------------------------------|------|
| ELECTRICAL RATINGS                                                 |                       |                              | •    |
| V <sub>PWR</sub> Supply Voltage Range                              | V <sub>PWR(SS)</sub>  |                              | V    |
| Load Dump at 25 °C (400 ms)                                        |                       | 41                           |      |
| Maximum Operating Voltage                                          |                       | 28                           |      |
|                                                                    |                       | -18                          |      |
| V <sub>DD</sub> Supply Voltage Range                               | V <sub>DD</sub>       | -0.3 to 5.5                  | V    |
| Input/Output Voltage                                               | (7)                   | -0.3 to V <sub>DD</sub> +0.3 | V    |
| WAKE Input Clamp Current                                           | I <sub>CL(WAKE)</sub> | 2.5                          | mA   |
| CSNS Input Clamp Current                                           | I <sub>CL(CSNS)</sub> | 2.5                          | mA   |
| HS [0:3] Voltage                                                   | V <sub>HS[0:3]</sub>  |                              | V    |
| Positive                                                           |                       | 41                           |      |
| Negative                                                           |                       | -16                          |      |
| Output Current <sup>(4)</sup>                                      | I <sub>HS[0:3]</sub>  | 6                            | A    |
| Output Clamp Energy using single-pulse method <sup>(5)</sup>       | E <sub>CL[0:3]</sub>  | 35                           | mJ   |
| ESD Voltage <sup>(6)</sup>                                         |                       |                              | V    |
| Human Body Model (HBM) for HS[0:3], VPWR and GND                   | V <sub>ESD1</sub>     | ±8000                        |      |
| Human Body Model (HBM) for other pins<br>Charge Device Model (CDM) | V <sub>ESD2</sub>     | ±2000                        |      |
| Corner Pins (1 13 19 21)                                           | V <sub>ESD3</sub>     | ±750                         |      |
| All Other Pins (2-12, 14-18, 20, 22-24)                            | V <sub>ESD4</sub>     | ±500                         |      |
| THERMAL RATINGS                                                    | 1 1                   |                              |      |

| Operating Temperature |                                  |                          | °C |
|-----------------------|----------------------------------|--------------------------|----|
| Ambient<br>Junction   | T <sub>A</sub><br>T <sub>J</sub> | -40 to 125<br>-40 to 150 |    |
| Storage Temperature   | T <sub>STG</sub>                 | -55 to 150               | °C |

#### THERMAL RESISTANCE

| Thermal Resistance <sup>(8)</sup>                                              |                                      |            | °C/W |
|--------------------------------------------------------------------------------|--------------------------------------|------------|------|
| Junction to Case<br>Junction to Ambient                                        | R <sub>θJC</sub><br>R <sub>θJA</sub> | <1.0<br>30 |      |
| Peak Package Reflow Temperature During Reflow <sup>(9)</sup> , <sup>(10)</sup> | T <sub>PPRT</sub>                    | Note 10    | °C   |

Notes

4. Continuous high side output current rating so long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required.

- 5. Active clamp energy using single-pulse method (L = 2.0 mH,  $R_L$  = 0  $\Omega$ ,  $V_{PWR}$  = 14 V,  $T_J$  = 150°C initial).
- 6. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), the Machine Model (MM) ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP}$  = 4.0 pF).
- 7. Input / Output pins are: IN[0:3], RST, FSI, CSNS, SI, SCLK, CS, SO, FS
- 8. Device mounted on a 2s2p test board per JEDEC JESD51-2. 15 °C/W of R<sub>0JA</sub> can be reached in a real application case (4 layers board).
- 9. Pin soldering temperature limit is for 40 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 10. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx), and review parametrics.



#### STATIC ELECTRICAL CHARACTERISTICS

#### **Table 4. Static Electrical Characteristics**

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                              | Symbol                   | Min | Тур | Max | Unit                 |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|----------------------|
| POWER INPUTS                                                                                                                                | 1                        |     |     | 1   |                      |
| Battery Supply Voltage Range                                                                                                                | V <sub>PWR</sub>         |     |     |     | V                    |
| Fully Operational                                                                                                                           |                          | 6.0 | -   | 20  |                      |
| Extended mode <sup>(11)</sup>                                                                                                               |                          | 4.0 | -   | 28  |                      |
| Battery Clamp Voltage <sup>(12)</sup>                                                                                                       | V <sub>PWR(CLAMP)</sub>  | 41  | 47  | 53  | V                    |
| V <sub>PWR</sub> Operating Supply Current                                                                                                   | I <sub>PWR(ON)</sub>     |     |     |     | mA                   |
| Outputs commanded ON, HS[0:3] open, IN[0:3] > V <sub>IH</sub>                                                                               |                          | -   | 6.5 | 20  |                      |
| V <sub>PWR</sub> Supply Current                                                                                                             | I <sub>PWR(SBY)</sub>    |     |     |     | mA                   |
| Outputs commanded OFF, OFF OpenLoad Detection Disabled,                                                                                     |                          |     |     |     |                      |
| HS[0:3] shorted to the ground with $V_{DD}$ = 5.5 V<br>WAKE > V <sub>W</sub> or RST > V <sub>W</sub> and INI0:3] < V <sub>W</sub>           |                          | _   | 6.0 | 8.0 |                      |
|                                                                                                                                             |                          |     |     |     |                      |
| $V_{\text{DWD}} = 12 \text{ V} \overline{\text{RST}} = \text{WAKE} = \text{INIO}(3) < V_{\text{W}} + \text{HSIO}(3) \text{ shorted to the}$ | <sup>I</sup> PWR(SLEEP)  |     |     |     | μΑ                   |
| ground                                                                                                                                      |                          |     |     |     |                      |
| T <sub>A</sub> = 25 °C                                                                                                                      |                          | _   | 1.0 | 5.0 |                      |
| T <sub>A</sub> = 85 °C                                                                                                                      |                          | _   | _   | 30  |                      |
| V <sub>DD</sub> Supply Voltage                                                                                                              | V <sub>DD(ON)</sub>      | 3.0 | -   | 5.5 | V                    |
| V <sub>DD</sub> Supply Current at V <sub>DD</sub> = 5.5 V                                                                                   | I <sub>DD(ON)</sub>      |     |     |     | mA                   |
| No SPI Communication                                                                                                                        |                          | -   | 1.6 | 2.2 |                      |
| 8.0 MHz SPI Communication <sup>(13)</sup>                                                                                                   |                          | -   | 5.0 | -   |                      |
| V <sub>DD</sub> Sleep State Current at V <sub>DD</sub> = 5.5 V                                                                              | I <sub>DD(SLEEP)</sub>   | -   | -   | 5.0 | μA                   |
| Over-voltage Shutdown Threshold                                                                                                             | V <sub>PWR(OV)</sub>     | 28  | 32  | 36  | V                    |
| Over-voltage Shutdown Hysteresis                                                                                                            | V <sub>PWR(OVHYS)</sub>  | 0.2 | 0.8 | 1.5 | V                    |
| Under-voltage Shutdown Threshold <sup>(14)</sup>                                                                                            | V <sub>PWR(UV)</sub>     | 3.3 | 3.9 | 4.3 | V                    |
| V <sub>PWR</sub> and V <sub>DD</sub> Power on Reset Threshold                                                                               | V <sub>SUPPLY(POR)</sub> | 0.5 | -   | 0.9 | V <sub>PWR(UV)</sub> |
| $V_{DD}$ Supply Failure Threshold ( for $V_{PWR} > V_{PWR(UV)}$ )                                                                           | V <sub>DD(FAIL)</sub>    | 2.2 | 2.5 | 2.8 | V                    |
| Recovery Under-voltage Threshold                                                                                                            | V <sub>PWR(UV)_UP</sub>  | 3.4 | 4.1 | 4.5 | V                    |
| OUTPUTS HS0 TO HS3                                                                                                                          |                          |     |     |     |                      |
| Output Drain-to-Source ON Resistance ( $I_{HS}$ = 2.0 A. T <sub>A</sub> = 25 °C)                                                            | Reasons as               |     |     |     | mO                   |

| Output Drain-to-Source ON Resistance (I <sub>HS</sub> = 2.0 A, 1 <sub>A</sub> = 25 °C) | R <sub>DS(ON)_25</sub> |   |   |     | mΩ |
|----------------------------------------------------------------------------------------|------------------------|---|---|-----|----|
| $V_{PWR} = 4.0 V$                                                                      |                        | - | - | 100 |    |
| V <sub>PWR</sub> = 6.0 V                                                               |                        | - | - | 55  |    |
| V <sub>PWR</sub> = 10 V                                                                |                        | - | - | 35  |    |
| V <sub>PWR</sub> = 13 V                                                                |                        | - | - | 35  |    |
|                                                                                        |                        |   |   |     |    |

Notes

11. In extended mode, the functionality is guaranteed but not the electrical parameters. From 4.0 to 6.0 V voltage range, the device is only protected with the thermal shutdown detection.

12. Measured with the outputs open.

13. Typical value guaranteed per design.

14. Output will automatically recover with time limited autoretry to instructed state when  $V_{PWR}$  voltage is restored to normal as long as the  $V_{PWR}$  degradation level did not go below the under-voltage power-ON reset threshold. This applies to all internal device logic that is supplied by  $V_{PWR}$  and assumes that the external  $V_{DD}$  supply is within specification.

35XS3400



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                                                                   | Symbol                                                                                                                  | Min                                                                    | Тур                                                                 | Мах                                                                       | Unit   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------|--------|
| OUTPUTS HS0 TO HS3 (Continued)                                                                                                                                                                                   |                                                                                                                         |                                                                        |                                                                     |                                                                           |        |
| Output Drain-to-Source ON Resistance ( $I_{HS}$ = 2.0 A, $T_A$ = 150 °C)<br>$V_{PWR}$ = 4.5 V<br>$V_{PWR}$ = 6.0 V<br>$V_{PWR}$ = 10 V<br>$V_{DWR}$ = 13 V                                                       | R <sub>DS(ON)_150</sub>                                                                                                 | -<br>-<br>-                                                            | -<br>-<br>-                                                         | 170<br>94<br>66<br>66                                                     | mΩ     |
| Output Source-to-Drain ON Resistance ( $I_{HS}$ = -2.0 A, $V_{PWR}$ = -18 V) <sup>(15)</sup><br>T <sub>A</sub> = 25 °C<br>T <sub>A</sub> = 150 °C                                                                | R <sub>SD(ON)</sub>                                                                                                     |                                                                        | _<br>_<br>_                                                         | 52.5<br>70                                                                | mΩ     |
| Maximum Severe Short-circuit Impedance Detection <sup>(16)</sup>                                                                                                                                                 | R <sub>SHORT</sub>                                                                                                      | 70                                                                     | 160                                                                 | 200                                                                       | mΩ     |
| Output Over-current Detection Levels (6.0 V $\leq$ V <sub>HS[0:3]</sub> $\leq$ 20 V)<br>$C_{SR0} Current Recopy Accuracy with one calibration point (6.0 V \leq VHS[0:3] \leq 20 V)(18)Output Current$           | OCHI1_0<br>OCHI2_0<br>OC1_0<br>OC2_0<br>OC3_0<br>OC4_0<br>OCLO4_0<br>OCLO3_0<br>OCLO2_0<br>OCLO1_0<br>C_{SR0_0_ACC(CAL) | 39.5<br>25.2<br>22<br>18.9<br>15.7<br>12.6<br>9.4<br>6.3<br>5.0<br>3.2 | 47<br>30<br>26.2<br>22.5<br>18.7<br>15<br>11.2<br>7.5<br>6.0<br>4.0 | 54.5<br>34.8<br>30.4<br>26.1<br>21.7<br>17.4<br>13.0<br>8.7<br>7.0<br>4.8 | A<br>% |
| 2.0 A                                                                                                                                                                                                            |                                                                                                                         | -5.0                                                                   | _                                                                   | 5.0                                                                       |        |
| Current Sense Ratio (6.0 V $\leq$ HS[0:3] $\leq$ 20 V, CSNS $\leq$ 5.0 V) <sup>(17)</sup><br>CSNS_ratio bit = 0<br>CSNS_ratio bit = 1<br>Current Sense Ratio (CSPO) Accuracy (6.0 V $\leq$ VHS[0:3] $\leq$ 20 V) | C <sub>SR0_0</sub><br>C <sub>SR1_0</sub>                                                                                | -                                                                      | 1/4300<br>1/25800                                                   | -                                                                         | -      |
| Output Current<br>6.75 A<br>2.5 A<br>1.5 A<br>0.75 A                                                                                                                                                             | ~SKU_U_ACC                                                                                                              | -12<br>-13<br>-16<br>-20                                               | -<br>-<br>-                                                         | 12<br>13<br>16<br>20                                                      |        |

Notes

15. Source-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity  $V_{PWR}$ .

16. Short-circuit impedance calculated from HS[0:3] to GND pins. Value guaranteed per design.

17. Current sense ratio =  $I_{CSNS} / I_{HS[0:3]}$ .

18. Based on statistical analysis, it is not production tested.



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                            | Symbol                                    | Min                   | Тур                   | Max                   | Unit |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| OUTPUTS HS0 TO HS3 (continued)                                                                                            |                                           |                       |                       |                       |      |
| C <sub>SR0</sub> Current Recopy Temperature Drift (6.0 V ≤ V <sub>HS[0:3]</sub> ≤ 20 V) <sup>(19)</sup><br>Output Current | $\Delta({\rm C_{SR0_0}})/\Delta({\rm T})$ |                       |                       |                       | %/°C |
| 2.0 A                                                                                                                     |                                           |                       |                       | 0.04                  |      |
| Current Sense Ratio (C <sub>SR1</sub> ) Accuracy (6.0 V $\leq$ V <sub>HS[0:3]</sub> $\leq$ 20 V)<br>Output Current        | C <sub>SR1_0_ACC</sub>                    |                       |                       |                       | %    |
| 6.25 A                                                                                                                    |                                           | -17                   | -                     | +17                   |      |
| 39.5 A                                                                                                                    |                                           | -12                   | -                     | +12                   |      |
| Current Sense Clamp Voltage                                                                                               | V <sub>CL(CSNS)</sub>                     |                       |                       |                       | V    |
| CSNS Open; $I_{HS[0:3]}$ = 2.0 A with C <sub>SR0</sub> ratio                                                              |                                           | V <sub>DD</sub> +0.25 | -                     | V <sub>DD</sub> +1.0  |      |
| OFF OpenLoad Detection Source Current <sup>(20)</sup>                                                                     | I <sub>OLD(OFF)</sub>                     | 30                    | -                     | 100                   | μA   |
| OFF OpenLoad Fault Detection Voltage Threshold                                                                            | V <sub>OLD(THRES)</sub>                   | 2.0                   | 3.0                   | 4.0                   | V    |
| ON OpenLoad Fault Detection Current Threshold                                                                             | I <sub>OLD(ON)</sub>                      | 100                   | 300                   | 600                   | mA   |
| ON OpenLoad Fault Detection Current Threshold with LED                                                                    | I <sub>OLD(ON_LED)</sub>                  |                       |                       |                       | mA   |
| V <sub>HS[0:3]</sub> = V <sub>PWR</sub> - 0.75 V                                                                          |                                           | 2.5                   | 5.0                   | 10                    |      |
| Output Short to V <sub>PWR</sub> Detection Voltage Threshold                                                              | V <sub>OSD(THRES)</sub>                   |                       |                       |                       | V    |
| Output programmed OFF                                                                                                     |                                           | V <sub>PWR</sub> -1.2 | V <sub>PWR</sub> -0.8 | V <sub>PWR</sub> -0.4 |      |
| Output Negative Clamp Voltage                                                                                             | V <sub>CL</sub>                           |                       |                       |                       | V    |
| 0.5 A $\leq$ I <sub>HS[0:3]</sub> $\leq$ 5.0 A, Output programmed OFF                                                     |                                           | -22                   | -                     | -16                   |      |
| Output Over-temperature Shutdown for 4.5 V < VPWR < 28 V                                                                  | T <sub>SD</sub>                           | 155                   | 175                   | 195                   | °C   |

Notes

Based on statistical data: delta(C<sub>SR0</sub>)/delta(T)={(measured I<sub>CSNS</sub> at T<sub>1</sub> - measured I<sub>CSNS</sub> at T<sub>2</sub>) / measured I<sub>CSNS</sub> at room} / {T<sub>1</sub>-T<sub>2</sub>}. No production tested.

20. Output OFF OpenLoad Detection Current is the current required to flow through the load for the purpose of detecting the existence of an OpenLoad condition when the specific output is commanded OFF. Pull-up current is measured for V<sub>HS</sub>=V<sub>OLD(THRES)</sub>



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                                                | Symbol                | Min                  | Тур           | Мах                  | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|---------------|----------------------|------|
| CONTROL INTERFACE                                                                                                                                                                             |                       |                      |               |                      |      |
| Input Logic High Voltage <sup>(21)</sup>                                                                                                                                                      | V <sub>IH</sub>       | 2.0                  | _             | V <sub>DD</sub> +0.3 | V    |
| Input Logic Low Voltage <sup>(21)</sup>                                                                                                                                                       | V <sub>IL</sub>       | -0.3                 | -             | 0.8                  | V    |
| Input Logic Pull-down Current (SCLK, SI) <sup>(24)</sup>                                                                                                                                      | I <sub>DWN</sub>      | 5.0                  | -             | 20                   | μA   |
| Input Logic Pull-up Current (CS) <sup>(25)</sup>                                                                                                                                              | I <sub>UP</sub>       | 5.0                  | -             | 20                   | μA   |
| SO, FS Tri-state Capacitance <sup>(22)</sup>                                                                                                                                                  | C <sub>SO</sub>       | -                    | -             | 20                   | pF   |
| Input Logic Pull-down Resistor (RST, WAKE and IN[0:3])                                                                                                                                        | R <sub>DWN</sub>      | 125                  | 250           | 500                  | kΩ   |
| Input Capacitance <sup>(22)</sup>                                                                                                                                                             | C <sub>IN</sub>       | -                    | 4.0           | 12                   | pF   |
| Wake Input Clamp Voltage <sup>(23)</sup> , I <sub>CL(WAKE)</sub> < 2.5 mA<br>35XS3400CHFK<br>35XS3400DHFK                                                                                     | V <sub>CL(WAKE)</sub> | 18<br>20             | 25<br>27      | 32<br>35             | V    |
| Wake Input Forward Voltage<br>I <sub>CL(WAKE)</sub> = -2.5 mA                                                                                                                                 | V <sub>F(WAKE)</sub>  | -2.0                 | _             | -0.3                 | V    |
| SO High State Output Voltage<br>I <sub>OH</sub> = 1.0 mA                                                                                                                                      | V <sub>SOH</sub>      | V <sub>DD</sub> -0.4 | _             | _                    | V    |
| SO and <del>FS</del> Low-state Output Voltage<br>I <sub>OL</sub> = -1.0 mA                                                                                                                    | V <sub>SOL</sub>      | _                    | -             | 0.4                  | V    |
| SO, CSNS and $\overline{FS}$ Tri-state Leakage Current<br>$\overline{CS}$ = V <sub>IH</sub> and 0 V $\leq$ V <sub>SO</sub> $\leq$ V <sub>DD</sub> , or $\overline{FS}$ = 5.5 V, or CSNS=0.0 V | I <sub>SO(LEAK)</sub> | -2.0                 | 0             | 2.0                  | μA   |
| FSI External Pull-down Resistance <sup>(26)</sup><br>Watchdog Disabled<br>Watchdog Enabled                                                                                                    | RFS                   | -<br>10              | 0<br>Infinite | 1.0                  | kΩ   |

Notes

21. Upper and lower logic threshold voltage range applies to SI,  $\overline{CS}$ , SCLK,  $\overline{RST}$ , IN[0:3] and WAKE input signals. The WAKE and  $\overline{RST}$  signals may be supplied by a derived voltage referenced to V<sub>PWR</sub>.

22. Input capacitance of SI, CS, SCLK, RST, IN[0:3] and WAKE. This parameter is guaranteed by process monitoring but is not production tested.

23. The current must be limited by a series resistance when using voltages > 7.0 V.

24. Pull-down current is with V<sub>SI</sub>  $\geq$  1.0 V and V<sub>SCLK</sub>  $\geq$  1.0 V.

25. Pull-up current is with  $V_{\overline{CS}} \le 2.0 \text{ V}$ .  $\overline{CS}$  has an active internal pull-up to  $V_{DD}$ .

26. In Fail-Safe HS[0:3] depends respectively on ON[0:3]. FSI has an active internal pull-up to  $V_{REG} \sim 3.0 \text{ V}$ .



#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### Table 5. Dynamic Electrical Characteristics

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                            | Symbol                | Min | Тур | Max | Unit |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| POWER OUTPUT TIMING HS0 TO HS3                                                                                            |                       |     |     | •   |      |
| Output Rising Medium Slew Rate (medium speed slew rate / SR[1:0]=00) <sup>(27)</sup>                                      | SR <sub>R_00</sub>    |     |     |     | V/µs |
| V <sub>PWR</sub> = 14 V                                                                                                   |                       | 0.2 | 0.4 | 0.8 |      |
| Output Rising Slow Slew Rate (low speed slew rate / SR[1:0]=01) <sup>(27)</sup>                                           | SR <sub>R_01</sub>    |     |     |     | V/μs |
| V <sub>PWR</sub> = 14 V                                                                                                   |                       | 0.1 | 0.2 | 0.4 |      |
| Output Falling Fast Slew Rate (high speed slew rate / SR[1:0]=10) <sup>(27)</sup>                                         | SR <sub>R_10</sub>    |     |     |     | V/μs |
| V <sub>PWR</sub> = 14 V                                                                                                   |                       | 0.4 | 0.8 | 1.6 |      |
| Output Falling Medium Slew Rate (medium speed slew rate / SR[1:0]=00) <sup>(27)</sup>                                     | SR <sub>F_00</sub>    |     |     |     | V/μs |
| V <sub>PWR</sub> = 14 V                                                                                                   |                       | 0.2 | 0.4 | 0.8 |      |
| Output Falling Slow Slew Rate (low speed slew rate / SR[1:0]=01) <sup>(27)</sup>                                          | SR <sub>F_01</sub>    |     |     |     | V/μs |
| V <sub>PWR</sub> = 14 V                                                                                                   |                       | 0.1 | 0.2 | 0.4 |      |
| Output Rising Fast Slew Rate (high speed slew rate / SR[1:0]=10) <sup>(27)</sup>                                          | SR <sub>F_10</sub>    |     |     |     | V/μs |
| V <sub>PWR</sub> = 14 V                                                                                                   |                       | 0.4 | 0.8 | 1.6 |      |
| Output Turn-ON Delay Time <sup>(28)</sup>                                                                                 | t <sub>DLY(ON)</sub>  |     |     |     | μS   |
| V <sub>PWR</sub> = 14 V for medium speed slew rate (SR[1:0]=00)                                                           |                       | 35  | 60  | 85  |      |
| Output Turn-OFF Delay Time <sup>(29)</sup>                                                                                | t <sub>DLY(OFF)</sub> |     |     |     | μs   |
| V <sub>PWR</sub> = 14 V for medium speed slew rate (SR[1:0]=00)                                                           |                       | 35  | 60  | 85  |      |
| Driver Output Matching Slew Rate (SR <sub>R</sub> /SR <sub>F</sub> )                                                      | $\Delta SR$           |     |     |     |      |
| $V_{PWR}$ = 14 V @ 25 °C and for medium speed slew rate (SR[1:0]=00)                                                      |                       | 0.8 | 1.0 | 1.2 |      |
| Driver Output Matching Time ( $t_{DLY(ON)} - t_{DLY(OFF)}$ )                                                              | $\Delta t_{RF}$       |     |     |     | μS   |
| V <sub>PWR</sub> = 14 V, f <sub>PWM</sub> = 240 Hz, PWM duty-cycle = 50%, @ 25 °C for medium speed slew rate (SR[1:0]=00) |                       | -25 | 0   | 25  |      |

Notes

27. Rise and Fall Slew rates measured across a 5.0  $\Omega$  resistive load at high side output = 30% to 70% (see Figure 4, page 16).

28. Turn-ON delay time measured from rising edge of any signal (IN[0:3] and  $\overline{CS}$ ) that would turn the output ON to V<sub>HS[0:3]</sub> = V<sub>PWR</sub> / 2 with R<sub>L</sub> = 5.0  $\Omega$  resistive load.

29. Turn-OFF delay time measured from falling edge of any signal (IN[0:3] and  $\overline{CS}$ ) that would turn the output OFF to V<sub>HS[0:3]</sub> =V<sub>PWR</sub> / 2 with R<sub>L</sub> = 5.0  $\Omega$  resistive load.



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                   | Symbol              | Min | Тур                    | Max | Unit |
|--------------------------------------------------|---------------------|-----|------------------------|-----|------|
| POWER OUTPUT TIMING HS0 TO HS3 (CONTINUED)       |                     |     |                        |     |      |
| Fault Detection Blanking Time <sup>(30)</sup>    | t <sub>FAULT</sub>  |     |                        |     | μs   |
| 35XS3400CHFK                                     |                     | -   | 5.0                    | 20  |      |
| 35XS3400DHFK                                     |                     | -   | 5.0                    | 10  |      |
| Output Shutdown Delay Time <sup>(31)</sup>       | t <sub>DETECT</sub> |     |                        |     | μs   |
| 35XS3400CHFK                                     |                     | -   | 7.0                    | 30  |      |
| 35XS3400DHFK                                     |                     | -   | 7.0                    | 20  |      |
| CS to CSNS Valid Time <sup>(32)</sup>            | t <sub>CNSVAL</sub> | -   | 70                     | 100 | μs   |
| Watchdog Timeout <sup>(33)</sup>                 | t <sub>WDTO</sub>   | 217 | 310                    | 400 | ms   |
| ON OpenLoad Fault Cyclic Detection Time with LED |                     | -   | f <sub>IN0</sub> / 128 | -   | ms   |

Notes

31. Time necessary to switch-off the output in case of OT or OC or SC or UV fault detection (from negative edge of  $\overline{FS}$  pin to HS voltage = 50% of V<sub>PWR</sub>

32. Time necessary for the CSNS to be with  $\pm 5\%$  of the targeted value.

33. For FSI open, the watchdog timeout delay measured from the rising edge of RST, to HS[0,2] output state depend on the corresponding input command.

<sup>30.</sup> Time necessary to report the fault to  $\overline{FS}$  pin.



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                | Symbol              | Min   | Тур   | Мах   | Unit |
|-------------------------------|---------------------|-------|-------|-------|------|
| Output Over-current Time Step |                     |       |       |       | ms   |
| OC[1:0]=00 (slow by default)  | t <sub>OC1 00</sub> | 3.4   | 5.0   | 6.6   |      |
|                               | t <sub>OC2 00</sub> | 1.0   | 1.72  | 2.0   |      |
|                               | t <sub>OC3 00</sub> | 1.4   | 2.0   | 2.6   |      |
|                               | t <sub>OC4 00</sub> | 2.0   | 3.0   | 4.0   |      |
|                               | t <sub>OC5_00</sub> | 3.4   | 5.0   | 6.74  |      |
|                               | t <sub>OC6_00</sub> | 8.4   | 12.2  | 16    |      |
|                               | t <sub>OC7_00</sub> | 31.2  | 44.6  | 48    |      |
|                               |                     |       |       |       |      |
| OC[1:0]=01 (fast)             | t <sub>OC1_01</sub> | 1.72  | 2.48  | 3.22  |      |
|                               | t <sub>OC2_01</sub> | 0.56  | 0.8   | 1.04  |      |
|                               | t <sub>OC3_01</sub> | 0.72  | 1.04  | 1.36  |      |
|                               | t <sub>OC4_01</sub> | 1.02  | 1.58  | 1.92  |      |
|                               | t <sub>OC5_01</sub> | 1.56  | 2.24  | 2.92  |      |
|                               | t <sub>OC6_01</sub> | 4.28  | 6.12  | 7.96  |      |
|                               | t <sub>OC7_01</sub> | 15.4  | 22.2  | 29    |      |
| $OC[1:0]=10 \pmod{10}$        |                     |       |       | 10.0  |      |
|                               | t <sub>OC1_10</sub> | 6.8   | 9.8   | 12.8  |      |
|                               | t <sub>OC2_10</sub> | 2.2   | 3.2   | 4.2   |      |
|                               | t <sub>OC3_10</sub> | 2.8   | 4.2   | 5.6   |      |
|                               | t <sub>OC4_10</sub> | 4.0   | 5.8   | 7.6   |      |
|                               | t <sub>OC5_10</sub> | 6.8   | 9.8   | 12.8  |      |
|                               | t <sub>OC6_10</sub> | 17    | 24.4  | 31.8  |      |
|                               | t <sub>OC7_10</sub> | 6.24  | 89.2  | 116   |      |
| OC[1:0]=11 (very slow)        | toor                | 13.7  | 19.6  | 25.5  |      |
|                               | toon 11             | 4.5   | 6.4   | 8.3   |      |
|                               | *0C2_11             | 5.9   | 8.4   | 10.9  |      |
|                               | too                 | 8.1   | 11.6  | 15.0  |      |
|                               | toos 14             | 13.7  | 19.6  | 25.5  |      |
|                               |                     | 34.2  | 48.8  | 63.4  |      |
|                               | t <sub>OC7 11</sub> | 124.9 | 178.4 | 231.9 |      |



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic            | Symbol              | Min  | Тур  | Мах  | Unit |
|---------------------------|---------------------|------|------|------|------|
| Bulb Cooling Time Step    |                     |      |      |      | ms   |
| CB[1:0]=00 or 11 (medium) | t <sub>BC1 00</sub> | 582  | 834  | 1084 |      |
|                           | t <sub>BC2 00</sub> | 312  | 448  | 584  |      |
|                           | t <sub>BC3_00</sub> | 356  | 510  | 664  |      |
|                           | t <sub>BC4_00</sub> | 416  | 596  | 776  |      |
|                           | t <sub>BC5_00</sub> | 502  | 718  | 934  |      |
|                           | t <sub>BC6_00</sub> | 628  | 898  | 1168 |      |
|                           |                     |      |      |      |      |
| CB[1:0]=01 (fast)         | t <sub>BC1_01</sub> | 296  | 418  | 544  |      |
|                           | t <sub>BC2_01</sub> | 156  | 224  | 292  |      |
|                           | t <sub>BC3_01</sub> | 176  | 254  | 332  |      |
|                           | t <sub>BC4_01</sub> | 202  | 290  | 378  |      |
|                           | t <sub>BC5_01</sub> | 256  | 360  | 468  |      |
|                           | t <sub>BC6_01</sub> | 452  | 648  | 884  |      |
| CB[1:0]=10 (slow)         |                     |      |      |      |      |
|                           | t <sub>BC1_10</sub> | 1166 | 1668 | 2170 |      |
|                           | t <sub>BC2_10</sub> | 624  | 894  | 1164 |      |
|                           | t <sub>BC3_10</sub> | 714  | 1022 | 1310 |      |
|                           | t <sub>BC4_10</sub> | 834  | 1192 | 1552 |      |
|                           | t <sub>BC5_10</sub> | 1002 | 1434 | 1866 |      |
|                           | t <sub>BC6_10</sub> | 1256 | 1796 | 2340 |      |

#### PWM MODULE TIMING

| Input PWM Clock Range on IN0                                                                 |                        | 7.68 | -   | 30.72 | kHz |
|----------------------------------------------------------------------------------------------|------------------------|------|-----|-------|-----|
| Input PWM Clock Low Frequency Detection Range on IN0 <sup>(34)</sup>                         |                        | 1.0  | 2.0 | 4.0   | kHz |
| Input PWM Clock High Frequency Detection Range on IN0 <sup>(34)</sup>                        | f <sub>IN0(HIGH)</sub> | 100  | 200 | 400   | kHz |
| Output PWM Frequency Range                                                                   | f <sub>PWM</sub>       | -    | -   | 1.0   | kHz |
| Output PWM Frequency Accuracy using Calibrated Oscillator                                    | A <sub>FPWM(CAL)</sub> | -10  | -   | +10   | %   |
| Default Output PWM Frequency using Internal Oscillator                                       | f <sub>PWM(0)</sub>    | 84   | 120 | 156   | Hz  |
| CS Calibration Low Minimum Time Detection Range                                              | t <sub>CSB(MIN)</sub>  | 14   | 20  | 26    | μS  |
| CS Calibration Low Maximum Tine Detection Range                                              | t <sub>CSB(MAX)</sub>  | 140  | 200 | 260   | μS  |
| Output PWM Duty-cycle Range for f <sub>PWM</sub> = 400 Hz <sup>(35)</sup>                    | R <sub>PWM</sub> _400  | 10   | _   | 98    | %   |
| Output PWM Duty-cycle Range for f <sub>PWM</sub> = 200 Hz <sup>(35)</sup>                    | R <sub>PWM</sub> _200  | 5.0  | -   | 98    | %   |
| Output PWM Duty-cycle Range for $f_{PWM}$ = 1.0 kHz for high speed slew rate <sup>(35)</sup> | R <sub>PWM</sub> _1k   | 6.0  | -   | 94    | %   |
| INPUT TIMING                                                                                 |                        |      |     |       |     |
| Direct Input Toggle Timeout                                                                  | t <sub>IN</sub>        | 175  | 250 | 325   | ms  |
| AUTO-RETRY TIMING                                                                            |                        |      |     |       |     |
| Auto-retry Period                                                                            | t <sub>AUTO</sub>      | 105  | 150 | 195   | ms  |

Notes

34. Clock Fail detector available for PWM\_en bit is set to logic [1] and CLOCK\_sel is set to logic [0].

35. The PWM ratio is measured at  $V_{HS}$  = 50% of  $V_{PWR}$  and for the default SR value. It is possible to put the device fully-on (PWM duty-cycle 100%) and fully-off (duty-cycle 0%). For values outside this range, a calibration is needed between the PWM duty-cycle programming and the PWM on the output with  $R_L$  = 5.0  $\Omega$  resistive load.

#### 35XS3400



Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  20 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                         |                       | Min  | Тур  | Max  | Unit  |  |
|------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|-------|--|
| TEMPERATURE ON THE GND FLAG                                                                                            |                       |      |      |      |       |  |
| Thermal Prewarning Detection <sup>(36)</sup>                                                                           | T <sub>OTWAR</sub>    | 110  | 125  | 140  | °C    |  |
| Analog Temperature Feedback at T <sub>A</sub> = 25 °C with R <sub>CSNS</sub> = 2.5 k $\Omega$                          | T <sub>FEED</sub>     | 1.15 | 1.20 | 1.25 | V     |  |
| Analog Temperature Feedback Derating with $R_{CSNS}$ = 2.5 k $\Omega^{(37)}$                                           | DT <sub>FEED</sub>    | -3.5 | -3.7 | -3.9 | mV/°C |  |
| SPI INTERFACE CHARACTERISTICS <sup>(36)</sup>                                                                          |                       |      |      |      |       |  |
| Maximum Frequency of SPI Operation                                                                                     | f <sub>SPI</sub>      | _    | -    | 8.0  | MHz   |  |
| Required Low State Duration for RST <sup>(38)</sup>                                                                    | t <sub>WRST</sub>     | 10   | -    | -    | μS    |  |
| Rising Edge of $\overline{CS}$ to Falling Edge of $\overline{CS}$ (Required Setup Time) <sup>(39)</sup>                | t <sub>cs</sub>       | -    | -    | 1.0  | μS    |  |
| Rising Edge of $\overline{\text{RST}}$ to Falling Edge of $\overline{\text{CS}}$ (Required Setup Time) <sup>(39)</sup> | t <sub>ENBL</sub>     | -    | -    | 5.0  | μS    |  |
| Falling Edge of CS to Rising Edge of SCLK (Required Setup Time) <sup>(39)</sup>                                        | t <sub>LEAD</sub>     | Ι    | -    | 500  | ns    |  |
| Required High State Duration of SCLK (Required Setup Time) <sup>(39)</sup>                                             | t <sub>WSCLKh</sub>   | -    | -    | 50   | ns    |  |
| Required Low State Duration of SCLK (Required Setup Time) <sup>(39)</sup>                                              | t <sub>WSCLKI</sub>   | -    | -    | 50   | ns    |  |
| Falling Edge of SCLK to Rising Edge of CS (Required Setup Time) <sup>(39)</sup>                                        | t <sub>LAG</sub>      | -    | -    | 60   | ns    |  |
| SI to Falling Edge of SCLK (Required Setup Time) <sup>(40)</sup>                                                       | t <sub>SI(SU)</sub>   | _    | -    | 37   | ns    |  |
| Falling Edge of SCLK to SI (Required Setup Time) <sup>(40)</sup>                                                       | t <sub>SI(HOLD)</sub> | -    | -    | 49   | ns    |  |
| SO Rise Time                                                                                                           | t <sub>RSO</sub>      |      |      |      | ns    |  |
| C <sub>L</sub> = 80 pF                                                                                                 |                       | -    | -    | 13   |       |  |
| SO Fall Time                                                                                                           | t <sub>FSO</sub>      |      |      |      | ns    |  |
| C <sub>L</sub> = 80 pF                                                                                                 |                       | -    | _    | 13   |       |  |
| SI, CS, SCLK, Incoming Signal Rise Time <sup>(40)</sup>                                                                | t <sub>RSI</sub>      | -    | _    | 13   | ns    |  |
| SI, CS, SCLK, Incoming Signal Fall Time <sup>(40)</sup>                                                                | t <sub>FSI</sub>      | Ι    | _    | 13   | ns    |  |
| Time from Rising Edge of SCLK to SO Low Logic Level <sup>(41)</sup>                                                    | t <sub>SO(EN)</sub>   | -    | -    | 60   | ns    |  |
| Time from Rising Edge of SCLK to SO High Logic Level <sup>(42)</sup>                                                   | t <sub>SO(DIS)</sub>  | _    | -    | 60   | ns    |  |

Notes

36. Parameters guaranteed by design.

37. Value guaranteed per statistical analysis

38. RST low duration measured with outputs enabled and going to OFF or disabled condition.

39. Maximum setup time required for the 35XS3400 is the minimum guaranteed time needed from the microcontroller.

40. Rise and Fall time of incoming SI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.

41. Time required for output status data to be available for use at SO. 1.0 k $\Omega$  on pull-up on  $\overline{CS}$ .

42. Time required for output status data to be terminated at SO. 1.0 k $\Omega$  on pull-up on  $\overline{CS}$ .





#### **TIMING DIAGRAMS**

Figure 4. Output Slew Rate and Time Delays















Figure 7. Input Timing Switching Characteristics





Figure 8. SCLK Waveform and Valid SO Data Delay Time



# FUNCTIONAL DESCRIPTION

#### **INTRODUCTION**

The 35XS3400 is one in a family of devices designed for low-voltage automotive lighting applications. Its four low  $R_{DS(ON)}$  MOSFETs (quad 35 m $\Omega$ ) can control four separate 28 W bulbs.

Programming, control and diagnostics are accomplished using a 16-bit SPI interface. Its output with selectable slewrate improves electromagnetic compatibility (EMC) behavior. Additionally, each output has its own parallel input or SPI control for pulse-width modulation (PWM) control if desired. The 35XS3400 allows the user to program via the SPI the fault current trip levels and duration of acceptable lamp inrush. The device has Fail-safe mode to provide functionality of the outputs in case of MCU damage.

#### FUNCTIONAL PIN DESCRIPTION

#### **OUTPUT CURRENT MONITORING (CSNS)**

The Current Sense pin provides a current proportional to the designated HS0:HS3 output or a voltage proportional to the temperature on the GND flag. That current is fed into a ground-referenced resistor (4.7 k $\Omega$  typical) and its voltage is monitored by an MCU's A/D. The output type is selected via the SPI. This pin can be tri-stated through the SPI.

#### DIRECT INPUTS (IN0, IN1, IN2, IN3)

Each IN input wakes the device. The IN0:IN3 high side input pins are also used to directly control HS0:HS3 high side output pins. If the outputs are controlled by the PWM module, the external PWM clock is applied to IN0 pin. These pins are to be driven with CMOS levels, and they have a passive internal pull-down,  $R_{DWN}$ .

# FAULT STATUS (FS)

This pin is an open drain configured output requiring an external pull-up resistor to  $V_{DD}$  for fault reporting. If a device fault condition is detected, this pin is active LOW. Specific device diagnostics and faults are reported via the SPI SO pin.

#### WAKE

The wake input wakes the device. An internal clamp protects this pin from high damaging voltages with a series resistor (10 k $\Omega$  typ). This input has a passive internal pull-down, R<sub>DWN</sub>.

### RESET (RST)

The reset input wakes the device. This is used to initialize the device configuration and fault registers, as well as place the device in a low-current Sleep mode. The pin also starts the watchdog timer when transitioning from logic [0] to logic [1]. This pin has a passive internal pull-down,  $R_{DWN}$ .

# CHIP SELECT (CS)

The  $\overline{\text{CS}}$  pin enables communication with the master microcontroller (MCU). When this pin is in a logic [0] state,

the device is capable of transferring information to, and receiving information from, the MCU. The 35XS3400 latches in data from the input shift registers to the addressed registers on the rising edge of  $\overline{CS}$ . The device transfers status information from the power output to the Shift register on the falling edge of  $\overline{CS}$ . The SO output driver is enabled when  $\overline{CS}$  is logic [0].  $\overline{CS}$  should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0].  $\overline{CS}$  has an active internal pull-up from V<sub>DD</sub>, I<sub>UP</sub>.

#### SERIAL CLOCK (SCLK)

The SCLK pin clocks the internal shift registers of the 35XS3400 device. The serial input (SI) pin accepts data into the input shift register on the falling edge of the SCLK signal while the serial output (SO) pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. It is important the SCLK pin be in a logic low state whenever  $\overline{CS}$  makes any transition. For this reason, it is recommended the SCLK pin be in a logic [0] whenever the device is not accessed ( $\overline{CS}$  logic [1] state). SCLK has an active internal pull-down. When  $\overline{CS}$  is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high-impedance) (see Figure 9, page 22). SCLK input has an active internal pull-down, I<sub>DWN</sub>.

#### **SERIAL INPUT (SI)**

This is a serial interface (SI) command data input pin. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, starting with D15 (MSB) to D0 (LSB). The internal registers of the 35XS3400 are configured and controlled using a 5-bit addressing scheme described in <u>Table 10</u>, page <u>29</u>. Register addressing and configuration are described in <u>Table 11</u>, page <u>29</u>. SI input has an active internal pull-down, I<sub>DWN</sub>.

#### DIGITAL DRAIN VOLTAGE (VDD)

This pin is an external voltage input pin used to supply power to the SPI circuit. In the event  $V_{DD}$  is lost ( $V_{DD}$  Failure), the device goes to Fail-safe mode.



#### **GROUND (GND)**

These pins are the ground for the device.

#### **POSITIVE POWER SUPPLY (VPWR)**

This pin connects to the positive power supply and is the source of operational power for the device. The VPWR contact is the backside surface mount tab of the package.

#### **SERIAL OUTPUT (SO)**

The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high-impedance state until the  $\overline{CS}$  pin is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, the state of the key inputs, etc. The SO pin changes state on the rising edge of SCLK and reads out on the falling edge of

SCLK. SO reporting descriptions are provided in <u>Table 23</u>, page <u>33</u>.

#### HIGH SIDE OUTPUTS (HS3, HS1, HS0, HS2)

Protected 35 m $\Omega$  high side power outputs to the load.

#### FAIL-SAFE INPUT (FSI)

This pin incorporates an active internal pull-up current source from internal supply ( $V_{REG}$ ). This enables the watchdog timeout feature.

When the FSI pin is opened, the watchdog circuit is enabled. After a watchdog timeout occurs, the output states depends on IN[0:3].

When the FSI pin is connected to GND, the watchdog circuit is disabled. The output states depends on IN[0:3] in case of  $V_{DD}$  failure condition, in case  $V_{DD}$  failure detection is activated (VDD\_FAIL\_en bit sets to logic [1]).

#### FUNCTIONAL INTERNAL BLOCK DESCRIPTION



#### **POWER SUPPLY**

The 35XS3400 is designed to operate from 4.0 to 28 V on the VPWR pin. Characteristics are provided from 6.0 to 20 V for the device. The VPWR pin supplies power to internal regulator, analog, and logic circuit blocks. The VDD supply is used for Serial Peripheral Interface (SPI) communication in order to configure and diagnose the device. This IC architecture provides a low quiescent current Sleep mode. Applying V<sub>PWR</sub> and V<sub>DD</sub> to the device will place the device in the Normal mode. The device will transit to Fail-safe mode in case of failures on the SPI or/and on the V<sub>DD</sub> voltage.

#### HIGH SIDE SWITCHES: HS0 - HS3

These pins are the high side outputs controlling automotive lamps located for the rear of vehicle, such as

28 W bulbs and LED modules. 55 W/65 W lamps can be driven for two outputs shorted together. Those N-channel MOSFETs with 35 m $\Omega$  R<sub>DS(ON)</sub> are self-protected and present extended diagnostics in order to detect bulb outage and short-circuit fault condition. The HS output is actively clamped during turn off of inductive loads and inductive battery line.

When driving DC motor or solenoid loads demanding multiple switching, an external recirculation device must be used to maintain the device in its Safe Operating Area.

#### MCU INTERFACE AND OUTPUT CONTROL

In Normal mode, each bulb is controlled directly from the MCU through SPI. A pulse width modulation control module allows improvement of lamp lifetime with bulb power



regulation (PWM frequency range from 100 to 400 Hz) and addressing the dimming application (day running light). An analog feedback output provides a current proportional to the load current or the temperature of the board. The SPI is used to configure and to read the diagnostic status (faults) of high side outputs. The reported fault conditions are: OpenLoad, short-circuit to battery, short-circuit to ground (over-current and severe short-circuit), thermal shutdown, and under/overvoltage. Thanks to accurate and configurable over-current detection circuitry and wire-harness optimization, the vehicle is lighter.

In Fail-safe mode, each lamp is controlled with dedicated parallel input pins. The device is configured in default mode.



# FUNCTIONAL DEVICE OPERATION

#### SPI PROTOCOL DESCRIPTION

The SPI interface has a full duplex, three-wire synchronous data transfer with four I/O lines associated with it: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select ( $\overline{CS}$ ).

The SI/SO pins of the 35XS3400 follow a first-in first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 5.0 V or 3.3 V CMOS logic levels.



#### **OPERATIONAL MODES**

The 35XS3400 has four operating modes: Sleep, Normal, Fail-safe and Fault. Table 6 and Figure 11 summarize details contained in succeeding paragraphs.

 fault = OC[0:3] or OT[0:3] or SC[0:3] or UV (UV) or (OV and OV dis).

The Figure 10 describes an internal signal called IN ON[x] depending on IN[x] input.

![](_page_22_Figure_10.jpeg)

#### Figure 10. IN\_ON[x] internal signal

The 35XS3400 transits to operating modes according to the following signals:

- wake-up = RST or WAKE or IN ON[0] or IN ON[1] or IN ON[2] or IN ON[3],
- fail = (V<sub>DD</sub> Failure and VDD FAIL en) or (Watchdog time-out and FSI input not shorted to ground ),

#### Table 6. 35XS3400 Operating Modes

| Mode      | wake-up | fail | faul<br>t | Comments                                                                                                                                                                              |
|-----------|---------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sleep     | 0       | х    | х         | Device is in Sleep mode. All outputs are OFF.                                                                                                                                         |
| Normal    | 1       | 0    | 0         | Device is currently in Normal mode. Watchdog is active if enabled.                                                                                                                    |
| Fail-safe | 1       | 1    | 0         | Device is currently in Fail-safe<br>mode due to watchdog<br>timeout or $V_{DD}$ Failure<br>conditions. The output states<br>depend on the corresponding<br>input in case FSI is open. |
| Fault     | 1       | Х    | 1         | Device is currently in Fault<br>mode. The faulted output(s) is<br>(are) OFF. The safe autoretry<br>circuitry is active to turn-on<br>again the output(s).                             |

x = Don't care.

![](_page_23_Picture_0.jpeg)

![](_page_23_Figure_1.jpeg)

![](_page_23_Figure_2.jpeg)

Figure 11. Operating Modes

#### **SLEEP MODE**

The 35XS3400 is in Sleep mode when:

- +  $V_{PWR}$  and  $V_{DD}$  are within the normal voltage range,
- wake-up = 0,
- fail = X,
- fault = X.

This is the Default mode of the device after first applying battery voltage (VPWR) prior to any I/O transitions. This is also the state of the device when the WAKE and RST and IN\_ON[0:3] are logic [0]. In the Sleep mode, the output and all unused internal circuitry, such as the internal regulator, are off to minimize draw current. In addition, all SPI-configurable features of the device are as if set to logic [0].

#### NORMAL MODE

The 35XS3400 is in Normal mode when:

- +  $V_{PWR}$  and  $V_{DD}$  are within the normal voltage range,
- wake-up = 1,
- fail = 0,
- fault = 0.

In this mode, the NM bit is set to lfault\_contrologic [1] and the outputs HS[0:3] are under control, as defined by hson signal:

<u>hson[x]</u> = ( ( (IN[x] and DIR\_dis[x]) or On bit[x] ) and PWM\_en ) or (On bit [x] and Duty\_cycle[x] and PWM\_en). In this mode and also in Fail-safe, the fault condition reset depends on fault control signal, as defined below:

<u>fault\_control[x]</u> = ( (IN\_ON[x] and DIR\_dis[x]) and PWM\_en ) or (On bit [x]).

#### Programmable PWM module

The outputs HS[0:3] are controlled by the programmable PWM module if PWM\_en and On bits are set to logic [1].

The clock frequency from IN0 input pin or from internal clock is the factor  $2^7$  (128) of the output PWM frequency (CLOCK\_sel bit). The outputs HS[0:3] can be controlled in the range of 5% to 98% with a resolution of 7 bits of duty-cycle (Table 7). The state of other IN pin is ignored.

#### Table 7. Output PWM Resolution

| On bit | Duty-cycle | Output state               |
|--------|------------|----------------------------|
| 0      | х          | OFF                        |
| 1      | 0000000    | PWM (1/128 duty-cycle)     |
| 1      | 0000001    | PWM (2/128 duty-cycle)     |
| 1      | 0000010    | PWM (3/128 duty-cycle)     |
| 1      | n          | PWM ((n+1)/128 duty-cycle) |
| 1      | 1111111    | fully ON                   |

The timing includes seven programmable PWM switching delay (number of PWM clock rising edges) to improve overall EMC behavior of the light module (<u>Table 8</u>).

![](_page_24_Picture_0.jpeg)

#### Table 8. Output PWM Switching Delay

| Delay bits | Output delay          |
|------------|-----------------------|
| 000        | no delay              |
| 001        | 16 PWM clock periods  |
| 010        | 32 PWM clock periods  |
| 011        | 48 PWM clock periods  |
| 100        | 64 PWM clock periods  |
| 101        | 80 PWM clock periods  |
| 110        | 96 PWM clock periods  |
| 111        | 112 PWM clock periods |

The clock frequency from IN0 is permanently monitored in order to report a clock failure in case of the frequency is out a specified frequency range (from  $f_{IN0(LOW)}$  to  $f_{IN0(HIGH)}$ ). In case of clock failure, no PWM feature is provided, the On bit defines the outputs state and the CLOCK\_fail bit reports [1].

#### **Calibratable Internal Clock**

The internal clock can vary as much as +/-30 percent corresponding to typical  $f_{PWM(0)}$  output switching period.

Using the existing SPI inputs and the precision timing reference already available to the MCU, the 35XS3400 allows clock period setting within  $\pm 10$  percent of accuracy. Calibrating the internal clock is initiated by defined word to CALR register. The calibration pulse is provided by the MCU. The pulse is sent on the CS pin after the SPI word is launched. At the moment, the CS pin transitions from logic [1] to [0] until from logic [0] to [1] determine the period of internal clock with a multiplicative factor of 128.

![](_page_24_Figure_7.jpeg)

In case of negative  $\overline{CS}$  pulse is outside a predefined time range (from  $t_{CSB(MIN)}$  to  $t_{CSB(MAX)}$ ), the calibration event will be ignored and the internal clock will be unaltered or reset to default value ( $f_{PWM(0)}$ ) if this was not calibrated before.

The calibratable clock is used, instead of the clock from IN0 input, when CLOCK\_sel is set to [1].

#### FAIL-SAFE MODE

The 35XS3400 is in Fail-safe mode when:

- V<sub>PWR</sub> is within the normal voltage range,
- wake-up = 1,
- fail = 1,
- fault = 0.

#### Watchdog

If the FSI input is not grounded, the watchdog timeout detection is active when either the WAKE or IN\_ON[0:3] or RST input pin transitions from logic [0] to logic [1]. The WAKE input is capable of being pulled up to VPWR with a series of limiting resistance limiting the internal clamp current according to the specification.

The watchdog timeout is a multiple of an internal oscillator. As long as the WD bit (D15) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), the device will operate normally.

#### **Fail Safe Conditions**

If an internal watchdog time-out occurs before the WD bit for FSI open (<u>Table 9</u>) or in case of V<sub>DD</sub> failure condition (V<sub>DD</sub>< V<sub>DD(FAIL</sub>)) for VDD\_FAIL\_en bit is set to logic [1], the device will revert to a Fail-safe mode until the WD bit is written to logic [1] (see fail-safe to normal mode transition paragraph) and V<sub>DD</sub> is within the normal voltage range.

#### Table 9. SPI Watchdog Activation

| Typical RFSI ( $\Omega$ ) | Watchdog |
|---------------------------|----------|
| 0 (shorted to ground)     | Disabled |
| (open)                    | Enable   |

During the Fail-safe mode, the outputs will depend on the corresponding input. The SPI register content is reset to their default value (except POR bit) and fault protections are fully operational.

The Fail-safe mode can be detected by monitoring the NM bit is set to [0].

#### NORMAL & FAIL SAFE MODE TRANSITIONS

#### Transition Fail-safe to Normal mode

To leave the Fail-safe mode,  $V_{DD}$  must be in nominal voltage and the microcontroller has to send a SPI command with WDIN bit set to logic [1]; the other bits are not considered. The previous latched faults are reset by the transition into Normal mode (auto-retry included).

Moreover, the device can be brought out of the Fail-safe mode due to watchdog timeout issue by forcing the FSI pin to logic [0].

#### **Transition Normal to Fail-Safe Mode**

To leave the Normal mode, a Fail-safe condition must occurred (fail=1). The previous latched faults are reset by the transition into Fail-safe mode (autoretry included).

![](_page_25_Picture_0.jpeg)

#### FAULT MODE

The 35XS3400 is in Fault mode when:

- V<sub>PWR</sub> and V<sub>DD</sub> are within the normal voltage range,
- wake-up = 1,
- fail = X,
- fault=1.

This device indicates the faults below as they occur by driving the  $\overline{FS}$  pin to logic [0] for  $\overline{RST}$  input is pulled up:

- Over-temperature fault,
- Over-current fault,
- · Severe short-circuit fault,
- Output(s) shorted to VPWR fault in OFF state,
- OpenLoad fault in OFF state,
- · Over-voltage fault (enabled by default),
- · Under-voltage fault.

The  $\overline{FS}$  pin will automatically return to logic [1] when the fault condition is removed, except for over-current, severe short-circuit, over-temperature and under-voltage which will be reset by a new turn-on command (each fault\_control signal to be toggled).

Fault information is retained in the SPI fault register and is available (and reset) via the SO pin during the first valid SPI communication. The OpenLoad fault in ON state is only reported through SPI register without effect on the corresponding output state (HS[x]) and the FS pin.

#### START-UP SEQUENCE

The 35XS3400 enters in Normal mode after start-up if following sequence is provided:

- VPWR and VDD power supplies must be above their under-voltage thresholds,
- generate wake-up event (wake-up=1) from 0 to 1 on RSTB. The device switches to Normal mode with SPI register content is reset (as defined in <u>Table 11</u> and <u>Table 23</u>). All features of 35XS3400 will be available after 50μs typical and all SPI registers are set to default values (set to logic [0]). The UV fault is reported in the SPI status registers.

And, in case of the PWM module is used (PWM\_en bit is set to logic [1]) with an external reference clock:

 apply PWM clock on IN0 input pin after maximum 200 μs (min. 50 μs).

If the correct start-up sequence is not provided, the PWM function is not guaranteed.

#### **PROTECTION AND DIAGNOSTIC FEATURES**

#### PROTECTIONS

#### **Over-temperature Fault**

The 35XS3400 incorporates over-temperature detection and shutdown circuitry for each output structure.

Two cases need to be considered when the output temperature is higher than  $T_{SD}$ :

- If the output command is ON: the corresponding output is latched OFF. FS will be also latched to logic [0]. To delatch the fault and be able to turn ON again the outputs, the failure condition must disappear and the autoretry circuitry must be active or the corresponding output must be commanded OFF and then ON (toggling fault\_control signal of corresponding output) or  $V_{SUPPLY(POR)}$  condition if  $V_{DD} = 0$ .
- If the output command is OFF: FS will go to logic [0] until the corresponding output temperature will be below T<sub>SD</sub>.

For both cases, the fault register OT[0:3] bit into the status register will be set to [1]. The fault bits will be cleared in the status register after a SPI read command.

#### **Over-current Fault**

The 35XS3400 incorporates output shutdown in order to protect each output structure against resistive short-circuit condition. This protection is composed by eight predefined current levels (time dependent) to fit 28 W bulb profiles.

In the first turn-on, the lamp filament is cold and the current will be huge. fault\_control signal transition from logic [0] to [1] or an auto-retry define this event. In this case, the overcurrent protection will be fitted to inrush current, as shown in <u>Figure 5</u>. This over-current protection is programmable: OC[1:0] bits select over-current slope speed and OCHI1 current step can be removed in case the OCHI bit is set to [1].

![](_page_25_Figure_37.jpeg)

In steady state, the wire harness will be protected by OCLO2 current level by default. Three other DC over-current levels are available: OCLO1 or OCLO3 or OCLO4 based on the state of the OCLO[1,0] bits.

If the load current level ever reaches the over-current detection level, the corresponding output will latch the output OFF and  $\overline{FS}$  will be also latched to logic [0]. To delatch the fault and be able to turn ON again the corresponding output,