# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## NXP Semiconductors

Advance Information

## Dual 24 V, 50 mOhm high-side switch

The 50XS4200 device is part of a 24 V dual high-side switch product family with integrated control, and a high number of protective and diagnostic functions. It is designed for truck and bus applications. The low  $R_{DS(on)}$  channels (<50 m $\Omega$ ) can control different load types; bulbs, solenoids, or DC motors. Control, device configuration, and diagnostics are performed through a 16-bit serial peripheral interface (SPI), allowing easy integration into existing applications. This device is powered by SMARTMOS technology.

Both channels can be controlled individually by external/internal clock signals, or by direct inputs. Using the internal clock allows fully autonomous device operation. Programmable output voltage slew- rates (individually programmable) helps improve electromagnetic compatibility (EMC) performance. To avoid shutting off the device upon inrush current, while still being able to closely track the load current, a dynamic overcurrent threshold profile is featured. Switching current of each channel can be sensed with a programmable sensing ratio. Whenever communication with the external microcontroller is lost, the device enters a Fail-safe operation mode, but remains operational, controllable, and protected.

#### Features

- Two fully-protected 50 m $\Omega$  (at 25 °C) high-side switches
- Up to 1.2 A steady-state current per channel
- · Separate bulb and DC motor latched overcurrent handling
- · Individually programmable internal/external PWM clock signals
- Overcurrent, short-circuit, and overtemperature protection with programmable autoretry functions
- Accurate temperature and current sensing
- Open load detection (channel in OFF and ON state), also for LED applications (7.0 mA typ.)
- Normal operating range: 8.0 36 V, extended range: 6.0 58 V
- 3.3 V and 5.0 V compatible 16-bit SPI port for device control, configuration and diagnostics at rates up to 8.0 MHz



### HIGH-SIDE SWITCH



#### Applications

- Truck, bus and 24 V transportation systems
- Resistive, capacitive, and inductive loads



Figure 1. Simplified application diagram



\* This document contains certain information on a new product. Specifications and information herein are subject to change without notice.

## Orderable parts

#### Table 1. Orderable part variations

| Part number                  | Temperature (T <sub>A</sub> ) | Package    |
|------------------------------|-------------------------------|------------|
| MC50XS4200BEK <sup>(1)</sup> | -40 °C to 125 °C              | 32 SOIC-EP |

Notes

1. To order parts in Tape & Reel, add the R2 suffix to the part number.



### Internal block diagram

Figure 2. Internal block diagram

## Table of contents

| Internal block diagram                | .3  |
|---------------------------------------|-----|
| Pin assignment                        |     |
| Electrical characteristics            | .7  |
| Maximum ratings                       | .7  |
| Static electrical characteristics     | .8  |
| Dynamic electrical characteristics    | .15 |
| Timing diagrams                       | .20 |
| Functional description                | .23 |
| Introduction                          | .23 |
| Pin assignment and functions          | .23 |
| Functional internal block description | .25 |
| Functional device operation           | .26 |
| Operation and operating modes         | .26 |
| logic commands and SPI registers      | .44 |
| Typical applications                  |     |
| Packaging                             | .54 |
| Package mechanical dimensions         |     |
| Revision history                      |     |

## Pin assignment

#### **Transparent Top View**



#### Figure 3. Device pin assignments

The function of each pin is described in the section Functional description

#### Table 2. 50XS4200 pin description

| Pin<br>number                            | Pin name   | Function | Formal name                                     | Definition                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------|------------|----------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                        | CLOCK      | Input    | PWM Clock                                       | The clock input gives the time-base when the device is operated in external clock/<br>internal PWM mode. This pin has an internal pull-down current source.                                                                                                                                                                              |
| 2                                        | RSTB       | Input    | Reset                                           | This input pin is used to initialize the device's configuration - and fault registers. Reset puts the device in Sleep mode (low current consumption) provided it is not stimulated by direct input signals. This pin is connected to GND by an internal pull-down resistor.                                                              |
| 3                                        | CSB        | Input    | Chip Select<br>(Active Low)                     | This input pin is connected to the SPI chip-select output of an external microcontroller. CSB is internally pulled up to $V_{DD}$ by a current source $I_{UP}$ .                                                                                                                                                                         |
| 4                                        | SCLK       | Input    | Serial Clock                                    | This input pin is to be connected to an external SPI Clock signal. The SCLK pin is internally connected to a pull-down current source $I_{\text{DWN}}$ .                                                                                                                                                                                 |
| 5                                        | SI         | Input    | Serial Input                                    | This input pin receives the SPI input data from an external device (microcontroller or another extreme switch device in case of daisy-chaining). The SI pin is internally connected to a pull-down current source $I_{DWN}$ .                                                                                                            |
| 6                                        | VDD        | Power    | Digital Drain Voltage                           | This is the positive supply pin of the SPI interface.                                                                                                                                                                                                                                                                                    |
| 7                                        | SO         | Output   | Serial Output                                   | This output pin transmits SPI data to an external device (external microcontroller or the SI pin of the next SPI device in case of daisy-chaining). The pin doesn't require external pull-up or pull-down resistors, but a series resistor is recommended to limit current consumption in case of GND disconnection.                     |
| 8, 25                                    | GND        | Ground   | Ground                                          | These pins are the ground for the logic and analog circuitries of the device. For ESD and electrical parameter accuracy purpose, the ground pins must be shorted in the board.                                                                                                                                                           |
| 9                                        | FSB        | Output   | Fault Status<br>(Active Low)                    | This open drain output pin (external pull-up resistor to $V_{DD}$ required) is set when the device enters Fault mode (see Fault mode).                                                                                                                                                                                                   |
| 10, 11, 15,<br>16, 17, 18,<br>22, 23, 24 | NC         | N/A      | Not connected                                   | These pins may not be connected.                                                                                                                                                                                                                                                                                                         |
| 12, 13, 14,<br>19, 20, 21                | HS1<br>HS0 | Output   | Power Switch Outputs                            | Output pins of the switches, to be connected to the load.                                                                                                                                                                                                                                                                                |
| 26                                       | SYNC       | Output   | Output Current<br>Monitoring<br>Synchronization | This output pin is asserted (active low) when the Current Sense (CS) output signal is within the specified accuracy range. Reading the SYNC pin allows the external microprocessor to synchronize to the SPI device when operating in autonomous operating mode. SYNC is open drain and requires a pull-up resistor to $V_{\text{DD}}$ . |

| Pin<br>number | Pin name       | Function | Formal name                                  | Definition                                                                                                                                                                                                                                                                                                                                                    |
|---------------|----------------|----------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27            | CSNS           | Output   | Output Current/<br>Temperature<br>Monitoring | This pin either outputs a current proportional to the channel's output current or a voltage proportional to the temperature of the die. Selection between current and temperature sensing, as well as setting the current sensing sensitivity are performed through the SPI interface. An external pull-down resistor must be connected between CSNS and GND. |
| 28, 29        | IN0<br>IN1     | Input    | Direct Inputs                                | The IN[0: 1] input pins are used to directly control the switching state of both switches and consequently the voltage on the HS0: HS1 output pins. The pins are connected to GND by internal pull-down resistors.                                                                                                                                            |
| 30            | FSOB           | Output   | Fail-safe Output<br>(Active Low)             | FSOB is asserted (active-low) upon entering Fail-safe mode (see Functional description) This open drain output requires an external pull-up resistor to $V_{PWR}$ .                                                                                                                                                                                           |
| 31, 32        | CONF0<br>CONF1 | Input    | Configuration Input                          | The CONF[0: 1] input pins are used to select the appropriate overcurrent detection profile (bulb/DC motor) for each of both channels. CONF requires a pull-down resistor to GND.                                                                                                                                                                              |
| 33            | VPWR           | Power    | Positive Power Supply                        | This exposed pad connects to the positive power supply and is the drain of both internal MOSFET switches.                                                                                                                                                                                                                                                     |

## **Electrical characteristics**

#### **Maximum ratings**

#### Table 3. Maximum ratings

All voltages are relative to ground unless mentioned otherwise. Exceeding these ratings may cause permanent damage.

| Symbol                                                                           | Parameter                                                                                                                                                                                      | Maximum ratings                | Unit | Notes   |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|---------|
| lectrical ratings                                                                |                                                                                                                                                                                                |                                |      |         |
| V <sub>PWR</sub>                                                                 | VPWR Supply Voltage Range<br>Load Dump at 25 °C (500 ms)<br>Reverse Battery at 25 °C<br>Fast Negative Transient Pulses (ISO 7637-2 pulse #1, V <sub>PWR</sub> =14V & Ri=10Ω)                   | 58<br>-32<br>-60               | V    |         |
| V <sub>DD</sub>                                                                  | VDD Supply Voltage Range                                                                                                                                                                       | -0.3 to 5.5                    | V    |         |
| V <sub>MAX,LOGIC</sub>                                                           | Voltage on Input pins (except IN[0:1]) and Output pins) (except HS[0:1])                                                                                                                       | -0.3 to 5.5                    | V    | (2) (3) |
| V <sub>FSO</sub>                                                                 | Voltage on Fail-safe Output (FSOB)                                                                                                                                                             | -0.3 to 58                     | V    |         |
| V <sub>SO</sub>                                                                  | Voltage on SO pin                                                                                                                                                                              | -0.3 to V <sub>DD</sub> +0.3   | V    |         |
| V <sub>IN,MAX</sub>                                                              | Voltage (continuous, max. allowable) on IN[0:1] Inputs                                                                                                                                         | 58                             | V    |         |
| V <sub>HS[0:1]</sub>                                                             | Voltage (continuous, max. allowable) on output pins (HS [0:1]),                                                                                                                                | -32 to 58                      | V    |         |
| I <sub>HS[0:1]</sub>                                                             | Rated Continuous Output Current per channel                                                                                                                                                    | 1.2                            | А    | (4)     |
| E <sub>CL[0:1]_SING</sub>                                                        | Maximum allowable energy dissipation per channel and two parallel channels, single-pulse method                                                                                                | 17                             | mJ   | (5)     |
| V <sub>ESD1</sub><br>V <sub>ESD2</sub><br>V <sub>ESD3</sub><br>V <sub>ESD4</sub> | ESD Voltage<br>Human Body Model (HBM) for HS[0:1], VPWR and GND<br>Human Body Model (HBM) for other pins<br>Charge Device Model (CDM)<br>Package Corner pins (1, 13, 19, 20)<br>All Other pins | ±8000<br>±2000<br>±750<br>±500 | V    | (6)     |

Notes:

2. Concerned Input pins are: CONF[0:1], RSTB, SI, SCLK, Clock, and CSB.

3. Concerned Output pins are: CSNS, SYNC, and FSB.

4. Output current rating valid as long as maximum junction temperature is not exceeded. For computation of the maximum allowable output current, the thermal resistance of the package & the underlying heatsink must be taken into account

5. Single pulse Energy dissipation, Single-pulse short-circuit method ( $L_L$  = 0.5 mH, R = 48 m $\Omega$  V<sub>PWR</sub> = 28 V, T<sub>J</sub> = 150°C initial).

ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω), and the Charge Device Model (CDM), Robotic (C<sub>ZAP</sub> = 4.0 pF).

#### Table 3. Maximum ratings (continued)

All voltages are relative to ground unless mentioned otherwise. Exceeding these ratings may cause permanent damage.

| Symbol                           | Parameter                                         | Maximum ratings          | Unit | Notes   |
|----------------------------------|---------------------------------------------------|--------------------------|------|---------|
| hermal ratings                   |                                                   |                          | 1    |         |
| T <sub>A</sub><br>T <sub>J</sub> | Operating Temperature<br>Ambient<br>Junction      | -40 to 125<br>-40 to 150 | °C   |         |
| T <sub>STG</sub>                 | Storage Temperature                               | -55 to 150               | °C   |         |
| $R_{	extsf{	heta}JC}$            | Thermal Resistance Junction to Case (Exposed pad) | 2.7                      | °C/W |         |
| $R_{	extsf{	heta}JA}$            | Thermal Resistance Junction to Ambient            | 24                       | °C/W | (7)     |
| T <sub>PPRT</sub>                | Peak package reflow temperature during reflow     | Note 9                   | °C   | (8),(9) |

Notes:

7. Four layer board (2s2p), per JEDEC JESD51-6 with the board (JESD51-7) horizontal

- Pin soldering temperature limit is for 40 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause 8. malfunction or permanent damage to the device.
- Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020. For Peak Package Reflow Temperature and 9. Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

#### Static electrical characteristics

#### Table 4. Static electrical characteristics

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                  | Parameter                                                                                                                                                                                                                                               | Min.       | Тур.     | Max.         | Unit | Notes |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|--------------|------|-------|
| Supply electrical       | characteristics                                                                                                                                                                                                                                         |            |          |              |      |       |
| V <sub>PWR</sub>        | Supply Voltage Range:<br>Full Specification compliant<br>Extended Mode                                                                                                                                                                                  | 8.0<br>6.0 | 24<br>-  | 36<br>58     | V    | (10)  |
| I <sub>PWR(ON)</sub>    | V <sub>PWR</sub> Supply Current, device in wake-up mode, channel On, Open<br>Load<br>Outputs in ON-state, HS[0:1] open, IN[0:1] > V <sub>IH</sub>                                                                                                       | -          | 6.5      | 8.5          | mA   |       |
| I <sub>PWR(SBY)</sub>   | $\label{eq:V_PWR} \begin{array}{l} V_{PWR} \mbox{ Supply Current, device in wake-up mode (Standby), channel Off \\ Open Load in OFF-state detection disabled, HS[0:1] shorted to \\ ground with V_{DD} = 5.5 \mbox{ V and RSTB > V}_{WAKE} \end{array}$ | -          | 6.5      | 8.5          | mA   |       |
| I <sub>PWR(SLEEP)</sub> | Sleep State Supply Current<br>$V_{PWR} = 24 \text{ V}, \text{RSTB} = \text{IN}[0:1] < V_{WAKE}, \text{HS}[0:1] \text{ connected to ground}$<br>$T_A = 25 \text{ °C}$<br>$T_A = 125 \text{ °C}$                                                          |            | 3.0<br>- | 10.0<br>60.0 | μΑ   |       |
| V <sub>DD(ON)</sub>     | V <sub>DD</sub> Supply Voltage                                                                                                                                                                                                                          | 3.0        | -        | 5.5          | V    |       |
| I <sub>DD(ON)</sub>     | V <sub>DD</sub> Supply Current at V <sub>DD =</sub> 5.5 V<br>No SPI Communication<br>8.0 MHz SPI Communication                                                                                                                                          | -          | _<br>5.0 | 2.2          | mA   | (11)  |
| I <sub>DD(SLEEP)</sub>  | $V_{DD}$ Sleep State Current at $V_{DD}$ = 5.5 V with or without $V_{PWR}$                                                                                                                                                                              | _          | -        | 5.0          | μA   |       |
| V <sub>PWR(OV)</sub>    | Overvoltage Shutdown Threshold                                                                                                                                                                                                                          | 39         | 42       | 45.5         | V    |       |
| V <sub>PWR(OVHYS)</sub> | Overvoltage Shutdown Hysteresis                                                                                                                                                                                                                         | 0.2        | 0.8      | 1.5          | V    |       |
| V <sub>PWR(UV)</sub>    | Undervoltage Shutdown Threshold                                                                                                                                                                                                                         | 5.0        | _        | 6.0          | V    | (12)  |
| V <sub>PWR(POR)</sub>   | V <sub>PWR</sub> Power-On-Reset (POR) Voltage Threshold                                                                                                                                                                                                 | 2.2        | 2.6      | 4.0          | V    | (12)  |

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                | Parameter                                                                    | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD(POR)</sub>  | V <sub>DD</sub> Power-On-Reset (POR) Voltage Threshold                       | 1.5  | 2.0  | 2.5  | V    | (12)  |
| V <sub>DD(FAIL)</sub> | $V_{DD}$ Supply Failure Voltage Threshold (assumed $V_{PWR}$ > $V_{PWR(UV)}$ | 2.2  | 2.5  | 2.8  | V    |       |

Notes

 In extended mode, availability of several device functions (channel control, value of R<sub>DS(on)</sub>, overtemperature protection) is guaranteed, but compliance with the specified values in this document is not. Below 6.0 V, the device is only protected from overheating (thermal shutdown). Above V<sub>PWR(OV)</sub>, the channels can only be turned ON when the overvoltage detection function has been disabled.

11. Typical value guaranteed per design.

When the device recovers from undervoltage and returns to normal mode (6.0 V < V<sub>PWR</sub> < 58 V) before the end of the auto-retry period (see Auto-retry), the device performs normally. When V<sub>PWR</sub> drops below V<sub>PWR(UV)</sub>, undervoltage is detected (see Undervoltage fault (latchable fault) and EMC performances).

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                    | Parameter                                                                                                                                           | Min.         | Тур.         | Max.         | Unit                                       | Notes |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------------------------------------------|-------|
| Electrical charact        | eristics of the output stage (HS0 and HS1)                                                                                                          |              |              |              |                                            |       |
| _                         | ON-Resistance, Drain-to-Source ( $I_{HS}$ = 1.0 A, $T_J$ = 25 °C)<br>CSNS_ratio = 0                                                                 |              |              |              |                                            |       |
| R <sub>DS(on)25</sub>     | $V_{PWR} = 8.0 V$                                                                                                                                   | -            | 41           | -            | mΩ                                         |       |
|                           | V <sub>PWR</sub> = 28 V<br>V <sub>PWR</sub> = 36 V                                                                                                  | -            | 41<br>41     | -            |                                            |       |
|                           |                                                                                                                                                     | -            | 41           | _            |                                            |       |
|                           | ON-Resistance, Drain-to-Source ( $I_{HS}$ = 1.0 A,T <sub>J</sub> = 150 °C)<br>CSNS_ratio = 0                                                        |              |              |              |                                            |       |
| R <sub>DS(on)150</sub>    | $V_{PWR} = 8.0 V$                                                                                                                                   | -            | -            | 100          | mΩ                                         |       |
|                           | V <sub>PWR</sub> = 28 V                                                                                                                             | -            | -            | 100          | mΩ<br>mΩ<br>mΩ<br>mΩ<br>cm<br>A<br>A<br>μA |       |
|                           | V <sub>PWR</sub> = 36 V                                                                                                                             | -            | -            | 100          |                                            |       |
| $\Delta R_{DS(on)150}$    | ON-Resistance, Drain-to-Source difference from one channel to the other in parallel mode ( $I_{HS}$ = 1.0 A,T <sub>J</sub> = 150 °C) CSNS_ratio = X | -2.0         | _            | 2.0          | mΩ                                         |       |
| R <sub>SD(on)150</sub>    | ON-Resistance, Source-Drain (I <sub>HS</sub> = -1.0 A, T <sub>J</sub> = 150 °C, $V_{PWR}$ = -24 V)                                                  | -            | -            | 100          | mΩ                                         |       |
|                           | Max. detectable wiring length (2.5 mm <sup>2</sup> ) for severe short-circuit detection (see Severe short-circuit fault (latchable fault)):         |              |              |              |                                            |       |
| L <sub>SHORT</sub>        | High slew rate selected                                                                                                                             | 12           | 40           | 70           | cm                                         |       |
|                           | Medium slew rate selected                                                                                                                           | 63           | 210          | 350          |                                            |       |
|                           | Low slew rate selected                                                                                                                              | 175          | 580          | 990          |                                            |       |
| I_OCH1_0                  |                                                                                                                                                     | 10.3         | 13.20        | 16.1         |                                            |       |
| I_OCH2_0                  |                                                                                                                                                     | 6.6          | 8.40         | 10.2         |                                            |       |
| I_осм1_0                  |                                                                                                                                                     | 4.1          | 5.20         | 6.3          |                                            |       |
| I_OCM2_0                  | Overcurrent Detection thresholds with CSNS_ratio bit = 0 (CSR0)                                                                                     | 2.5          | 3.20         | 3.9          | А                                          |       |
| I_OCL1_0                  |                                                                                                                                                     | 1.7          | 2.16         | 2.6          |                                            |       |
| I_OCL2_0                  |                                                                                                                                                     | 1.1<br>0.6   | 1.44<br>0.72 | 1.8          |                                            |       |
| I_OCL3_0                  |                                                                                                                                                     | 0.0          | 0.72         | 0.9          |                                            |       |
| I_OCH1_1                  |                                                                                                                                                     | 3.43         | 4.40         | 5.37         |                                            |       |
| I_OCH2_1                  |                                                                                                                                                     | 2.18         | 2.80         | 3.42         |                                            |       |
| I_OCM1_1                  |                                                                                                                                                     | 1.35         | 1.73         | 2.11         |                                            |       |
| I_OCM2_1                  | Overcurrent Detection thresholds with CSNS_ratio bit = 1(CSR1)                                                                                      | 0.83         | 1.07         | 1.31         | А                                          |       |
| I_OCL1_1                  |                                                                                                                                                     | 0.56         | 0.72         | 0.88         |                                            |       |
| I_OCL2_1                  |                                                                                                                                                     | 0.37         | 0.48         | 0.59         |                                            |       |
| I_OCL3_1                  |                                                                                                                                                     | 0.19         | 0.24         | 0.29         |                                            |       |
|                           | Output (HS[x]) leakage Current in sleep state (positive value = outgoing)                                                                           |              |              | .00          |                                            |       |
| I <sub>OUT_LEAK</sub>     | V <sub>HS,OFF</sub> = 0 V (V <sub>HS,OFF</sub> = output voltage in OFF state)                                                                       | _<br>-120    | _            | +2.0<br>+5.0 | μA                                         |       |
|                           | $V_{HS,OFF} = V_{PWR}$ , device in sleep state ( $V_{PWR} = 24$ V)                                                                                  | -1400        | _            | +5.0         |                                            |       |
|                           | $V_{HS,OFF}$ = $V_{PWR}$ , device in sleep state ( $V_{PWR}$ = 36 V)                                                                                | 1100         |              | 10.0         |                                            |       |
|                           | Output biasing current in off-state (positive value = outgoing)<br>with OL_OFF disabled (worst case for $V_{PWR}$ = 36 V, $V_{HS,OFF}$ = 34 V)      |              |              |              |                                            |       |
| IOUT_OFF                  | Fast slew rate selected                                                                                                                             | -500         | -400         | -300         | μA                                         |       |
| -                         | Medium slew rate selected<br>Slow slew rate selected                                                                                                | -370<br>-300 | -300<br>-250 | -230<br>-200 |                                            |       |
|                           | With OL_OFF disabled and ECU ground disconnected ( $V_{PWR}$ = 32 V)                                                                                | 0            | -250         | -1000        |                                            |       |
| V <sub>D_GND(CLAMP)</sub> | Switch Turn-on threshold for Supply overvoltage (V <sub>PWR</sub> -GND)                                                                             | 58           | _            | 67           | V                                          |       |
| V <sub>DS(CLAMP)</sub>    | Switch turn-on threshold for Drain-Source overvoltage (measured at $I_{OUT} = 500 \text{ mA}$                                                       | 58           | _            | 66           | V                                          |       |

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                               | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Min.                                                                               | Тур.           | Max.                                                                   | Unit | Notes |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------|------|-------|
| Electrical characte                  | eristics of the output stage (HS0 and HS1) (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                    | L              | L                                                                      | •    |       |
| $\Delta V_{DS(CLAMP)}$               | Switch turn-on threshold for Drain-Source overvoltage difference from one channel to the other in parallel mode (at $I_{\rm HS}$ = 500 mA)                                                                                                                                                                                                                                                                                                                                                                                                                                     | -2.0                                                                               | _              | +2.0                                                                   | v    |       |
| C <sub>SR0</sub><br>C <sub>SR1</sub> | Current Sensing Ratio<br>CSNS_ratio bit = 0 (high current mode)<br>CSNS_ratio bit = 1 (low current mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                  | 1/600<br>1/200 |                                                                        | _    | (13)  |
| I_LOAD_MIN                           | Minimum measurable load current with compensated error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                                                  | -              | 20                                                                     | mA   | (14)  |
| I <sub>CSR_LEAK</sub>                | CSNS leakage current in OFF state (CSNSx_en = 0, CSNS_ratio bit_x = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -4.0                                                                               | -              | +4.0                                                                   | μA   |       |
| I_LOAD_ERR_SYS                       | Systematic offset error (see Current sense errors)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                  | -1.6           | -                                                                      | mA   |       |
| I_LOAD_ERR_RAND                      | Random offset error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -30                                                                                | -              | 30                                                                     | mA   |       |
| I <sub>CSNS,MAX</sub>                | CSNS pin current sourcing capability, absolute upper limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5.15                                                                               | -              | -                                                                      | mA   |       |
| E <sub>SR0_ERR</sub>                 | $ \begin{array}{l} {\sf E}_{SR0} \mbox{ Output Current Sensing Error (\%), uncompensated at output Current level (Sense ratio C_{SR0} selected):  T_J = -40 \ ^\circ C \\ 1.2 \ A \\ 0.6 \ A \\ 0.3 \ A \\ 0.15 \ A \\ T_J = 125 \ ^\circ C \\ 1.2 \ A \\ 0.6 \ A \\ 0.3 \ A \\ 0.15 \ A \\ T_J = 25 \ ^\circ C \ to \ 125 \ ^\circ C \\ 1.2 \ A \\ 0.6 \ A \\ 0.3 \ A \\ 0.15 \ A \\ T_J = 25 \ ^\circ C \ to \ 125 \ ^\circ C \\ 1.2 \ A \\ 0.6 \ A \\ 0.3 \ A \\ 0.15 \ A \end{array} $ | -12<br>-15<br>-25<br>-10<br>-9.0<br>-12<br>-12<br>-10<br>-9.0<br>-12<br>-12<br>-15 |                | 12<br>12<br>15<br>25<br>10<br>9.0<br>12<br>12<br>10<br>9.0<br>12<br>15 | %    | (15)  |

Notes:

13. Current Sense Ratio  $C_{SRx} = I_{CSNS} / (I_{HS[x]} + I_{LOAD\_ERR\_SYS})$ 

14. See note <sup>(15)</sup>, but with I<sub>CSNS\_MEAS</sub> obtained after compensation of I<sub>LOAD\_ERR\_RAND</sub> (see Activation and use of offset compensation). Further accuracy improvements can be obtained by performing a 1 or 2 point calibration (see Application Note)

15. E<sub>SRx\_ERR</sub>=(I<sub>CSNS\_MEAS</sub> / I<sub>CSNS\_MODEL</sub>) -1, with I<sub>CSNS\_MODEL</sub> = (I(HS[x])+ I<sub>LOAD\_ERR\_SYS</sub>) \* C<sub>SRx</sub>, (I<sub>LOAD\_ERR\_SYS</sub> defined above, see section Current sense error model). With this model, load current becomes: I(HS[x]) = I<sub>CSNS</sub> / C<sub>SRx</sub> - I<sub>LOAD\_ERR\_SYS</sub>

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                      | Parameter                                                                                                                                                 | Min. | Тур. | Max. | Unit | Notes |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| Electrical characte         | eristics of the output stage (HS0 and HS1) (continued)                                                                                                    |      | 1    |      | 1    |       |
|                             | $E_{SR0}$ Output Current Sensing Error (%) after offset compensation at output Current level (Sense ratio $C_{SR0}$ selected):<br>T <sub>J</sub> = -40 °C |      |      |      |      |       |
|                             | 1.2 A                                                                                                                                                     | -11  |      | 11   |      |       |
|                             | 0.6 A                                                                                                                                                     | -11  | _    | 11   |      |       |
|                             | 0.3 A                                                                                                                                                     | -11  | _    | 11   |      |       |
|                             | 0.15 A                                                                                                                                                    | -11  | _    | 11   |      |       |
|                             | $T_{\rm J}$ = 125 °C                                                                                                                                      |      |      |      |      |       |
| E <sub>SR0_ERR</sub> (Comp) | 1.2 A                                                                                                                                                     | -9.0 | _    | 9.0  | %    | (16)  |
| LSR0_ERR(Comp)              | 0.6 A                                                                                                                                                     | -8.0 | _    | 8.0  | 70   |       |
|                             | 0.3 A                                                                                                                                                     | -8.0 | _    | 8.0  |      |       |
|                             | 0.15 A                                                                                                                                                    | -9.0 | _    | 9.0  |      |       |
|                             | $T_J = 25 \text{ °C to } 125 \text{ °C}$                                                                                                                  | 0.0  |      | 0.0  |      |       |
|                             | -                                                                                                                                                         | -9.0 | _    | 9.0  |      |       |
|                             | 1.2 A                                                                                                                                                     | -8.0 | _    | 8.0  |      |       |
|                             | 0.6 A<br>0.3 A                                                                                                                                            | -9.0 | _    | 9.0  |      |       |
|                             |                                                                                                                                                           | -9.0 | _    | 9.0  |      |       |
|                             | 0.15 A                                                                                                                                                    |      |      |      |      |       |
|                             | $E_{SR1}$ Output Current Sensing Error (%), uncompensated at output Current level (Sense ratio $C_{SR1}$ selected):<br>T <sub>J</sub> = -40 °C            |      |      |      |      |       |
| E <sub>SR1_ERR</sub>        | 0.3 A                                                                                                                                                     | -15  | -    | 15   | %    | (16)  |
|                             | T <sub>J</sub> = 125 °C                                                                                                                                   | -12  |      | 12   |      |       |
|                             | 0.3 A                                                                                                                                                     | -12  | _    | 12   |      |       |
|                             | $T_J = 25 \text{ °C to } 125 \text{ °C}$                                                                                                                  | -12  | _    | 12   |      |       |
|                             | 0.3 A                                                                                                                                                     | - 12 |      | 12   |      |       |
|                             | $E_{SR1}$ Output Current Sensing Error (%) after offset compensation at output Current level (Sense ratio $C_{SR1}$ selected):<br>T <sub>J</sub> = -40 °C |      |      |      |      |       |
|                             | 0.3 A                                                                                                                                                     | -11  | _    | 11   |      |       |
|                             | 0.1 A                                                                                                                                                     | -13  |      | 13   |      |       |
|                             | 0.05 A                                                                                                                                                    | -13  | _    | 18   |      |       |
|                             | 0.03 A                                                                                                                                                    | -29  | _    | 29   |      |       |
|                             | $T_J = 125 \text{ °C}$                                                                                                                                    | -20  |      | 20   |      |       |
| E <sub>SR1_ERR</sub> (Comp) | 0.3 A                                                                                                                                                     | -9.0 | _    | 9.0  | %    | (17)  |
| ESRI_ERR(COULD)             | 0.1 A                                                                                                                                                     | -10  | _    | 10   | 70   |       |
|                             | 0.05 A                                                                                                                                                    | -12  | _    | 12   |      |       |
|                             | 0.03 A                                                                                                                                                    | -12  | _    | 12   |      |       |
|                             | $T_{\rm J} = 25 ^{\circ}{\rm C}$ to 125 $^{\circ}{\rm C}$                                                                                                 | .=   |      | .=   |      |       |
|                             | 0.3 A                                                                                                                                                     | -9.0 | _    | 9.0  |      |       |
|                             |                                                                                                                                                           | -10  | _    | 10   |      |       |
|                             | 0.1 A                                                                                                                                                     | -13  | _    | 13   |      |       |
|                             | 0.05 A<br>0.03 A                                                                                                                                          | -16  | _    | 16   |      |       |
|                             | V.VJ A                                                                                                                                                    |      |      |      |      |       |

Notes:

16. E<sub>SRx\_ERR</sub>=(I<sub>CSNS\_MEAS</sub> / I<sub>CSNS\_MODEL</sub>) -1, with I<sub>CSNS\_MODEL</sub> = (I(HS[x])+ I<sub>\_LOAD\_ERR\_SYS</sub>) \* C<sub>SRx</sub>, (I<sub>\_LOAD\_ERR\_SYS</sub> defined above, see section Current sense error model). With this model, load current becomes: I(HS[x]) = I<sub>CSNS</sub> / C<sub>SRx</sub> - I<sub>\_LOAD\_ERR\_SYS</sub>

17. See note <sup>(18)</sup>, but with I<sub>CSNS\_MEAS</sub> obtained after compensation of I<sub>LOAD\_ERR\_RAND</sub> (see Activation and use of offset compensation). Further accuracy improvements can be obtained by performing a 1 or 2 point calibration

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                   | Parameter                                                                                                                                                                                                    | Min.                  | Тур.                  | Max.                  | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|-------|
| Electrical charact       | eristics of the output stage (HS0 and HS1) (continued)                                                                                                                                                       |                       |                       |                       |      |       |
|                          | E <sub>SR0</sub> Output Current Sensing Error in parallel mode (%),<br>uncompensated) at outputs Current level (Sense ratio C <sub>SR0</sub> selected):<br>$T_{.1} = -40 \text{ °C}$                         |                       |                       |                       |      |       |
|                          | 1.2 A<br>0.6 A                                                                                                                                                                                               | -10<br>-11            | -                     | 10<br>11              |      |       |
| E <sub>SR0_ERR_PAR</sub> | T <sub>J</sub> = 125 °C                                                                                                                                                                                      |                       |                       |                       | %    | (18)  |
|                          | 1.2 A<br>0.6 A                                                                                                                                                                                               | -8.0<br>-8.0          | _                     | 8.0<br>8.0            |      |       |
|                          | T <sub>J</sub> = 25 °C to 125 °C<br>1.2 A                                                                                                                                                                    | -9.0                  | _                     | 9.0                   |      |       |
|                          | 0.6 A                                                                                                                                                                                                        | -9.0                  | -                     | 9.0                   |      |       |
| V <sub>CL(CSNS)</sub>    | Current Sense Clamping Voltage (condition: R(CSNS) > 10 kOhm)                                                                                                                                                | 5.5                   | -                     | 7.5                   | V    |       |
| I <sub>OLD(OFF)</sub>    | Open Load Detection Current threshold in OFF state                                                                                                                                                           | 30                    | -                     | 100                   | μA   | (18)  |
| V <sub>OLD(THRES)</sub>  | Open Load Fault Detection Voltage Threshold                                                                                                                                                                  | 4.0                   | -                     | 5.5                   | V    | (18)  |
| I <sub>OLD(ON)</sub>     | Open Load Detection Current threshold in ON state (see Open load<br>detection in on state (OL_ON)):<br>CSNS_ratio bit = 0<br>CSNS_ratio bit = 1 (fast slew rate SR[1:0] = 10 mandatory for this<br>function) | 20<br>4.0             | 60<br>7.0             | 100<br>10             | mA   |       |
| t <sub>OLLED</sub>       | Time period of the periodically activated Open Load in ON state detection for CSNS_ratio bit = 1                                                                                                             | 105                   | 150                   | 195                   | ms   |       |
| V <sub>OSD(THRES)</sub>  | Output Shorted-to-V $_{\rm PWR}$ Detection Voltage Threshold (channel in OFF state)                                                                                                                          | V <sub>PWR</sub> -1.2 | V <sub>PWR</sub> -0.8 | V <sub>PWR</sub> -0.4 | V    |       |
| V <sub>CL</sub>          | Switch turn-on threshold for Negative Output Voltages (protects against negative transients) - (measured at I <sub>OUT</sub> = 100mA, Channel in OFF state)                                                  | -38                   | -                     | -32                   | V    |       |
| $\Delta V_{CL}$          | Switch turn-on threshold for Negative Output Voltages difference from one channel to the other in parallel mode - (measured at $I_{OUT}$ = 100 mA, Channel in OFF state)                                     | -2.0                  | -                     | +2.0                  | V    |       |
| V <sub>HS_TH</sub>       | Switching State (On/Off) discrimination thresholds                                                                                                                                                           | 0.45*V <sub>PWR</sub> | 0.5*V <sub>PWR</sub>  | 0.55*V <sub>PWR</sub> | V    |       |
| T <sub>SD</sub>          | Shutdown temperature (Power MOSFET junction; 6.0 V < V <sub>PWR</sub> < 58 V)                                                                                                                                | 160                   | 175                   | 190                   | °C   |       |

Notes:

18. Minimum required value of open load impedance for detection of open load in OFF-state: 200 k $\Omega$ .(V<sub>OLD(THRES</sub>) = V<sub>HS</sub> at I<sub>OLD(OFF)</sub>)

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                | Parameter                                                                                                                                                                                                                                            | Min.                 | Тур. | Max.           | Unit | Notes |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----------------|------|-------|
| Electrical charac     | cteristics of the control interface pins                                                                                                                                                                                                             |                      |      | 1              |      |       |
| V <sub>IH</sub>       | Logic Input Voltage, High                                                                                                                                                                                                                            | 2.0                  | -    | 5.5            | V    | (19)  |
| V <sub>IL</sub>       | Logic Input Voltage, Low                                                                                                                                                                                                                             | -0.3                 | -    | 0.8            | V    | (19)  |
| V <sub>WAKE</sub>     | Wake-up Threshold Voltage (IN[0:1] and RSTB)                                                                                                                                                                                                         | 1.0                  | -    | 2.2            | V    | (20)  |
| I <sub>DWN</sub>      | Internal Pull-down Current Source (on Inputs: CLOCK, SCLK and SI)                                                                                                                                                                                    | 5.0                  | _    | 20             | μA   | (21)  |
| I <sub>UP_CSB</sub>   | Internal Pull-up Current Source (input CSB)                                                                                                                                                                                                          | 5.0                  | -    | 20             | μA   | (22)  |
| I <sub>UP_CONF</sub>  | Internal Pull-up Current Source (input CONF[0:1])                                                                                                                                                                                                    | 25                   | -    | 100            | μA   | (23)  |
| C <sub>SO</sub>       | Capacitance of SO, FSB and FSOB pins in Tri-state                                                                                                                                                                                                    | I                    | -    | 20             | pF   |       |
| R <sub>DWN</sub>      | Internal Pull-down Resistance (RSTB and IN[0:1])                                                                                                                                                                                                     | 125                  | 250  | 500            | kΩ   |       |
| C <sub>IN</sub>       | Input Capacitance                                                                                                                                                                                                                                    | -                    | 4.0  | 12             | pF   | (24)  |
| V <sub>SOH</sub>      | SO High-state Output Voltage<br>(I <sub>OH</sub> = 1.0 mA)                                                                                                                                                                                           | V <sub>DD</sub> -0.4 | -    | -              | V    |       |
| V <sub>SOL</sub>      | SYNC, SO, FSOB and FSB Low-state Output Voltage<br>(I <sub>OL</sub> = -1.0 mA)                                                                                                                                                                       | -                    | -    | 0.4            | V    |       |
| I <sub>SO(LEAK)</sub> | $ \begin{array}{l} \mbox{SYNC, SO, CSNS, FSOB and FSB Tri-state Leakage Current:} \\ \hline (0.0 V < V(SO) < V_{DD}, \mbox{ or } V(FS) \mbox{ or } V(SYNC) = 5.5 \mbox{ V, or} \\ V(FSO) = 36 \mbox{ V or } V(CSNS) = 0.0 \mbox{ V} \\ \end{array} $ | -2.0                 | 0.0  | 2.0            | μΑ   |       |
| R <sub>CONF</sub>     | CONF[0:1]: Required values of the External Pull-down Resistor<br>Lighting applications<br>DC motor applications                                                                                                                                      | 1.0<br>50            | -    | 10<br>Infinite | kΩ   |       |

Notes

19. High and low voltage ranges apply to SI, CSB, SCLK, RSTB, IN[0:1] and CLOCK input signals. The IN[0:1] signals may be derived from V<sub>PWR</sub> and can tolerate voltages up to 58 V.

20. Voltage above which the device wakes up

21. Valid for V<sub>SI</sub>  $\geq$  0.8 V and V<sub>SCLK</sub>  $\geq$  0.8 V and V<sub>CLOCK</sub>  $\geq$  0.8 V.

22. Valid for  $V_{CSB} \le 2.0$  V. CSB has an internal pull-up current source derived from  $V_{DD}$ 

23. Pins CONF[0:1] are connected to an internal current source, derived from an internal voltage regulator (V<sub>REG</sub> ~ 3.0 V).

24. Input capacitance of SI, CSB, SCLK, RSTB, IN[0:1], CONF[0:1], and CLOCK pins. This parameter is guaranteed by the manufacturing process but is not tested in production.

#### **Dynamic electrical characteristics**

#### Table 5. Dynamic electrical characteristics

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                                   | Parameter                                                                                                                                                                                                                                                               | Min.                    | Тур.              | Max.                 | Unit |      |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|----------------------|------|------|
| utput voltage s                          | switching characteristics                                                                                                                                                                                                                                               | I                       |                   |                      |      |      |
| SR <sub>R_00</sub><br>SR <sub>F_00</sub> | Rising and Falling edges medium slew rate (SR[1:0] = 00)<br>$V_{PWR}$ = 16 V<br>$V_{PWR}$ = 28 V<br>$V_{PWR}$ = 36 V                                                                                                                                                    | 0.5<br>0.6<br>0.7       |                   | 2.0<br>2.4<br>2.8    | V/µs | (25) |
| SR <sub>R_01</sub><br>SR <sub>F_01</sub> | Rising and Falling edges low slew rate (SR[1:0] = 01)<br>$V_{PWR} = 16 V$<br>$V_{PWR} = 28 V$<br>$V_{PWR} = 36 V$                                                                                                                                                       | 0.2<br>0.3<br>0.35      |                   | 1.0<br>1.2<br>1.4    | V/µs | (25) |
| SR <sub>R_10</sub><br>SR <sub>F_10</sub> | Rising and Falling edges high slew rate / SR[1:0] = 10)<br>$V_{PWR} = 16 V$<br>$V_{PWR} = 28 V$<br>$V_{PWR} = 36 V$                                                                                                                                                     | 1.0<br>1.2<br>1.4       |                   | 4.0<br>4.8<br>5.6    | V/µs | (25) |
| ∆SR                                      | Rising/Falling edge slew rate matching (SR <sub>R</sub> /SR <sub>F</sub> )<br>16 V < V <sub>PWR</sub> < 36 V                                                                                                                                                            | 0.75                    | _                 | 1.25                 |      |      |
| ΔSR                                      | Edge slew rate difference from one channel to the other in parallel mode<br>16 V < $V_{PWR}$ < 36 V<br>SR[1:0] = 00<br>SR[1:0] = 01<br>SR[1:0] = 10                                                                                                                     | -0.24<br>-0.13<br>-0.48 | 0.0<br>0.0<br>0.0 | 0.24<br>0.13<br>0.48 | V/µs | (25) |
| t <sub>DLY_00</sub>                      | Output Turn-ON and Turn-OFF Delays (medium slew rate:<br>SR[1:0] = 00)<br>16 V < V <sub>PWR</sub> < 36 V                                                                                                                                                                | 6.0                     | _                 | 60                   | μs   | (26) |
| t <sub>DLY_01</sub>                      | Output Turn-ON and Turn-OFF Delays (low slew rate/SR[1:0] = 01)<br>16 V < V <sub>PWR</sub> < 36 V                                                                                                                                                                       | 10                      | _                 | 120                  | μs   | (26) |
| t <sub>DLY_10</sub>                      | Output Turn-ON and Turn-OFF Delays (high slew rate/SR[1:0] = 10)<br>16 V < V <sub>PWR</sub> < 36 V                                                                                                                                                                      | 4.0                     | _                 | 35                   | μs   | (26) |
| $\Delta t_{RF\_00}$                      | $ \begin{array}{l} \mbox{Turn-ON and Turn-OFF Delay time matching } (t_{DLY(ON)} - t_{DLY(OFF)}) \\ f_{PWM} = 400 \mbox{ Hz}, \ 16 \mbox{ V} < \mbox{V}_{PWR} < 36 \mbox{ V}, \mbox{ duty cycle on } \mbox{IN}[x] = 50 \mbox{ \%}, \\ \mbox{SR}[1:0] = 00 \end{array} $ | -15                     | 0.0               | 15                   | μs   |      |
| $\Delta t_{\text{RF}_{01}}$              | $ \begin{array}{l} \mbox{Turn-ON and Turn-OFF Delay time matching } (t_{DLY(ON)} - t_{DLY(OFF)}) \\ f_{PWM} = 200 \mbox{ Hz}, 16 \mbox{ V} < \mbox{V}_{PWR} < 36 \mbox{ V}, duty cycle on IN[x] = 50 \mbox{ \%}, \\ SR[1:0] = 01 \end{array} $                          | -30                     | _                 | 30                   | μs   |      |
| $\Delta t_{RF_{10}}$                     | $ \begin{array}{l} \mbox{Turn-ON and Turn-OFF Delay time matching } (t_{DLY(ON)} - t_{DLY(OFF)}) \\ f_{PWM} = 1.0 \mbox{ kHz, 16 V} < V_{PWR} < 36 \mbox{ V, duty cycle on IN[x]} = 50 \mbox{ \%, } \\ SR[1:0] = 10 \end{array} $                                       | -7.0                    | 0.0               | 7.0                  | μs   |      |

Notes

25. Rising and Falling edge slew rates specified for a 20% to 80% voltage variation on a 25.0 Ω resistive load (see Output voltage slew rate and delay).

26. Turn-on delay time measured as delay between a rising edge of the channel control signal (IN[0:1] = 1) and the associated rising edge of the output voltage up to:  $V_{HS[0:1]} = V_{PWR} / 2$  (where  $R_L = 25 \Omega$ ). Turn-OFF delay time is measured as time between a falling edge of the channel control signal (IN[0:1] = 0) and the associated falling edge of the output voltage up to the instant at which:  $V_{HS[0:1]} = V_{PWR} / 2$  ( $R_L = 25 \Omega$ )

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                                     | Parameter                                                                                                                                    | Min.               | Тур.        | Max.            | Unit |      |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-----------------|------|------|
| Output voltage sv                          | vitching characteristics (continued)                                                                                                         |                    |             |                 | •    |      |
| $\Delta t_{(DLY)}$                         | Delay time difference from one channel to the other in parallel mode $16 V < V_{PWR} < 36 V$<br>SR[1:0] = 00<br>SR[1:0] = 01<br>SR[1:0] = 10 | -10<br>-25<br>-6.0 | _<br>_<br>_ | 10<br>25<br>6.0 | μs   | (27) |
| t <sub>FAULT</sub>                         | Fault Detection Delay Time                                                                                                                   | -                  | 5.0         | 8.0             | μs   | (28) |
| t <sub>DETECT</sub>                        | Output Shutdown Delay Time                                                                                                                   | -                  | 10          | 15              | μs   | (29) |
| t <sub>CSNSVAL_00</sub>                    | Current sense output settling Time for SR[1:0] = 00 (medium slew rate)<br>16 V < V <sub>PWR</sub> < 36 V                                     | 0.0                | _           | 200             | μs   | (30) |
| t <sub>CSNSVAL_01</sub>                    | Current sense output settling Time for SR[1:0] = 01(low slew rate)<br>16 V < V <sub>PWR</sub> < 36 V                                         | 0.0                | _           | 315             | μs   | (30) |
| t <sub>CSNSVAL_10</sub>                    | Current sense output settling Time for SR[1:0] = 10 (high slew rate)<br>16 V < V <sub>PWR</sub> < 36 V                                       | 0.0                | _           | 165             | μs   | (30) |
| t <sub>SYNCVAL_00</sub>                    | SYNC output signal delay for SR[1:0] = 00 (medium SR)                                                                                        | 20                 | -           | 120             | μs   | (30) |
| t <sub>SYNCVAL_01</sub>                    | SYNC output signal delay for SR[1:0] = 01 (low SR)                                                                                           | 40                 | -           | 240             | μs   | (30) |
| t <sub>SYNCVAL_10</sub>                    | SYNC output signal delay for SR[1:0] = 10 (high SR)                                                                                          | 10                 | -           | 60              | μs   | (30) |
| t <sub>SYNREAD_00</sub>                    | Recommended sync_to_read delay SR[1:0] = 00 (medium slew rate)                                                                               | 0.0                | -           | 150             | μs   | (30) |
| t <sub>SYNREAD_01</sub>                    | Recommended sync_to_read delay SR[1:0] = 01 (low slew rate)                                                                                  | 0.0                | -           | 150             | μs   | (30) |
| t <sub>SYNREAD_10</sub>                    | Recommended sync_to_read delay SR[1:0] = 10 (high slew rate)                                                                                 | 0.0                | _           | 150             | μs   | (30) |
| t <sub>осн1</sub><br>t <sub>осн2</sub>     | Upper overcurrent threshold duration                                                                                                         | 6.0<br>12.0        | 8.6<br>17.2 | 11.2<br>22.4    | ms   |      |
| t <sub>OCM1_L</sub><br>t <sub>OCM2_L</sub> | Medium overcurrent threshold duration (CONF = 0; Lighting Profile)                                                                           | 48<br>96           | 67<br>137   | 87<br>178       | ms   |      |
| t <sub>ОСМ1_М</sub><br>t <sub>ОСМ2_М</sub> | Medium overcurrent threshold duration (CONF = 1; DC motor Profile)                                                                           | 48<br>96           | 67<br>137   | 87<br>178       | ms   |      |

Notes

27. Rising and Falling edge slew rates specified for a 20% to 80% voltage variation on a 10.0 Ω resistive load (see Output voltage slew rate and delay).

28. Time required to detect and report the fault to the FSB pin.

29. Time required to switch off the channel after detection of overtemperature (OT), overcurrent (OC), SC or UV error (time measured between start of the negative edge on the FSB pin and the falling edge on the output voltage until V(HS[0:1)) = 50% of V<sub>PWR</sub>

30. Settling time (= t<sub>CSNSVAL\_XX</sub>), SYNC output signal delay (= t<sub>SYNCVAL\_XX</sub>) and Read-out delay (= t<sub>SYNREAD\_XX</sub>) are defined for a stepped load current (100 mA< I(LOAD)<IOCLX A FOR CSNS\_RATIO\_S = 1, AND 300 mA< I(LOAD)<IOCLX A\_0 FOR CSNS\_RATIO\_S = 0). (see Figure 9 and Output current monitoring (CSNS))</p>

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                 | Parameter                                                                                                                           | Min.                | Тур.      | Max.            | Unit |      |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------|-----------------|------|------|
| Frequency & PW         | M duty cycle ranges (protections fully operational, see Protective function                                                         | ns) <sup>(31)</sup> |           | 1               |      |      |
| f <sub>CONTROL</sub>   | Switching Frequency range - Direct Inputs                                                                                           | 0.0                 | -         | 1000            | Hz   |      |
| f <sub>PWM_EXT</sub>   | Switching Frequency range - External clock with internal PWM (recommended)                                                          | 20                  | -         | 1000            | Hz   |      |
| f <sub>PWM_INT</sub>   | Switching Frequency range - Internal clock with internal PWM (recommended)                                                          | 60                  | -         | 1000            | Hz   |      |
| R <sub>CONTROL</sub>   | Duty Cycle range                                                                                                                    | 0.0                 | -         | 100             | %    |      |
|                        | nostic functions over duty cycle and switching frequency agnostics both fully operational, see Diagnostic features for the example. | ct boundary         | y values) |                 | I    |      |
| R <sub>PWM_1K_H</sub>  | Available Duty Cycle Range, f <sub>PWM</sub> = 1.0 kHz high slew rate, PWM<br>mode<br>OL_OFF<br>OL_ON<br>OS                         | 0.0<br>35<br>0.0    |           | 62<br>100<br>90 | %    | (32) |
| R <sub>PWM_400_M</sub> | Available Duty Cycle Range, f <sub>PWM</sub> = 400 Hz, medium slew rate, PWM<br>mode<br>OL_OFF<br>OL_ON<br>OS                       | 0.0<br>21<br>0.0    |           | 81<br>100<br>88 | %    | (32) |
| R <sub>PWM_400_H</sub> | Available Duty Cycle Range, f <sub>PWM</sub> = 400 Hz, high slew rate, PWM<br>mode<br>OL_OFF<br>OL_ON<br>OS                         | 0.0<br>14<br>0.0    |           | 84<br>100<br>95 | %    | (32) |
| R <sub>PWM_200_L</sub> | Available Duty Cycle Range, f <sub>PWM</sub> = 200 Hz, low slew rate mode,<br>PWM mode<br>OL_OFF<br>OL_ON<br>OS                     | 0.0<br>15<br>0.0    |           | 86<br>100<br>93 | %    | (32) |
| R <sub>PWM_200_M</sub> | Available Duty Cycle Range, f <sub>PWM</sub> = 200 Hz, medium slew rate, PWM<br>mode<br>OL_OFF<br>OL_ON<br>OS                       | 0.0<br>11<br>0.0    |           | 90<br>100<br>94 | %    | (32) |
| R <sub>PWM_100_L</sub> | Available Duty Cycle Range, f <sub>PWM</sub> = 100 Hz in low slew rate, PWM<br>mode<br>OL_OFF<br>OL_ON<br>OS                        | 0.0<br>8.0<br>0.0   |           | 93<br>100<br>96 | %    | (32) |
| A <sub>FPWM(CAL)</sub> | Deviation of the internal clock PWM frequency after Calibration                                                                     | -10                 | -         | +10             | %    | (33) |
| f <sub>PWM(0)</sub>    | Default output frequency when using an uncalibrated oscillator                                                                      | 280                 | 400       | 520             | Hz   |      |

Notes

31. In Direct Input mode, the lower frequency limit is 0 Hz with RSTB=5.0 V and 4.0 Hz with RSTB=0.0 V. Duty cycle applies to instants at which V<sub>HS</sub> = 50 % V<sub>PWR</sub>. For low duty cycle values, the effective value also depends on the value of the selected slew rate.

32. The device can be operated outside the specified duty cycle and frequency ranges (basic protective functions OC, SC, UV, OV, OT remain active) but the availability of the diagnostic functions OL\_ON, OL\_OFF, OS is affected.

33. Values guaranteed from 60 Hz to 1.0 kHz (recommended switching frequency range for internal clock operation).

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol                                       | Parameter                                                                                                                                             | Min.                        | Тур.                      | Max.                        | Unit |      |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|-----------------------------|------|------|
| , ,                                          | nostic functions over duty cycle and switching frequency (continued agnostics both fully operational, see <b>Diagnostic features</b> for the example. | ,                           | / values)                 |                             |      | 1    |
| t <sub>CSB(MIN)</sub>                        | Minimal required Low Time during Calibration of the Internal Clock through CSB                                                                        | 1.0                         | 1.5                       | 2.0                         | μs   |      |
| t <sub>CSB(MAX)</sub>                        | Maximal allowed Low Time during Calibration of the Internal Clock through CSB                                                                         | 70                          | 100                       | 130                         | μs   |      |
| f <sub>CLOCK</sub>                           | Recommended external Clock Frequency Range (external clock/PWM Module)                                                                                | 15                          | -                         | 512                         | kHz  |      |
| f <sub>CLOCK(MAX)</sub>                      | Upper detection threshold for external Clock frequency monitoring                                                                                     | 512                         | 730                       | 930                         | kHz  |      |
| f <sub>CLOCK(MIN)</sub>                      | Lower detection threshold for external Clock frequency monitoring                                                                                     | 5.0                         | 7.0                       | 10                          | kHz  |      |
| iming: SPI port,                             | IN[0]/ IN[1] signals and autoretry                                                                                                                    |                             | 1                         | I                           |      |      |
| t <sub>IN</sub>                              | Required Low time allowing delatching or triggering sleep mode (direct input mode)                                                                    | 175                         | 250                       | 325                         | ms   |      |
| t <sub>WDTO</sub>                            | Watchdog Timeout for entering Fail-safe Mode due to loss of SPI contact                                                                               | 217                         | 310                       | 400                         | ms   | (34) |
| tauto_00<br>tauto_01<br>tauto_10<br>tauto_11 | Auto-Retry Repetition Period (when activated):<br>Auto_period bits = 00<br>Auto_period bits = 01<br>Auto_period bits = 10<br>Auto_period bits = 11    | 105<br>52.5<br>26.2<br>13.1 | 150<br>75<br>37.5<br>17.7 | 195<br>97.5<br>47.8<br>24.4 | ms   |      |
| ND pin tempera                               | ture sensing function                                                                                                                                 |                             | 1                         | 1                           |      |      |
| T <sub>OTWAR</sub>                           | Thermal Prewarning Detection Threshold                                                                                                                | 110                         | 125                       | 140                         | °C   | (35) |

| T <sub>OTWAR</sub>          | Thermal Prewarning Detection Threshold                                                                                   | 110  | 125  | 140  | °C    | (35) |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|------|
| T <sub>FEED</sub>           | Temperature Sensing output voltage at T_A = 25 °C (470 $\Omega$ < R_{CSNS} < 10 k\Omega)                                 | 918  | 1078 | 1238 | mV    |      |
| DT <sub>FEED</sub>          | Gain Temperature Sensing output at T_A = 25 °C (470 $\Omega$ < R_{CSNS} < 10 k\Omega)                                    | 10.7 | 11.1 | 11.5 | mV/°C | (35) |
| T <sub>FEED_ERROR</sub>     | Temperature Sensing Error, range [-40 °C, 150 °C], default                                                               | -15  | 1    | +15  | °C    | (35) |
| T <sub>FEED_ERROR_CAL</sub> | Temperature Sensing Error, [-40 $^\circ\text{C},$ 150 $^\circ\text{C}]$ after 1 point calibration at 25 $^\circ\text{C}$ | -5.0 | _    | +5.0 | °C    | (35) |

Notes

34. Only when the WD\_dis bit set to logic [0] (default). Watchdog timeout defined from the rising edge on RST to rising edge HS[0,1]

35. Values were obtained by lab. characterization

Unless specified otherwise: 8.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 3.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V. Typical values are average values evaluated under nominal conditions T<sub>A</sub> = 25 °C, V<sub>PWR</sub> = 28 V & V<sub>DD</sub> = 5.0 V, unless specified otherwise.

| Symbol              | Parameter                                                                          | Min. | Тур. | Max. | Unit |      |
|---------------------|------------------------------------------------------------------------------------|------|------|------|------|------|
| SPI interface ele   | ctrical characteristics <sup>(36)</sup>                                            |      |      |      | •    |      |
| f <sub>SPI</sub>    | Maximum Operating Frequency of the Serial Peripheral Interface (SPI)               | -    | -    | 8.0  | MHz  | (42) |
| t <sub>WRSTB</sub>  | Required Low-state Duration for reset RSTB                                         | 10   | -    | -    | μs   | (37) |
| t <sub>CSB</sub>    | Required duration from the Rising to the Falling Edge of CSB (Required Setup Time) | 1.0  | _    | _    | μs   | (38) |
| t <sub>ENBL</sub>   | Rising Edge of RSTB to Falling Edge of CSB (Required Setup Time)                   | 5.0  | -    | -    | μs   | (38) |
| t <sub>LEAD</sub>   | Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time)                   | 500  | -    | -    | ns   | (38) |
| t <sub>LAG</sub>    | Falling Edge of SCLK to Rising Edge of CSB (Required Setup lag Time)               | 60   | -    | -    | ns   | (38) |
| t <sub>WSCLKh</sub> | Required High State Duration of SCLK (Required Setup Time)                         | 50   | -    | -    | ns   | (38) |
| t <sub>WSCLKI</sub> | Required Low State Duration of SCLK (Required Setup Time)                          | 50   | -    | -    | ns   | (38) |
| t <sub>SI(SU)</sub> | SI to Falling Edge of SCLK (Required Setup Time)                                   | 15   | -    | -    | ns   | (39) |
| t <sub>SI(H)</sub>  | Falling Edge of SCLK to SI (Required hold Time of the SI signal)                   | 30   | -    | -    | ns   | (39) |
| t <sub>RSO</sub>    | SO Rise Time<br>C <sub>L</sub> = 80 pF                                             | _    | _    | 20   | ns   |      |
| t <sub>FSO</sub>    | SO Fall Time<br>C <sub>L</sub> = 80 pF                                             | _    | -    | 20   | ns   |      |
| t <sub>RSI</sub>    | SI, CSB, SCLK, Max. Rise Time allowing operation at $f_{SPI}$ = 8.0 MHz            | -    | -    | 11   | ns   | (39) |
| t <sub>FSI</sub>    | SI, CSB, SCLK, Max. Fall Time allowing operation at $f_{SPI}$ = 8.0 MHz            | -    | -    | 11   | ns   | (39) |
| t <sub>VALID</sub>  | Time from Rising Edge of SCLK to reach a valid level at the SO pin                 | -    | -    | 44   | ns   | (40) |
| t <sub>SOEN</sub>   | Time from Falling Edge of CSB to reach low-impedance on SO (access time)           | _    | _    | 30   | ns   | (41) |
| t <sub>SODIS</sub>  | Time from Falling Edge of CSB to reach high-impedance on SO pin (turn off time)    | _    | -    | 30   | ns   |      |

Notes:

36. Parameters guaranteed by design. It is recommended to tie unused SPI-pins to GND by resistors 1.0 k <R <10 k

37. RSTB low duration is defined as the minimum time required to switch off the channel when previously put ON in SPI mode (direct inputs inactive).

38. Minimum setup time required for the device is the minimum required time that the microcontroller must wait or remain in a given state.

39. Rise and Fall time of incoming SI, CSB, and SCLK signals.

40. Time required for output data to be available for use at SO, measured with a 1.0 k $\Omega$  series resistor connected CSB.

41. Time required for output data to be terminated at SO measured with a 1.0 k $\Omega$  series resistor connected CSB.

42. For clock frequencies > 4.0 MHz, series resistors on the SPI pins should preferably be removed. Otherwise, 470 pF (V<sub>MAX</sub>, > 40 V) ceramic speed-up capacitors in parallel with the >8.0 kΩ input resistors are required on pins SCLK, SI, SO, CS





Figure 5. Overcurrent protection profile for bulb applications



Figure 6. Overcurrent protection profile for applications with inductive loads (DC motors, solenoids)



Figure 7. Timing requirements during SPI communication



Figure 8. Timing diagram for serial output (SO) data communication





## Functional description

#### Introduction

The 50XS4200 is a two-channel, 24 V high-side switch with integrated control and diagnostics designed for truck and bus applications. The device provides a high number of protective functions. Both low  $R_{DS(on)}$  channels (<50 m $\Omega$ ) can independently drive various load types like light bulbs, solenoid actuators, or DC motors. Device control and diagnostics are configured through a 16-bit SPI port with daisy chain capability.

Independently programmable output voltage slew rates allow satisfying electromagnetic compatibility (EMC) requirements.

Both channels can independently be operated in three different switching modes: internal clock and internal PWM mode (fully autonomous operation), external clock and internal PWM mode, and direct control switching mode.

Current sensing with an adjustable ratio is available on both channels, allowing both high current (bulbs) and low current (LED) monitoring. By activating the Track & Hold Mode, current monitoring can be performed during the switch-Off phase. This allows random access to the current sense functionality. A patented offset compensation technique further enhances current sense accuracy.

To avoid turning off upon inrush current, while being able to monitor it, the device features a dynamic overcurrent threshold profile. For bulbs, this profile is a stair function with stages of which the height and width are programmable through the SPI port. DC motors can be protected from overheating by activating a specific window-shaped overcurrent profile that allow stall currents of limited duration.

Whenever communication with the external micro-controller is lost, the device enters Fail-safe operation mode, but remains operational, controllable, and protected.

#### Pin assignment and functions

Functions and register bits that are implemented independently for both channels have extension "\_s". Max. ratings of the pins are given in Table 3.

#### **Output current monitoring (CSNS)**

The CS pin allows independent current monitoring of channel 0 or channel 1 up to the steady-state overcurrent threshold. It can also be used to sense the device temperature. The different functions are selected by setting bits CSNS1\_en and CSNS0\_en to the appropriate value (Table 23). When the CSNS pin is sensed during switch-off in the (optional) track & hold mode (see Figure 9), it outputs the scaled value of the load current as it was just before turn-Off. When several devices share the same pull-down resistor, the CSNS pins of devices the current of which is not monitored must be tri-stated. This is accomplished by setting CSNS0\_en = 0 and CSNS1\_en = 0 in the GCR register (Table 10). Settling time ( $t_{CSNSVAL_XX}$ ) is defined as the time between the instant at the middle of the output voltage's rising edge (HS[0:1] = 50% of V<sub>PWR</sub>), and the instant at which the voltage on the CSNS-pin has settled to ±5.0% of its final value. Anytime an overcurrent window is active, the CSNS pin is disabled (see Overcurrent detection on resistive and inductive loads). The current and temperature sensing functions are unavailable in Fail-safe mode and in Normal mode when operating without the V<sub>DD</sub> supply voltage. In order to generate a voltage output, a pull-down resistor is required (R(CSNS)=1.0 k\Omega typ. and 470 < R(CSNS) < 10 k). When the current sense resistor connected to the CSNS pin is disconnected, the CSNS voltage is clamped to V<sub>CL(CSNS)</sub>. The CSNS pin can source currents up to about 5.6 mA.

#### **Current sense synchronization (SYNC)**

To synchronize current sensing with an external process, the SYNC signal can be connected to a digital input of an external MCU. SYNC is asserted logic low when the current sense signal is accurate and ready to be read. The current sense signal on the CSNS pin has the specified accuracy  $t_{SYNREAD_XX}$  seconds after the falling edge on the SYNC pin (Figure 9) and remains valid until a rising edge is generated. The rising edge that is generated by the SYNC pin at the turn-OFF instant (internal or external) may also be used to implement synchronization with the external MCU. Parameter  $t_{SYNCVAL_XX}$  is defined as the time between the instant at the middle of the output-voltage rising edge (HS[0:1] = 50% of VPWR), and the instant at which the voltage on the SYNC-pin drops below 0.4 V (V<sub>SOL</sub>). The SYNC pins of different devices can be connected together to save  $\mu$ -controller input channels. However, in this configuration, the CSNS function of only one device should be active at a time. Otherwise, the MCU does not determine the origin of the SYNC signal. The SYNC pin is open drain and requires an external pull-up resistor to VDD.

#### Direct control inputs (IN0 and IN1)

The IN[0:1] pins allow direct control of both channels. A logic [0] level turns off the channel and a logic[1] level turns it on (Channel control in normal mode). When the device is in Sleep mode, a transition from logic 0 to logic 1 on any of these pins wake it up (Sleep mode). If it is desired to automatically turn on the channels after a transition to Fail-safe mode, inputs IN[0] and IN[1] must be externally connected to the VPWR pin by a pull-up resistor (e.g. 10 k $\Omega$  typ.). However, this prevents the device from going into Sleep mode. Both IN pins are internally connected to a pull-down resistor.

#### Configuration inputs (conf0 and conf1)

The CONF[0:1] input pins allow configuring both channels for the appropriate load type. CONF = 0 activates the bulb overcurrent protection profile, and CONF = 1 the DC motor profile. These inputs are connected to an internal voltage regulator of 3.3 V by an internal pull-up current source  $I_{UP}$ . Therefore, CONF = 1 is the default value when these pins are disconnected. Details on how to configure the channels are given in Table 9.

#### Fault status (FSB)

This open drain output is asserted low when any of the following faults occurs (see Fault mode): overcurrent (OC), overtemperature (OT), Output connected to  $V_{PWR}$ , Severe short-circuit (SC), open load in ON state (OL\_ON), open load in OFF state (OL\_OFF), External Clockfail (CLOCK\_fail), overvoltage (OV), undervoltage (UV). Each fault type has its own assigned bit inside the STATR, FAULTR\_s, or DIAGR\_s register. Fault type identification and fault bit reset are accomplished by reading out these registers. They are part of the SO register (Fault mode) and are accessed through the SPI port.

#### Pwm clock (clock)

This pin is the input for an external clock signal that controls the internal PWM module. The clock signal is monitored by the device. The PWM module controls ON-time and turn-ON delay of the selected channels. The CLOCK pin should not be confused with the SCLK pin, which is the clock pin of the SPI interface. CLOCK has an internal pull-down current source (I<sub>DWN</sub>) to GND.

#### **Reset (RSTB)**

All SPI register contents are reset when RSTB = 0. When RSTB = 0, the device returns to Sleep mode  $t_{IN}$  sec. after the last falling edge of the last active IN[0:1] signal. As long as the Reset input (RSTB pin) is at logic 0 and both direct input states are low, the device remains in Sleep mode (Channel configuration through the SPI). A 0-to-1 transition on RSTB wakes up the device and starts a watchdog timer to check the continuous presence of the SPI signals. To do this, the device monitors the contents of the first bit (WDIN bit) of all SPI words following that transition (regardless the register it is contained in). When this contents is not alternated within a duration  $t_{WDTO}$ , SPI communication is considered lost, and Fail-safe mode is entered (Entering fail-safe mode). RSTB is internally pulled-down to GND by resistor  $R_{DWN}$ .

#### Chip select (CSB)

Data communication over the SPI port is enabled when the CSB pin is in the logic [0] state. Data from the Input Shift registers are locked in the addressed SI registers on the rising edge of CSB. The device transfers the contents of one of the eight internal registers to the SO register on the falling edge of CSB. The SO output driver is enabled when CSB is logic [0]. CSB should transition from a logic [1] to a logic [0] state only when SCLK is at logic [0] (Figure 7 and Figure 8). CSB is internally pulled up to V<sub>DD</sub> through I<sub>UP</sub>.

#### SPI serial clock (SCLK)

The SCLK pin clocks the SPI data communication of the device. The serial input pin (SI) transfers data to the SI shift registers on the falling edge of the SCLK signal while data in the SO registers are transferred to the SO pin on the rising edge of the SCLK signal. The SCLK pin must be in low state when CSB makes any transition. For this reason, it is recommended to have the SCLK pin in the logic [0] state when the device is not accessed (CSB is at logic [1]). When CSB is set to logic [1], the signals at the SCLK and SI pins are ignored and the SO output is tri-stated (high-impedance). The SCLK pin is connected to an internal pull-down current source I<sub>DWN</sub>.

#### Serial input (SI)

Serial input (SI) data bits are shifted in at this pin. SI data is read on the falling edge of SCLK. 16-bit data packages are required on the SI pin (see Figure 7), starting with bit D15 (MSB) and ending with D0 (LSB). All the internal device registers are addressed and controlled by a 4-bit address (D9-D12) described in Table 14. Register addresses and function attribution are described in Table 15. The SI pin is internally connected to a pull-down current source, I<sub>DWN</sub>.

#### Supply of the digital circuitry (VDD)

This pin supplies the SPI circuit (3.3 V or 5.0 V). When lost, all circuitry becomes supplied by a V<sub>PWR</sub> derived voltage, except the SPI's SO shift-register that can no longer be read.

#### Ground (GND)

This is the GND pin common for both the SPI and the other circuitry.

#### Positive supply pin (VPWR)

This pin is the positive supply and the common input pin of both switches. A 100 nF ceramic capacitor must be connected between VPWR and GND, close to the device. In addition, it is recommended to put a ceramic capacitor of at least 1.0  $\mu$ F in parallel with this 100 nF capacitor.

#### Serial output (SO)

The SO pin is a tri-stateable output pin that conveys data from one of the 13 internal SO registers or from the previous SI register to the outside world. The SO pin remains in a high-impedance state (tri-state) until the CSB pin becomes logic [0]. It then transfers the SPI data (device state, configuration, fault information). The SO pin changes state at the rising edge of the SCLK signal. For daisy-chaining, it can be read out on the falling edge of SCLK. V<sub>DD</sub> must be present before the SO registers can be read. The SO register assignment is described in Table 13.

#### Power switch output pins (HS0 and HS1)

HS0 and HS1 are the output pins of the power switches, to be connected to the loads. A ceramic capacitor (<= 22 nF (+/- 20%) is recommended between these pins and GND for optimal EMC performances.

#### Fail-safe output (FSOB)

This pin (active low) is used to indicate loss of SPI communication or loss of SPI supply voltage, V<sub>DD</sub>. This open drain output requires an external pull-up resistor to VPWR.



#### Functional internal block description

#### **Power supply**

The device operates with supply voltages from 6.0 V to 58 V ( $V_{PWR}$ ), but is full spec. compliant between 8.0 V and 36 V. The VPWR pin supplies power to the internal regulator, analog, and logic circuit blocks. The VDD pin (5.0 V typ.) supplies the output register of the serial peripheral interface (SPI). Consequently, the SPI registers cannot be read without presence of  $V_{DD}$ . The employed IC architecture guarantees a low quiescent current in Sleep mode.

#### Switch output pins HS0 & HS1

HS0 and HS1 are the output pins of the power switches. Both channels are protected against various kinds of short-circuits and have active clamp circuitry that may be activated when switching off inductive loads. Many protective and diagnostic functions are available. For large inductive loads, it is recommended to use a freewheeling diode. The device can be configured to control the output switches in parallel, which guarantees good switching synchronization.

#### Communication interface and device control

In Normal mode the output channels can either be controlled by the direct inputs or by the internal PWM module, which is configured by the SPI register settings. For bidirectional SPI communication,  $V_{DD}$  has to be in the authorized range. Failure diagnostics and configuration are also performed through the SPI port. The reported failure types are: open load, short-circuit to battery, severe short-circuit to ground, overcurrent, overtemperature, clock-fail, undervoltage, and overvoltage. The SPI port can be supplied either by a 5.0 V or by a 3.3 V voltage supply. For direct input control,  $V_{DD}$  is not required.

A Pulse Width Modulation (PWM) circuit allows driving loads at frequencies up to 1.0 kHz from an external or an internal clock. SPI communication is required to set these options.