

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







#### **NXP Semiconductors**

Data Sheet: Technical Data

# MC56F823XX

#### MC56F823xx

#### Supports MC56F82323VFM, MC56F82316VLF, MC56F82313VLC Features

- This family of digital signal controllers (DSCs) is based on the 32-bit 56800EX core. On a single chip, each device combines the processing power of a DSP and the functionality of an MCU, with a flexible set of peripherals to support many target applications:
  - Industrial control
  - Home appliances
  - Smart sensors
  - Wireless charging
  - Power distribution systems
  - Motor control (ACIM, BLDC, PMSM, SR, stepper)
  - Photovoltaic systems
  - Circuit breaker
  - Medical device/equipment
  - Instrumentation
- DSC based on 32-bit 56800EX core
  - Up to 50 MIPS at 50 MHz core frequency
  - DSP and MCU functionality in a unified, C-efficient architecture
- On-chip memory
  - Up to 32 KB flash memory
  - Up to 6 KB data/program RAM
  - On-chip flash memory and RAM can be mapped into both program and data memory spaces
- Analog
  - Two high-speed, 5-channel, 12-bit ADCs with dynamic x1, x2, and x4 programmable amplifier
  - Three analog comparators with integrated 6-bit DAC references
  - Up to two 12-bit digital-to-analog converters (DAC)
- One FlexPWM module with up to 6 PWM outputs

#### · Communication interfaces

- Up to two high-speed queued SCI (QSCI) modules with LIN slave functionality
- One queued SPI (QSPI) module
- One I2C/SMBus port
- · Timers
  - One 16-bit quad timer (1 x 4 16-bit timer)
  - Two Periodic Interval Timers (PITs)
- Security and integrity
  - Cyclic Redundancy Check (CRC) generator
  - Windowed Computer operating properly (COP) watchdog
  - External Watchdog Monitor (EWM)

#### Clocks

- Two on-chip relaxation oscillators: 8 MHz (400 kHz at standby mode) and 200 kHz
- Crystal / resonator oscillator
- System
  - DMA controller
  - Integrated power-on reset (POR) and low-voltage interrupt (LVI) and brown-out reset module
  - Inter-module crossbar connection
  - JTAG/enhanced on-chip emulation (EOnCE) for unobtrusive, real-time debugging
- Operating characteristics
  - Single supply: 3.0 V to 3.6 V
  - 5 V-tolerant I/O (except for RESETB pin which is a 3.3 V pin only)
  - Operation ambient temperature: -40°C to 105°C
- 48-pin LQFP, 32-pin LQFP and 32-pin QFN packages



# **Table of Contents**

| 1 | Over  | view                                                     | 3  |    | 6.1   | Thermal handling ratings                   | 27 |
|---|-------|----------------------------------------------------------|----|----|-------|--------------------------------------------|----|
|   | 1.1   | MC56F823xx Product Family                                | 3  |    | 6.2   | Moisture handling ratings                  | 27 |
|   | 1.2   | 56800EX 32-bit Digital Signal Controller (DSC) core      | 3  |    | 6.3   | ESD handling ratings                       | 27 |
|   | 1.3   | Operation Parameters                                     | 4  |    | 6.4   | Voltage and current operating ratings      | 28 |
|   | 1.4   | On-Chip Memory and Memory Protection                     | 5  | 7  | Gene  | ral                                        | 29 |
|   | 1.5   | Interrupt Controller                                     | 5  |    | 7.1   | General characteristics                    | 29 |
|   | 1.6   | Peripheral highlights                                    | 6  |    | 7.2   | AC electrical characteristics              | 30 |
|   | 1.7   | Block diagrams                                           | 11 |    | 7.3   | Nonswitching electrical specifications     | 31 |
| 2 | MC5   | 6F823xx signal and pin descriptions                      | 14 |    | 7.4   | Switching specifications                   | 36 |
|   | 2.1   | Signal groups                                            | 20 |    | 7.5   | Thermal specifications                     | 37 |
| 3 | Orde  | ring parts                                               | 21 | 8  | Perip | heral operating requirements and behaviors | 39 |
|   | 3.1   | Determining valid orderable parts                        | 21 |    | 8.1   | Core modules                               | 39 |
| 4 | Part  | identification                                           | 21 |    | 8.2   | System modules                             | 40 |
|   | 4.1   | Description                                              | 21 |    | 8.3   | Clock modules                              | 40 |
|   | 4.2   | Format                                                   | 21 |    | 8.4   | Memories and memory interfaces             | 43 |
|   | 4.3   | Fields                                                   | 22 |    | 8.5   | Analog                                     | 45 |
|   | 4.4   | Example                                                  | 22 |    | 8.6   | Timer                                      | 51 |
| 5 | Term  | ninology and guidelines                                  | 22 |    | 8.7   | Communication interfaces                   | 52 |
|   | 5.1   | Definition: Operating requirement                        | 22 | 9  | Desig | gn Considerations                          | 57 |
|   | 5.2   | Definition: Operating behavior                           | 23 |    | 9.1   | Thermal design considerations              | 57 |
|   | 5.3   | Definition: Attribute                                    | 23 |    | 9.2   | Electrical design considerations.          | 59 |
|   | 5.4   | Definition: Rating                                       | 23 |    | 9.3   | Power-on Reset design considerations       | 60 |
|   | 5.5   | Result of exceeding a rating                             | 24 | 10 | Obta  | ining package dimensions                   | 63 |
|   | 5.6   | Relationship between ratings and operating requirements. | 24 | 11 | Pino  | ıt                                         | 63 |
|   | 5.7   | Guidelines for ratings and operating requirements        | 25 |    | 11.1  | Signal Multiplexing and Pin Assignments    | 63 |
|   | 5.8   | Definition: Typical value                                | 25 |    | 11.2  | Pinout diagrams                            | 65 |
|   | 5.9   | Typical value conditions                                 | 26 | 12 | Prod  | uct documentation                          | 66 |
| 6 | Ratir | ngs                                                      | 27 | 13 | Revi  | sion History                               | 67 |

# 1 Overview

# 1.1 MC56F823xx Product Family

The following table is the comparsion of features among members of the family.

Table 1. MC56F823xx Family

| Part Number                                      | MC56F82 |         |         |  |  |  |  |  |
|--------------------------------------------------|---------|---------|---------|--|--|--|--|--|
|                                                  | 323VFM  | 316V LF | 313V LC |  |  |  |  |  |
| Core frequency (MHz)                             | 50      | 50      | 50      |  |  |  |  |  |
| Flash memory (KB)                                | 32      | 16      | 16      |  |  |  |  |  |
| RAM (KB)                                         | 6       | 4       | 4       |  |  |  |  |  |
| Interrupt Controller                             | Yes     | Yes     | Yes     |  |  |  |  |  |
| Windowed Computer<br>Operating Properly (WCOP)   | 1       | 1       | 1       |  |  |  |  |  |
| External Watchdog Monitor (EWM)                  | 1       | 1       | 1       |  |  |  |  |  |
| Periodic Interrupt Timer (PIT)                   | 2       | 2       | 2       |  |  |  |  |  |
| Cyclic Redundancy Check (CRC)                    | 1       | 1       | 1       |  |  |  |  |  |
| Quad Timer (TMR)                                 | 1x4     | 1x4     | 1x4     |  |  |  |  |  |
| 12-bit Cyclic ADC channels                       | 2x3     | 2x5     | 2x3     |  |  |  |  |  |
| PWM module :                                     | 6       | 6       | 6       |  |  |  |  |  |
| Standard channel with input capture <sup>1</sup> |         |         |         |  |  |  |  |  |
| 12-bit DAC                                       | 0       | 2       | 0       |  |  |  |  |  |
| DMA                                              | Yes     | Yes     | Yes     |  |  |  |  |  |
| Analog Comparators (CMP)                         | 2       | 4       | 2       |  |  |  |  |  |
| QSCI                                             | 1       | 2       | 1       |  |  |  |  |  |
| QSPI                                             | 1       | 1       | 1       |  |  |  |  |  |
| I2C/SMBus                                        | 1       | 1       | 1       |  |  |  |  |  |
| GPIO                                             | 26      | 39      | 26      |  |  |  |  |  |
| Package pin count                                | 32 QFN  | 48 LQFP | 32 LQFP |  |  |  |  |  |

<sup>1.</sup> Input capture shares the pin with cooresponding PWM channels.

# 1.2 56800EX 32-bit Digital Signal Controller (DSC) core

- Efficient 32-bit 56800EX Digital Signal Processor (DSP) engine with modified dual Harvard architecture:
  - Three internal address buses

MC56F823xx, Rev. 3.0, 09/2016

#### Overview

- Four internal data buses: two 32-bit primary buses, one 16-bit secondary data bus, and one 16-bit instruction bus
- 32-bit data accesses
- Supports concurrent instruction fetches in the same cycle, and dual data accesses in the same cycle
- 20 addressing modes
- As many as 50 million instructions per second (MIPS) at 50 MHz core frequency
- 162 basic instructions
- Instruction set supports both fractional arithmetic and integer arithmetic
- 32-bit internal primary data buses support 8-bit, 16-bit, and 32-bit data movement, plus addition, subtraction, and logical operations
- Single-cycle 16 × 16-bit -> 32-bit and 32 x 32-bit -> 64-bit multiplier-accumulator (MAC) with dual parallel moves
- 32-bit arithmetic and logic multi-bit shifter
- Four 36-bit accumulators, including extension bits
- Parallel instruction set with unique DSP addressing modes
- Hardware DO and REP loops
- Bit reverse address mode, which effectively supports DSP and Fast Fourier Transform algorithms
- Full shadowing of the register stack for zero-overhead context saves and restores: nine shadow registers correspond to nine address registers (R0, R1, R2, R3, R4, R5, N, N3, M01)
- Instruction set supports both DSP and controller functions
- Controller-style addressing modes and instructions enable compact code
- Enhanced bit manipulation instruction set
- Efficient C compiler and local variable support
- Software subroutine and interrupt stack, with the stack's depth limited only by memory
- Priority level setting for interrupt levels
- JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, real-time debugging that is independent of processor speed

## 1.3 Operation Parameters

- Up to 50 MHz operation
- Operation ambient temperature:
  - -40 °C to 105°C
- Single 3.3 V power supply
- Supply range:  $V_{DD}$   $V_{SS}$  = 2.7 V to 3.6 V,  $V_{DDA}$   $V_{SSA}$  = 2.7 V to 3.6 V

# 1.4 On-Chip Memory and Memory Protection

- Dual Harvard architecture permits as many as three simultaneous accesses to program and data memory
- Internal flash memory with security and protection to prevent unauthorized access
- Memory resource protection (MRP) unit to protect supervisor programs and resources from user programs
- Programming code can reside in flash memory during flash programming
- The dual-port RAM controller supports concurrent instruction fetches and data accesses, or dual data accesses by the core.
  - Concurrent accesses provide increased performance.
  - The data and instruction arrive at the core in the same cycle, reducing latency.
- On-chip memory
  - Up to 32 KB program/data flash memory
  - Up to 4 KB dual port data/program RAM

# 1.5 Interrupt Controller

- Five interrupt priority levels
  - Three user-programmable priority levels for each interrupt source: level 0, level 1, level 2
  - Unmaskable level 3 interrupts include illegal instruction, hardware stack overflow, misaligned data access, SWI3 instruction
  - Interrupt level 3 is highest priority and non-maskable. Its sources include:
    - Illegal instructions
    - Hardware stack overflow
    - SWI instruction
    - EOnce interrupts
    - Misaligned data accesses
  - Lowest-priority software interrupt: level LP
- Support for nested interrupts, so that a higher priority level interrupt request can interrupt lower priority interrupt subroutine
- Masking of interrupt priority level is managed by the 56800EX core
- Two programmable fast interrupts that can be assigned to any interrupt source
- Notification to System Integration Module (SIM) to restart clock when in wait and stop states
- Ability to relocate interrupt vector table

# 1.6 Peripheral highlights

#### 1.6.1 Flex Pulse Width Modulator (FlexPWM)

- Up to 100 MHz operation clock with PWM Resolution as fine as 10 ns
- PWM module contains four identical submodules, with two outputs per submodule
- 16 bits of resolution for center, edge-aligned, and asymmetrical PWMs
- PWM outputs can be configured as complementary output pairs or independent outputs
- Dedicated time-base counter with period and frequency control per submodule
- Independent top and bottom deadtime insertion for each complementary pair
- Independent control of both edges of each PWM output
- Enhanced input capture and output compare functionality on each input:
  - Channels not used for PWM generation can be used for buffered output compare functions.
  - Channels not used for PWM generation can be used for input capture functions.
  - Enhanced dual edge capture functionality
- Synchronization of submodule to external hardware (or other PWM) is supported.
- Double-buffered PWM registers
  - Integral reload rates from 1 to 16
  - Half-cycle reload capability
- Multiple output trigger events can be generated per PWM cycle via hardware.
- Support for double-switching PWM outputs
- Up to eight fault inputs can be assigned to control multiple PWM outputs
  - Programmable filters for fault inputs
- Independently programmable PWM output polarity
- Individual software control of each PWM output
- All outputs can be programmed to change simultaneously via a FORCE\_OUT event.
- Option to supply the source for each complementary PWM signal pair from any of the following:
  - Crossbar module outputs
  - External ADC input, taking into account values set in ADC high and low limit registers

# 1.6.2 12-bit Analog-to-Digital Converter (Cyclic type)

- Two independent 12-bit analog-to-digital converters (ADCs):
  - 2 x 5-channel external inputs
  - Built-in x1, x2, x4 programmable gain pre-amplifier

- Maximum ADC clock frequency up to 10 MHz, having period as low as 100-ns
- Single conversion time of 10 ADC clock cycles
- Additional conversion time of 8 ADC clock cycles
- Support of analog inputs for single-ended and differential, including unipolar differential, conversions
- Sequential, parallel, and independent scan mode
- First 8 samples have offset, limit and zero-crossing calculation supported
- ADC conversions can be synchronized by *any* module connected to the internal crossbar module, such as PWM, timer, GPIO, and comparator modules.
- Support for simultaneous triggering and software-triggering conversions
- Support for a multi-triggering mode with a programmable number of conversions on each trigger
- Each ADC has ability to scan and store up to 8 conversion results.
- Current injection protection

## 1.6.3 Periodic Interrupt Timer (PIT) Modules

- 16-bit counter with programmable count modulo
- PIT0 is master and PIT1 is slave (if synchronizing both PITs)
- The output signals of both PIT0 and PIT1 are internally connected to a peripheral crossbar module
- Can run when the CPU is in Wait/Stop modes. Can also wake up the CPU from Wait/Stop modes.
- In addition to its existing bus clock (up to 50 MHz), 3 alternate clock sources for the counter clock are available:
  - Crystal oscillator output
  - 8 MHz / 400 kHz ROSC (relaxation oscillator output)
  - On-chip low-power 200 kHz oscillator

# 1.6.4 Inter-Module Crossbar and AND-OR-INVERT logic

- Provides generalized connections between and among on-chip peripherals: ADCs, 12-bit DAC, comparators, quad-timers, FlexPWMs, EWM, and select I/O pins
- User-defined input/output pins for all modules connected to the crossbar
- DMA request and interrupt generation from the crossbar
- Write-once protection for all registers
- AND-OR-INVERT function provides a universal Boolean function generator that uses a four-term sum-of-products expression, with each product term containing true or complement values of the four selected inputs (A, B, C, D).

#### 1.6.5 Comparator

- Full rail-to-rail comparison range
- Support for high and low speed modes
- Selectable input source includes external pins and internal DACs
- Programmable output polarity
- 6-bit programmable DAC as a voltage reference per comparator
- Three programmable hysteresis levels
- Selectable interrupt on rising-edge, falling-edge, or toggle of a comparator output

## 1.6.6 12-bit Digital-to-Analog Converter

- 12-bit resolution
- Powerdown mode
- Automatic mode allows the DAC to automatically generate pre-programmed output waveforms, including square, triangle, and sawtooth waveforms (for applications like slope compensation)
- Programmable period, update rate, and range
- Output can be routed to an internal comparator, ADC, or optionally to an off-chip destination

#### 1.6.7 Quad Timer

- Four 16-bit up/down counters, with a programmable prescaler for each counter
- Operation modes: edge count, gated count, signed count, capture, compare, PWM, signal shot, single pulse, pulse string, cascaded, quadrature decode
- Programmable input filter
- Counting start can be synchronized across counters
- Up to 100 MHz operation clock

## 1.6.8 Queued Serial Communications Interface (QSCI) modules

- Operating clock can be up to two times the CPU operating frequency
- Four-word-deep FIFOs available on both transmit and receive buffers
- Standard mark/space non-return-to-zero (NRZ) format
- 16-bit integer and 3-bit fractional baud rate selection
- Full-duplex or single-wire operation
- Programmable 8-bit or 9-bit data format
- Error detection capability

8

- Two receiver wakeup methods:
  - Idle line
  - Address mark
- 1/16 bit-time noise detection
- Up to 6.25 Mbit/s baud rate at 100 MHz operation clock

## 1.6.9 Queued Serial Peripheral Interface (QSPI) modules

- Maximum 12.5 Mbit/s baud rate
- Selectable baud rate clock sources for low baud rate communication
- Baud rate as low as Baudrate\_Freq\_in / 8192
- Full-duplex operation
- Master and slave modes
- Double-buffered operation with separate transmit and receive registers
- Four-word-deep FIFOs available on transmit and receive buffers
- Programmable length transmissions (2 bits to 16 bits)
- Programmable transmit and receive shift order (MSB as first bit transmitted)

# 1.6.10 Inter-Integrated Circuit (I2C)/System Management Bus (SMBus) modules

- Compatible with I2C bus standard
- Support for System Management Bus (SMBus) specification, version 2
- Multi-master operation
- General call recognition
- 10-bit address extension
- Start/Repeat and Stop indication flags
- Support for dual slave addresses or configuration of a range of slave addresses
- Programmable glitch input filter with option to clock up to 100 MHz

# 1.6.11 Windowed Computer Operating Properly (COP) watchdog

- Programmable windowed timeout period
- Support for operation in all power modes: run mode, wait mode, stop mode
- Causes loss of reference reset 128 cycles after loss of reference clock to the PLL is detected
- Selectable reference clock source in support of EN60730 and IEC61508
- Selectable clock sources:
  - External crystal oscillator/external clock source
  - On-chip low-power 200 kHz oscillator

#### Peripheral highlights

- System bus (IPBus up to 50 MHz)
- 8 MHz / 400 kHz ROSC
- Support for interrupt triggered when the counter reaches the timeout value

#### 1.6.12 External Watchdog Monitor (EWM)

- Monitors external circuit as well as the software flow
- Programmable timeout period
- Interrupt capability prior to timeout
- Independent output (EWM\_OUT\_b) that places external circuit (but not CPU and peripheral) in a safe mode when EWM timeout occurs
- Selectable reference clock source in support of EN60730 and IEC61508
- Wait mode and Stop mode operation is not supported.
- Selectable clock sources:
  - External crystal oscillator/external clock source
  - On-chip low-power 200 kHz oscillator
  - System bus (IPBus up to 50 MHz)
  - 8 MHz / 400 kHz ROSC

#### 1.6.13 Power supervisor

- $\bullet$  Power-on reset (POR) to reset CPU, peripherals, and JTAG/EOnCE controllers (V  $_{DD}$  > 2.1 V)
- Brownout reset ( $V_{DD} < 1.9 \text{ V}$ )
- Critical warn low-voltage interrupt (LVI2.0)
- Peripheral low-voltage interrupt (LVI2.7)

#### 1.6.14 Phase-locked loop

- Wide programmable output frequency: 200 MHz to 400 MHz
- Input reference clock frequency: 8 MHz to 16 MHz
- Detection of loss of lock and loss of reference clock
- Ability to power down

#### 1.6.15 Clock sources

#### 1.6.15.1 On-chip oscillators

- Tunable 8 MHz relaxation oscillator with 400 kHz at standby mode (divide-by-two output)
- 200 kHz low frequency clock as secondary clock source for COP, EWM, PIT

#### 1.6.15.2 Crystal oscillator (MC56F82316 only)

- Support for both high ESR crystal oscillator (ESR greater than 100  $\Omega$ ) and ceramic resonator
- Operating frequency: 4–16 MHz

## 1.6.16 Cyclic Redundancy Check (CRC) Generator

- Hardware CRC generator circuit with 16-bit shift register
- High-speed hardware CRC calculation
- Programmable initial seed value
- CRC16-CCITT compliancy with  $x^{16} + x^{12} + x^5 + 1$  polynomial
- Error detection for all single, double, odd, and most multibit errors
- Option to transpose input data or output data (CRC result) bitwise, which is required for certain CRC standards

# 1.6.17 General Purpose I/O (GPIO)

- 5 V tolerance (except RESETB pin)
- Individual control of peripheral mode or GPIO mode for each pin
- Programmable push-pull or open drain output
- Configurable pullup or pulldown on all input pins
- All pins (except JTAG and RESETB) default to be GPIO inputs
- 2 mA / 9 mA source/sink capability
- Controllable output slew rate

# 1.7 Block diagrams

The 56800EX core is based on a modified dual Harvard-style architecture, consisting of three execution units operating in parallel, and allowing as many as six operations per instruction cycle. The MCU-style programming model and optimized instruction set

#### **Clock sources**

enable straightforward generation of efficient and compact code for the DSP and control functions. The instruction set is also efficient for C compilers, to enable rapid development of optimized control applications.

The device's basic architecture appears in Figure 1 and Figure 2. Figure 1 shows how the 56800EX system buses communicate with internal memories, and the IPBus interface and the internal connections among the units of the 56800EX core. Figure 2 shows the peripherals and control blocks connected to the IPBus bridge. See the specific device's Reference Manual for details.



Figure 1. 56800EX basic block diagram



Figure 2. System diagram

# 2 MC56F823xx signal and pin descriptions

After reset, each pin is configured for its primary function (listed first). Any alternative functionality, shown in parentheses, must be programmed through the GPIO module peripheral enable registers (GPIOx\_PER) and the SIM module GPIO peripheral select (GPSx) registers. All GPIO ports can be individually programmed as an input or output (using bit manipulation).

• PWMA\_FAULT0, PWMA\_FAULT1, and similar signals are inputs used to disable selected PWMA outputs, in cases where the fault conditions originate off-chip.

For the MC56F823xx products, which use 48-pin LQFP and 32-pin packages:

Table 2. Signal descriptions

Type State
Diving

| Signal Name      | 48<br>LQFP | 32<br>LQFP | Туре                               | State<br>During<br>Reset                                                                                                | Signal Description                                                                                                                                                   |
|------------------|------------|------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$         | 32         | _          | Supply                             | Supply                                                                                                                  | I/O Power — Supplies 3.3 V power to the chip I/O interface.                                                                                                          |
|                  | 44         | 28         | 1                                  |                                                                                                                         |                                                                                                                                                                      |
| V <sub>SS</sub>  | 22         | 14         | Supply                             | Supply                                                                                                                  | I/O Ground — Provide ground for the device I/O interface.                                                                                                            |
|                  | 31         | _          |                                    |                                                                                                                         |                                                                                                                                                                      |
|                  | 45         | 29         |                                    |                                                                                                                         |                                                                                                                                                                      |
| $V_{DDA}$        | 15         | 9          | Supply                             | Supply  Analog Power — Supplies 3.3 V power to the analog modules. It must be connected to a clean analog power supply. |                                                                                                                                                                      |
| V <sub>SSA</sub> | 16         | 10         | Supply                             | Supply Analog Ground — Supplies an analog ground to the a modules. It must be connected to a clean power supp           |                                                                                                                                                                      |
| V <sub>CAP</sub> | 19         | _          | On-chip regulator output           | On-chip regulator output                                                                                                | Connect a 2.2 $\mu$ F or greater bypass capacitor between this pin and $V_{SS}$ to stabilize the core voltage regulator output required for proper device operation. |
|                  | 43         | 27         |                                    |                                                                                                                         |                                                                                                                                                                      |
| TDI              | 48         | 32         | Input Input,<br>internal<br>pullup | inte                                                                                                                    | Test Data Input — It is sampled on the rising edge of TCK and has an internal pullup resistor. After reset, the default state is TDI.                                |
| (GPIOD0)         |            |            | Input/<br>Output                   | enabled                                                                                                                 | GPIO Port D0                                                                                                                                                         |
| TDO              | 46         | 30         | Output                             | Output                                                                                                                  | Test Data Output — It is driven in the shift-IR and shift-DR controller states, and it changes on the falling edge of TCK. After reset, the default state is TDO     |
| (GPIOD1)         |            |            | Input/<br>Output                   | Output                                                                                                                  | GPIO Port D1                                                                                                                                                         |
| тск              | 1          | 1          | Input                              | Input,<br>internal<br>pullup                                                                                            | Test Clock Input — The pin is connected internally to a pullup resistor. A Schmitt-trigger input is used for noise immunity. After reset, the default state is TCK   |
| (GPIOD2)         |            |            | Input/<br>Output                   | enabled                                                                                                                 | GPIO Port D2                                                                                                                                                         |

Table continues on the next page...

Table 2. Signal descriptions (continued)

| Signal Name                | 48<br>LQFP | 32<br>LQFP | Туре                          | State<br>During<br>Reset                | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                          |                                                         |
|----------------------------|------------|------------|-------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| TMS                        | 47         | 31         | Input                         | Input,<br>internal<br>pullup<br>enabled | Test Mode Select Input — It is sampled on the rising edge of TCK and has an internal pullup resistor. After reset, the default state is TMS.  NOTE: Always tie the TMS pin to V <sub>DD</sub> through a 2.2K resistor if need to keep on-board debug capability. Otherwise, directly tie to V <sub>DD</sub> .                                                                                                               |                                                         |
| (GPIOD3)                   |            |            | Input/<br>Output              |                                         | GPIO Port D3                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |
| RESET or<br>RESETB         | 2 2        |            | Input                         | Input,<br>internal<br>pullup<br>enabled | Reset — A direct hardware reset on the processor. When RESET is asserted low, the device is initialized and placed in the reset state. A Schmitt-trigger input is used for noise immunity. The internal reset signal is deasserted synchronous with the internal clocks after a fixed number of internal clocks. After reset, the default state is RESET. Recommended a capacitor of up to 0.1 $\mu F$ for filtering noise. |                                                         |
| (GPIOD4)                   |            |            | Input/<br>Opendrain<br>Output |                                         | GPIO Port D4 RESET functionality is disabled in this mode and the device can be reset only through POR, COP reset, or software reset.                                                                                                                                                                                                                                                                                       |                                                         |
| GPIOA0                     | 9          | 6          | Input/<br>Output              | Input,<br>internal                      | GPIO Port A0                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |
| (ANA0&CMPA_I<br>N3)        |            |            | Input                         | pullup<br>enabled                       | ANA0 is analog input to channel 0 of ADCA; CMPA_IN3 is positive input 3 of analog comparator A. After reset, the default state is GPIOA0.                                                                                                                                                                                                                                                                                   |                                                         |
| (CMPC_O)                   |            |            | Output                        |                                         | Analog comparator C output                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         |
| GPIOA1                     | 10         | 7          | Input/<br>Output              | Input,<br>internal                      | internal                                                                                                                                                                                                                                                                                                                                                                                                                    | GPIO Port A1: After reset, the default state is GPIOA1. |
| (ANA1&CMPA_I<br>N0)        |            |            | Input                         | pullup<br>enabled                       | ANA1 is analog input to channel 1 of ADCA; CMPA_IN0 is negative input 0 of analog comparator A. When used as an analog input, the signal goes to ANA1 and CMPA_IN0. The ADC control register configures this input as ANA1 or CMPA_IN0.                                                                                                                                                                                     |                                                         |
| GPIOA2                     | 11         | 8          | Input/<br>Output              | Input,<br>internal                      | GPIO Port A2: After reset, the default state is GPIOA2.                                                                                                                                                                                                                                                                                                                                                                     |                                                         |
| (ANA2&VREFH<br>A&CMPA_IN1) |            |            | Input                         | pullup<br>enabled                       | ANA2 is analog input to channel 2 of ADCA; VREFHA is analog reference high of ADCA; CMPA_IN1 is negative input 1 of analog comparator A. When used as an analog input, the signal goes to both ANA2, VREFHA, and CMPA_IN1.                                                                                                                                                                                                  |                                                         |
| GPIOA3                     | 12         | _          | Input/<br>Output              | Input,<br>internal                      | GPIO Port A3: After reset, the default state is GPIOA3.                                                                                                                                                                                                                                                                                                                                                                     |                                                         |
| (ANA3&VREFL<br>A&CMPA_IN2) |            |            | Input                         | pullup<br>enabled                       | ANA3 is analog input to channel 3 of ADCA; VREFLA is analog reference low of ADCA; CMPA_IN2 is negative input 2 of analog comparator A.                                                                                                                                                                                                                                                                                     |                                                         |
| GPIOA4                     | 8          | _          | Input/<br>Output              | Input,<br>internal                      | GPIO Port A4: After reset, the default state is GPIOA4.                                                                                                                                                                                                                                                                                                                                                                     |                                                         |
| (ANA4)                     |            |            | Input                         | pullup<br>enabled                       | ANA4 is Analog input to channel 4 of ADCA.                                                                                                                                                                                                                                                                                                                                                                                  |                                                         |

Table 2. Signal descriptions (continued)

| Signal Name                | 48<br>LQFP | 32<br>LQFP | Туре                             | State<br>During<br>Reset                                | Signal Description                                                                                                                                                                                                          |
|----------------------------|------------|------------|----------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIOB0                     | 17         | 11         | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port B0: After reset, the default state is GPIOB0.                                                                                                                                                                     |
| (ANB0&CMPB_I<br>N3)        | PB_I       |            | Input                            | pullup<br>enabled                                       | ANB0 is analog input to channel 0 of ADCB; CMPB_IN3 is positive input 3 of analog comparator B. When used as an analog input, the signal goes to ANB0 and CMPB_IN3. The ADC control register configures this input as ANB0. |
| GPIOB1                     | 18         | 12         | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port B1: After reset, the default state is GPIOB1.                                                                                                                                                                     |
| (ANB1&CMPB_I<br>N0)        |            |            | Input                            | pullup<br>enabled                                       | ANB1 is analog input to channel 1 of ADCB; CMPB_IN0 is negative input 0 of analog comparator B. When used as an analog input, the signal goes to ANB1 and CMPB_IN0. The ADC control register configures this input as ANB1. |
| DACB_O                     |            |            | Analog<br>Output                 |                                                         | 12-bit digital-to-analog output                                                                                                                                                                                             |
| GPIOB2                     | 20         | 13         | Input/ Input,<br>Output internal | GPIO Port B2: After reset, the default state is GPIOB2. |                                                                                                                                                                                                                             |
| (ANB2&VERFH<br>B&CMPC_IN3) |            |            | Input                            | pullup<br>enabled                                       | ANB2 is snalog input to channel 2 of ADCB; VREFHB is analog reference high of ADCB; CMPC_IN3 is positive input 3 of analog comparator C. When used as an analog input, the signal goes to both ANB2 and CMPC_IN3.           |
| GPIOB3                     | 21 —       |            | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port B3: After reset, the default state is GPIOB3.                                                                                                                                                                     |
| (ANB3&VREFL<br>B&CMPC_IN0) |            |            | Input                            | pullup<br>enabled                                       | ANB3 is analog input to channel 3 of ADCB; VREFLB is analog reference low of ADCB; CMPC_IN0 is negative input 0 of analog comparator C.                                                                                     |
| GPIOB4                     | 14         | _          | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port B4: After reset, the default state is GPIOB4.                                                                                                                                                                     |
| (ANB4&CMPC_<br>IN1)        |            |            | Input                            | pullup<br>enabled                                       | ANB4 is analog input to channel 4 of ADCB; CMPC_IN1 is negative input 1 of analog comparator C.                                                                                                                             |
| GPIOC0                     | 3          | _          | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port C0: After reset, the default state is GPIOC0.                                                                                                                                                                     |
| (EXTAL)                    |            |            | Analog<br>Input                  | pullup<br>enabled                                       | The external crystal oscillator input (EXTAL) connects the internal crystal oscillator input to an external crystal or ceramic resonator.                                                                                   |
| (CLKIN0)                   |            |            | Input                            |                                                         | External clock input 0 <sup>1</sup>                                                                                                                                                                                         |
| GPIOC1                     | 4          | _          | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port C1: After reset, the default state is GPIOC1.                                                                                                                                                                     |
| (XTAL)                     |            |            | Input                            | pullup<br>enabled                                       | The external crystal oscillator output (XTAL) connects the internal crystal oscillator output to an external crystal or ceramic resonator.                                                                                  |
| GPIOC2                     | 5          | 3          | Input/<br>Output                 | Input,<br>internal                                      | GPIO Port C2: After reset, the default state is GPIOC2.                                                                                                                                                                     |
| (TXD0)                     |            |            | Output                           | pullup<br>enabled                                       | SCI0 transmit data output or transmit/receive in singlewire operation                                                                                                                                                       |
| (XB_OUT11)                 |            |            | Output                           |                                                         | Crossbar module output 11                                                                                                                                                                                                   |

Table 2. Signal descriptions (continued)

| Signal Name | 48<br>LQFP | 32<br>LQFP | Туре             | State<br>During<br>Reset                | Signal Description                                                                                                                               |
|-------------|------------|------------|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| (XB_IN2)    |            |            | Input            |                                         | Crossbar module input 2                                                                                                                          |
| (CLKO0)     |            |            | Output           |                                         | Buffered clock output 0: the clock source is selected by clockout select (CLKOSEL) bits in the clock output select register (CLKOUT) of the SIM. |
| GPIOC3      | 6          | 4          | Input/<br>Output | Input,<br>internal                      | GPIO Port C3: After reset, the default state is GPIOC3.                                                                                          |
| (TA0)       |            |            | Input/<br>Output | pullup<br>enabled                       | Quad timer module A channel 0 input/output                                                                                                       |
| (CMPA_O)    | ]          |            | Output           |                                         | Analog comparator A output                                                                                                                       |
| (RXD0)      | ]          |            | Input            |                                         | SCI0 receive data input                                                                                                                          |
| (CLKIN1)    |            |            | Input            |                                         | External clock input 1                                                                                                                           |
| GPIOC4      | 7          | 5          | Input/<br>Output | Input,<br>internal                      | GPIO Port C4: After reset, the default state is GPIOC4.                                                                                          |
| (TA1)       |            |            | Input/<br>Output | pullup<br>enabled                       | Quad timer module A channel 1 input/output                                                                                                       |
| (CMPB_O)    |            |            | Output           |                                         | Analog comparator B output                                                                                                                       |
| (XB_IN6)    |            |            | Input            |                                         | Crossbar module input 6                                                                                                                          |
| (EWM_OUT_B) |            |            | Output           |                                         | External Watchdog Module output                                                                                                                  |
| GPIOC5      | 13         | _          | Input/<br>Output | Input,<br>internal<br>pullup<br>enabled | GPIO Port C5: After reset, the default state is GPIOC5.                                                                                          |
| (DACA_O)    |            |            | Analog<br>Output |                                         | 12-bit digital-to-analog output                                                                                                                  |
| (XB_IN7)    |            |            | Input            |                                         | Crossbar module input 7                                                                                                                          |
| GPIOC6      | 23         | 15         | Input/<br>Output | Input,<br>internal                      | GPIO Port C6: After reset, the default state is GPIOC6.                                                                                          |
| (TA2)       |            |            | Input/<br>Output | pullup<br>enabled                       | Quad timer module A channel 2 input/output                                                                                                       |
| (XB_IN3)    |            |            | Input            |                                         | Crossbar module input 3                                                                                                                          |
| (CMP_REF)   |            |            | Analog<br>Input  |                                         | Positive input 3 of analog comparator A and B and C.                                                                                             |
| (SSO_B)     |            |            | Input/<br>Output |                                         | In slave mode, \$\overline{SS0_B}\$ indicates to the SPI module 0 that the current transfer is to be received.                                   |
| GPIOC7      | 24         | _          | Input/<br>Output | Input,<br>internal                      | GPIO Port C7: After reset, the default state is GPIOC7.                                                                                          |
| (SSO_B)     |            |            | Input/<br>Output | pullup<br>enable                        | In slave mode, \$\overline{SS0_B}\$ indicates to the SPI module 0 that the current transfer is to be received.                                   |
| (TXD0)      |            |            | Output           | -                                       | SCI0 transmit data output or transmit/receive in singlewire operation                                                                            |
| (XB_IN8)    | 1          |            | Input            |                                         | Crossbar module input 8                                                                                                                          |
| GPIOC8      | 25         | 16         | Input/<br>Output | Input,<br>internal                      | GPIO Port C8: After reset, the default state is GPIOC8.                                                                                          |
| (MISO0)     |            |            | Input/<br>Output | pullup<br>enabled                       | Master in/slave out for SPI0 — In master mode, MISO0 pin is the data input. In slave mode, MISO0 pin is the data output.                         |

Table 2. Signal descriptions (continued)

| Signal Name | 48<br>LQFP | 32<br>LQFP | Туре                           | State<br>During                         | Signal Description                                                                                                                                                                                                                  |
|-------------|------------|------------|--------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |            |            |                                | Reset                                   |                                                                                                                                                                                                                                     |
|             |            |            |                                |                                         | The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected.                                                                                                                          |
| (RXD0)      |            |            | Input                          |                                         | SCI0 receive data input                                                                                                                                                                                                             |
| (XB_IN9)    |            |            | Input                          |                                         | Crossbar module input 9                                                                                                                                                                                                             |
| (XB_OUT6)   |            |            | Output                         |                                         | Crossbar module output 6                                                                                                                                                                                                            |
| GPIOC9      | 26         | 17         | Input/<br>Output               | Input,<br>internal                      | GPIO Port C9: After reset, the default state is GPIOC9.                                                                                                                                                                             |
| (SCLK0)     |            |            | Input/<br>Output               | pullup<br>enabled                       | SPI0 serial clock. In master mode, SCLK0 pin is an output, clocking slaved listeners. In slave mode, SCLK0 pin is the data clock input.                                                                                             |
| (XB_IN4)    |            |            | Input                          |                                         | Crossbar module input 4                                                                                                                                                                                                             |
| (TXD0)      |            |            | Output                         |                                         | SCI0 transmit data output or transmit/receive in single wire operation                                                                                                                                                              |
| (XB_OUT8)   |            |            | Output                         |                                         | Crossbar module output 8                                                                                                                                                                                                            |
| GPIOC10     | 27         | 18         | Input/<br>Output               | Input,<br>intemrnal                     | GPIO Port C10: After reset, the default state is GPIOC10.                                                                                                                                                                           |
| (MOSI0)     |            |            | Input/<br>Output               | pullup<br>enabled                       | Master out/slave in for SPI0 — In master mode, MOSI0 pin is the data output. In slave mode, MOSI0 pin is the data input.                                                                                                            |
| (XB_IN5)    |            |            | Input                          |                                         | Crossbar module input 5                                                                                                                                                                                                             |
| (MISO0)     |            |            | Input/<br>Output               |                                         | Master in/slave out for SPI0 — In master mode, MISO0 pin is the data input. In slave mode, MISO0 pin is the data output. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. |
| (XB_OUT9)   |            |            | Output                         |                                         | Crossbar module output 9                                                                                                                                                                                                            |
| GPIOC11     | 29         | _          | Input/<br>Output               | Input,<br>internal                      | GPIO Port C11: After reset, the default state is GPIOC11.                                                                                                                                                                           |
| (SCL0)      |            |            | Input/<br>Open-drain<br>Output | pullup<br>enabled                       | I <sup>2</sup> C0 serial clock                                                                                                                                                                                                      |
| (TXD1)      |            |            | Output                         |                                         | SCI1 transmit data output or transmit/receive in single wire operation                                                                                                                                                              |
| GPIOC12     | 30         | _          | Input/<br>Output               | Input,<br>internal<br>pullup<br>enabled | GPIO Port C12: After reset, the default state is GPIOC12.                                                                                                                                                                           |
| (SDA0)      |            |            | Input/<br>Open-drain<br>Output |                                         | I <sup>2</sup> C0 serial data line                                                                                                                                                                                                  |
| (RXD1)      |            |            | Input                          |                                         | SCI1 receive data input                                                                                                                                                                                                             |
| GPIOC13     | 37         | _          | Input/<br>Output               | Input,<br>internal                      | GPIO Port C13: After reset, the default state is GPIOC13.                                                                                                                                                                           |
| (TA3)       |            |            | Input/<br>Output               | pullup<br>enabled                       | Quad timer module A channel 3 input/output                                                                                                                                                                                          |
| (XB_IN6)    |            |            | Input                          |                                         | Crossbar module input 6                                                                                                                                                                                                             |

Table 2. Signal descriptions (continued)

| Signal Name | 48<br>LQFP | 32<br>LQFP | Туре                           | State<br>During<br>Reset                | Signal Description                                                |
|-------------|------------|------------|--------------------------------|-----------------------------------------|-------------------------------------------------------------------|
| (EWM_OUT_B) |            |            | Output                         |                                         | External Watchdog Module output                                   |
| GPIOC14     | 41 —       |            | Input/<br>Output               | Input,<br>internal                      | GPIO Port C14: After reset, the default state is GPIOC14.         |
| (SDA0)      |            |            | Input/<br>Open-drain<br>Output | pullup<br>enabled                       | I <sup>2</sup> C0 serial data line                                |
| (XB_OUT4)   |            |            | Output                         |                                         | Crossbar module output 4                                          |
| (PWM_FAULT4 |            |            | Input                          |                                         | Disable PWMA output 4                                             |
| GPIOC15     | 42         | _          | Input/<br>Output               | Input,<br>internal                      | GPIO Port C15: After reset, the default state is GPIOC15.         |
| (SCL0)      |            |            | Input/<br>Open-drain<br>Output | pullup<br>enabled                       | I <sup>2</sup> C0 serial clock                                    |
| (XB_OUT5)   |            |            | Output                         |                                         | Crossbar module output 5                                          |
| (PWM_FAULT5 |            |            | Input                          |                                         | Disable PWMA output 5                                             |
| GPIOE0      | 33         | 21         | Input/<br>Output               | Input,<br>internal<br>pullup<br>enabled | GPIO Port E0: After reset, the default state is GPIOE0.           |
| (PWMA_0B)   |            |            | Input/<br>Output               |                                         | PWM module A (NanoEdge), submodule 0, output B or input capture B |
| GPIOE1      | 34 22      |            | Input/<br>Output               | Input,<br>internal                      | GPIO Port E1: After reset, the default state is GPIOE1.           |
| (PWMA_0A)   |            |            | Input/<br>Output               | pullup<br>enabled                       | PWM module A (NanoEdge), submodule 0, output A or input capture A |
| GPIOE2      | 35         | 23         | Input/<br>Output               | Input,<br>internal                      | GPIO Port E2: After reset, the default state is GPIOE2.           |
| (PWMA_1B)   |            |            | Input/<br>Output               | pullup<br>enabled                       | PWM module A (NanoEdge), submodule 1, output B or input capture B |
| GPIOE3      | 36         | 24         | Input/<br>Output               | Input,<br>internal                      | GPIO Port E3: After reset, the default state is GPIOE3.           |
| (PWM_1A)    |            |            | Input/<br>Output               | pullup<br>enabled                       | PWM module A (NanoEdge), submodule 1, output A or input capture A |
| GPIOE4      | 39         | 25         | Input/<br>Output               | Input,<br>internal                      | GPIO Port E4: After reset, the default state is GPIOE4.           |
| (PWMA_2B)   |            |            | Input/<br>Output               | pullup<br>enabled                       | PWM module A (NanoEdge), submodule 2, output B or input capture B |
| (XB_IN2)    |            |            | Input                          |                                         | Crossbar module input 2                                           |
| GPIOE5      | 40         | 26         | Input/<br>Output               | Input,<br>internal                      | GPIO Port E5: After reset, the default state is GPIOE5.           |
| (PWMA_2A)   |            |            | Input/<br>Output               | pullup<br>enabled                       | PWM module A (NanoEdge), submodule 2, output A or input capture A |
| (XB_IN3)    |            |            | Input                          |                                         | Crossbar module input 3                                           |

Table 2. Signal descriptions (continued)

| Signal Name | 48<br>LQFP | 32<br>LQFP | Туре                               | State<br>During<br>Reset                | Signal Description                                                                                                                                                                                                                 |                                    |
|-------------|------------|------------|------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| GPIOF0      | 28         | _          | Input/<br>Output                   | Input,<br>internal                      | GPIO Port F0: After reset, the default state is GPIOF0.                                                                                                                                                                            |                                    |
| (XB_IN6)    |            |            | Input                              | pullup<br>enabled                       | Crossbar module input 6                                                                                                                                                                                                            |                                    |
| (SCLK1)     |            |            | Input/<br>Output                   | enabled                                 | SPI1 serial clock — In master mode, SCLK1 pin is an output, clocking slaved listeners. In slave mode, SCLK1 pin is the data clock input 0.                                                                                         |                                    |
| GPIOF1      | 38         | _          | Input/<br>Output                   | Input,<br>internal                      | GPIO Port F1: After reset, the default state is GPIOF1.                                                                                                                                                                            |                                    |
| (CLKO1)     |            |            | Output                             | pullup<br>enabled                       | Buffered clock output 1: the clock source is selected by clockout select (CLKOSEL) bits in the clock output select register (CLKOUT) of the SIM.                                                                                   |                                    |
| (XB_IN7)    |            |            | Input                              |                                         | Crossbar module input 7                                                                                                                                                                                                            |                                    |
| GPIOF2      | _          | 19         | Input/<br>Output                   | Input,<br>internal<br>pullup<br>enabled | GPIO Port F2: After reset, the default state is GPIOF2.                                                                                                                                                                            |                                    |
| (SCL0)      |            |            | Input/<br>Open-<br>drain<br>Output |                                         | I <sup>2</sup> C0 serial clock                                                                                                                                                                                                     |                                    |
| (XB_OUT6)   |            |            | Output                             |                                         | Crossbar module output 6                                                                                                                                                                                                           |                                    |
| (MISO1)     |            |            | Input/<br>Output                   |                                         | Master in/slave out for SPI1 —In master mode, MISO1 pin is the data input. In slave mode, MISO1 pin is the data output. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. |                                    |
| GPIOF3      | _          | 20         | Input/<br>Output                   | Input,<br>internal                      | GPIO Port F3: After reset, the default state is GPIOF3.                                                                                                                                                                            |                                    |
| (SDA0)      |            |            | Input/<br>Open-drain<br>Output     | pullup<br>enabled                       |                                                                                                                                                                                                                                    | I <sup>2</sup> C0 serial data line |
| (XB_OUT7)   |            |            | Output                             |                                         | Crossbar module output 7                                                                                                                                                                                                           |                                    |
| (MOSI1)     |            |            | Input/<br>Output                   |                                         | Master out/slave in for SPI1— In master mode, MOSI1 pin is the data output. In slave mode, MOSI1 pin is the data input.                                                                                                            |                                    |

<sup>1.</sup> If CLKIN is selected as the device's external clock input, then both the GPS\_C0 bit (in GPS1) and the EXT\_SEL bit (in OCCS oscillator control register (OSCTL)) must be set. Also, the crystal oscillator should be powered down.

# 2.1 Signal groups

The input and output signals of the MC56F8F823xx are organized into functional groups, as detailed in Table 3.

**Table 3. Functional Group Pin Allocations** 

| Functional Group                                                                     | Number | r of Pins |
|--------------------------------------------------------------------------------------|--------|-----------|
|                                                                                      | 32LQFP | 48LQFP    |
| Power Inputs (V <sub>DD</sub> , V <sub>DDA</sub> ), Power output( V <sub>CAP</sub> ) | 3      | 5         |
| Ground (V <sub>SS</sub> , V <sub>SSA</sub> )                                         | 3      | 4         |
| Reset                                                                                | 1      | 1         |
| Queued Serial Peripheral Interface (QSPI0 and QSPI1) ports                           | 4      | 5         |
| Queued Serial Communications Interface (QSCI0 and QSCI1) ports                       | 4      | 7         |
| Inter-Integrated Circuit Interface (I <sup>2</sup> C0) ports                         | 2      | 4         |
| 12-bit Analog-to-Digital Converter inputs                                            | 6      | 10        |
| Analog Comparator inputs/outputs                                                     | 5/2    | 9/3       |
| 12-bit Digital-to-Analog output                                                      | 0      | 2         |
| Quad Timer Module (TMRA and TMRB) ports                                              | 3      | 4         |
| Inter-Module Crossbar inputs/outputs                                                 | 8/4    | 12/6      |
| Clock inputs/outputs                                                                 | 1/1    | 2/2       |
| JTAG / Enhanced On-Chip Emulation (EOnCE)                                            | 4      | 4         |

# 3 Ordering parts

# 3.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **freescale.com** and perform a part number search for the following device numbers: MC56F82

## 4 Part identification

## 4.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 4.2 Format

Part numbers for this device have the following format: Q 56F8 2 C F P T PP N

NXP Semiconductors 21

MC56F823xx, Rev. 3.0, 09/2016

#### 4.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                                                             | Values                                                               |
|-------|-------------------------------------------------------------------------|----------------------------------------------------------------------|
| Q     | Qualification status                                                    | MC = Fully qualified, general market flow     PC = Prequalification  |
| 56F8  | DSC family with flash memory and DSP56800/<br>DSP56800E/DSP56800EX core | • 56F8                                                               |
| 2     | DSC subfamily                                                           | • 2                                                                  |
| С     | Maximum CPU frequency (MHz)                                             | • 3 = 50 MHz                                                         |
| F     | Primary program flash memory size                                       | • 1 = 16 KB                                                          |
| Р     | Pin count                                                               | • 3 = 32<br>• 6 = 48                                                 |
| Т     | Temperature range (°C)                                                  | • V = -40 to 105                                                     |
| PP    | Package identifier                                                      | <ul><li>LC = 32LQFP</li><li>FM = 32QFN</li><li>LF = 48LQFP</li></ul> |
| N     | Packaging type                                                          | R = Tape and reel (Blank) = Trays                                    |

# 4.4 Example

This is an example part number: MC56F82316VLH

# 5 Terminology and guidelines

# 5.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

## **5.1.1 Example**

This is an example of an operating requirement:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# 5.2 Definition: Operating behavior

Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 5.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 5.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

# **5.3.1 Example**

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

# 5.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

#### Terminology and guidelines

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

## **5.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 5.5 Result of exceeding a rating



# 5.6 Relationship between ratings and operating requirements



# 5.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 5.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.