# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# 56F8323/56F8123

Data Sheet

Preliminary Technical Data

56F8300 16-bit Digital Signal Controllers

MC56F8323 Rev. 17 04/2007



freescale.com



## **Document Revision History**

| Version History | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Rev 1.0         | Pre-Release version, Alpha customers only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Rev 2.0         | Initial Public Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Rev 3.0         | Corrected typo in <b>Table 10-4</b> , Flash Endurance is 10,000 cycles. Addressed additional grammar issues.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Rev 4.0         | Added Package Pins to GPIO Table in Section 8. Removed reference to pin group 9 in <b>Table 10-5</b> .<br>Replacing TBD Typical Min with values in <b>Table 10-17</b> . Editing grammar, spelling, consistency of<br>language throughout family. Updated values in Regulator Parameters, <b>Table 10-9</b> , External Clock<br>Operation Timing Requirements <b>Table 10-13</b> , SPI Timing, <b>Table 10-18</b> , ADC Parameters,<br><b>Table 10-24</b> , and IO Loading Coefficients at 10MHz, <b>Table 10-25</b> .      |  |  |  |  |
| Rev 5.0         | Updated values in Power-On Reset Low Voltage, Table 10-6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Rev 6.0         | Correcting package pin numbers in <b>Table 2-2</b> , <b>PhaseA0</b> changed from 38 to 52, <b>PhaseB0</b> changed from 37 to 51, <b>Index0</b> changed from 36 to 50, and <b>Home0</b> changed from 35 to 49. All pin changes in Table 2-2 were do to data entry errors - This package pin-out has not changed                                                                                                                                                                                                             |  |  |  |  |
| Rev 7.0         | Added Part 4.8, added addition text to Part 6.9 on POR reset, added the word "access" to FM Error Interrupt in Table 4-3, removed min and max numbers; only documenting Typ. numbers for LVI in Table 10-6.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Rev 8.0         | Updated numbers in <b>Table 10-7</b> and <b>Table 10-8</b> with more recent data. Corrected typo in <b>Table 10-3</b> Pd characteristics.                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Rev 9.0         | Replace any reference to Flash Interface Unit with Flash Memory Module; changed example in <b>Part</b> 2.2; added note on V <sub>REFH</sub> and V <sub>REFLO</sub> in <b>Table 2-2</b> and <b>Table 11-1</b> ; added note to Vcap pin in <b>Table 2-2</b> ; corrected typo FIVAL1 and FIVAH1 in <b>Table 4-12</b> ; removed unneccessary notes in <b>Table 10-12</b> ; corrected temperature range in <b>Table 10-14</b> ; added ADC calibration information to <b>Table 10-24</b> and new graphs in <b>Figure 10-21</b> . |  |  |  |  |
| Rev 10.0        | Clarification to <b>Table 10-23</b> , corrected Digital Input Current Low (pull-up enabled) numbers in <b>Table 10-5</b> . Removed text and Table 10-2; replaced with note to <b>Table 10-1</b> .                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Rev. 11.0       | Added 56F8123 information; edited to indicate differences in 56F8323 and 56F8123.Reformatted for Freescale look and feel. Updated Temperature Sensor and ADC tables, then updated balance of electrical tables for consistency throughout the family. Clarified I/O power description in Table 2-2, added note to Table 10-7 and clarified Section 12.3.                                                                                                                                                                   |  |  |  |  |
| Rev 12.0        | Added output voltage maximum value and note to clarify in <b>Table 10-1</b> ; also removed overall life expectancy note, since life expectancy is dependent on customer usage and must be determined by reliability engineering. Clarified value and unit measure for Maximum allowed P <sub>D</sub> in <b>Table 10-3</b> . Corrected note about average value for Flash Data Retention in <b>Table 10-4</b> . Added new RoHS-compliant orderable part numbers in <b>Table 13-1</b> .                                      |  |  |  |  |
| Rev 13.0        | Deleted formula for Max Ambient Operating Temperature (Automotive) and Max Ambient Operating Temperature (Industrial) in <b>Table 10-4</b> . Added RoHS-compliance and "pb-free" language to back cover.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |



| Version History | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev 14.0        | Added information/corrected state during reset in <b>Table 2-2</b> . Clarified external reference crystal frequency for PLL in <b>Table 10-14</b> by increasing maximum value to 8.4MHz.                                                                                                                                                                                                                                                                               |  |  |
| Rev 15.0        | Replaced "Tri-stated" with an explanation in State During Reset column in Table 2-2.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Rev. 16         | <ul> <li>Added the following note to the description of the TMS signal in Table 2-2:</li> <li>Note: Always tie the TMS pin to V<sub>DD</sub> through a 2.2K resistor.</li> <li>Added the following note to the description of the TRST signal in Table 2-2:</li> <li>Note: For normal operation, connect TRST directly to V<sub>SS</sub>. If the design is to be used in a debugging environment, TRST may be tied to V<sub>SS</sub> through a 1K resistor.</li> </ul> |  |  |
| Rev. 17         | Changed the "Frequency Accuracy" specification in Table 10-16 (was ±2.0%, is +2 / -3%).                                                                                                                                                                                                                                                                                                                                                                                |  |  |

#### **Document Revision History**

Please see http://www.freescale.com for the most current data sheet revision.





# 56F8323/56F8123 General Description

Note: Features in italics are NOT available in the 56F8123 device.

- Up to 60 MIPS at 60MHz core frequency
- DSP and MCU functionality in a unified, C-efficient architecture
- 32KB Program Flash
- 4KB Program RAM
- 8KB Data Flash
- 8KB Data RAM
- 8KB Boot Flash
- One 6-channel PWM module
- Two 4-channel 12-bit ADCs
- Temperature Sensor

- One Quadrature Decoder
- One FlexCAN module
- Up to two Serial Communication Interfaces (SCIs)
- Up to two Serial Peripheral Interfaces (SPIs)
- Two general-purpose Quad Timers
- Computer Operating Properly (COP)/Watchdog
- On-Chip Relaxation Oscillator
- JTAG/Enhanced On-Chip Emulation (OnCE™) for unobtrusive, real-time debugging
- Up to 27 GPIO lines
- 64-pin LQFP Package



56F8323/56F8123 Block Diagram

56F8323 Technical Data, Rev. 17



# **Table of Contents**

| Part 1: Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | /                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 1.1. 56F8323/56F8123 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 7                                                                                                            |
| 1.2. Device Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 9                                                                                                            |
| 1.3. Award-Winning Development Environment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                |
| 1.4. Architecture Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11                                                                                                             |
| 1.5. Product Documentation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                |
| 1.6. Data Sheet Conventions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                                                                              |
| Part 2: Signal/Connection Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 16                                                                                                             |
| 2.1. Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                |
| 2.2. Signal Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                |
| Part 3: On-Chip Clock Synthesis (OCCS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ) <b>30</b>                                                                                                    |
| 3.1. Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 30                                                                                                             |
| 3.2. External Clock Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 30                                                                                                             |
| 3.3. Use of On-Chip Relaxation Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                |
| 3.4. Internal Clock Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                |
| 3.5. Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                |
| <b>v</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                |
| Part 4: Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 33                                                                                                             |
| 4.1. Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 33                                                                                                             |
| 4.2. Program Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 33                                                                                                             |
| 4.3. Interrupt Vector Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                |
| 4.4. Data Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                |
| 4.5. Flash Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                |
| 4.6. EOnCE Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                |
| 4.7. Peripheral Memory Mapped Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 40                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                |
| 4.8. Factory Programmed Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 56                                                                                                             |
| 4.8. Factory Programmed Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 56<br><b>57</b>                                                                                                |
| 4.8. Factory Programmed Memory Part 5: Interrupt Controller (ITCN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 56<br><b>57</b><br>57                                                                                          |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 56<br><b>57</b><br>57<br>57                                                                                    |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 56<br><b>57</b><br>57<br>57<br>57<br>57                                                                        |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 56<br><b>57</b><br>57<br>57<br>57<br>57<br>59                                                                  |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 56<br><b>57</b><br>57<br>57<br>57<br>59<br>59                                                                  |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                        | 56<br>57<br>57<br>57<br>57<br>59<br>59<br>60                                                                   |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 56<br>57<br>57<br>57<br>57<br>59<br>59<br>60                                                                   |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)                                                                                                                                                                                                                                                                                                                                                                              | 56<br>57<br>57<br>57<br>59<br>59<br>60<br>82<br>83                                                             |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets                                                                                                                                                                                                                                                                                                                                                                                                                         | 56<br>57<br>57<br>57<br>59<br>59<br>60<br>82<br>83                                                             |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)                                                                                                                                                                                                                                                                                                                                                                              | 56<br>57<br>57<br>57<br>59<br>60<br>82<br>83<br>83                                                             |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN) 5.1. Introduction 5.2. Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 56<br>57<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83                                                       |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN) 5.1. Introduction 5.2. Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 56<br>57<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84                                           |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)<br>6.1. Introduction<br>6.2. Features<br>6.3. Operating Modes<br>6.4. Operating Mode Register                                                                                                                                                                                                                                                                                | 56<br>57<br>57<br>59<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84                                     |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)<br>6.1. Introduction<br>6.2. Features<br>6.3. Operating Modes<br>6.4. Operating Mode Register<br>6.5. Register Descriptions                                                                                                                                                                                                                                                  | 56<br>57<br>57<br>59<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84<br>85                               |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)<br>6.1. Introduction<br>6.2. Features<br>6.3. Operating Modes<br>6.4. Operating Modes<br>6.5. Register Descriptions<br>6.6. Clock Generation Overview.                                                                                                                                                                                                                       | 56<br>57<br>57<br>59<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84<br>85<br>97                         |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)<br>6.1. Introduction<br>6.2. Features<br>6.3. Operating Modes<br>6.4. Operating Mode Register<br>6.5. Register Descriptions<br>6.6. Clock Generation Overview.<br>6.7. Power-Down Modes                                                                                                                                                                                      | 56<br>57<br>57<br>59<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84<br>85<br>97<br>97                   |
| <ul> <li>4.8. Factory Programmed Memory.</li> <li>Part 5: Interrupt Controller (ITCN)</li> <li>5.1. Introduction</li> <li>5.2. Features</li> <li>5.3. Functional Description</li> <li>5.4. Block Diagram</li> <li>5.5. Operating Modes</li> <li>5.6. Register Descriptions</li> <li>5.7. Resets</li> </ul> Part 6: System Integration Module (SIM) <ul> <li>6.1. Introduction</li> <li>6.2. Features</li> <li>6.3. Operating Modes</li> <li>6.4. Operating Modes</li> <li>6.5. Register Descriptions</li> <li>6.6. Clock Generation Overview</li> <li>6.7. Power-Down Modes</li> <li>6.8. Stop and Wait Mode Disable Function</li> </ul>                       | 56<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84<br>85<br>97<br>97<br>98                   |
| 4.8. Factory Programmed Memory.<br>Part 5: Interrupt Controller (ITCN)<br>5.1. Introduction<br>5.2. Features<br>5.3. Functional Description<br>5.4. Block Diagram<br>5.5. Operating Modes<br>5.6. Register Descriptions<br>5.7. Resets<br>Part 6: System Integration Module (SIM)<br>6.1. Introduction<br>6.2. Features<br>6.3. Operating Modes<br>6.4. Operating Mode Register<br>6.5. Register Descriptions<br>6.6. Clock Generation Overview.<br>6.7. Power-Down Modes                                                                                                                                                                                      | 56<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84<br>85<br>97<br>97<br>98                   |
| <ul> <li>4.8. Factory Programmed Memory.</li> <li>Part 5: Interrupt Controller (ITCN)</li> <li>5.1. Introduction</li> <li>5.2. Features</li> <li>5.3. Functional Description</li> <li>5.4. Block Diagram</li> <li>5.5. Operating Modes</li> <li>5.6. Register Descriptions</li> <li>5.7. Resets</li> </ul> Part 6: System Integration Module (SIM) <ul> <li>6.1. Introduction</li> <li>6.2. Features</li> <li>6.3. Operating Modes</li> <li>6.4. Operating Modes</li> <li>6.5. Register Descriptions</li> <li>6.6. Clock Generation Overview.</li> <li>6.7. Power-Down Modes</li> <li>6.8. Stop and Wait Mode Disable Function</li> <li>6.9. Resets</li> </ul> | 56<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83<br>83<br>84<br>84<br>85<br>97<br>97<br>98<br>98             |
| <ul> <li>4.8. Factory Programmed Memory.</li> <li>Part 5: Interrupt Controller (ITCN)</li> <li>5.1. Introduction</li> <li>5.2. Features</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 56<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83<br>84<br>84<br>85<br>97<br>97<br>98<br>98<br>99             |
| <ul> <li>4.8. Factory Programmed Memory.</li> <li>Part 5: Interrupt Controller (ITCN)</li> <li>5.1. Introduction</li> <li>5.2. Features</li> <li>5.3. Functional Description</li> <li>5.4. Block Diagram</li> <li>5.5. Operating Modes</li> <li>5.6. Register Descriptions</li> <li>5.7. Resets</li> </ul> Part 6: System Integration Module (SIM) <ul> <li>6.1. Introduction</li> <li>6.2. Features</li> <li>6.3. Operating Modes</li> <li>6.4. Operating Modes</li> <li>6.5. Register Descriptions</li> <li>6.6. Clock Generation Overview.</li> <li>6.7. Power-Down Modes</li> <li>6.8. Stop and Wait Mode Disable Function</li> <li>6.9. Resets</li> </ul> | 56<br>57<br>57<br>59<br>60<br>82<br>83<br>83<br>83<br>84<br>84<br>85<br>97<br>97<br>98<br>98<br>98<br>99<br>99 |

| Part 8: General Purpose Input/Output<br>(GPIO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8.1. Introduction         102           8.2. Configuration         102           8.3. Memory Maps         104                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Part 9: Joint Test Action Group (JTAG) 104<br>9.1. JTAG Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Part 10: Specifications.10510.1. General Characteristics10510.2. DC Electrical Characteristics10910.3. AC Electrical Characteristics11310.4. Flash Memory Characteristics11410.5. External Clock Operation Timing11410.6. Phase Locked Loop Timing11510.7. Crystal Oscillator Parameters11510.8. Reset, Stop, Wait, Mode Select, and11710.9. Serial Peripheral Interface (SPI) Timing11910.10. Quad Timer Timing12210.11. Quadrature Decoder Timing12210.12. Serial Communication Interface12310.13. Controller Area Network (CAN) Timing12410.14. JTAG Timing12410.15. Analog-to-Digital Converter126 |
| 10.16. Equivalent Circuit for ADC Inputs12910.17. Power Consumption129                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Part 11: Packaging 131<br>11.1. 56F8323 Package and Pin-Out<br>Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Part 12: Design Considerations13612.1. Thermal Design Considerations13612.2. Electrical Design Considerations13712.3. Power Distribution and I/O RingImplementation138                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Part 13: Ordering Information ..... 139



# Part 1 Overview

## 1.1 56F8323/56F8123 Features

### 1.1.1 Core

- Efficient 16-bit 56800E family engine with dual Harvard architecture
- Up to 60 Million Instructions Per Second (MIPS) at 60MHz core frequency
- Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
- Four 36-bit accumulators, including extension bits
- Arithmetic and logic multi-bit shifter
- Parallel instruction set with unique addressing modes
- Hardware DO and REP loops
- Three internal address buses
- Four internal data buses
- Instruction set supports both DSP and controller functions
- Controller-style addressing modes and instructions for compact code
- Efficient C compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/EOnCE debug programming interface

#### 1.1.2 Differences Between Devices

Table 1-1 outlines the key differences between the 56F8323 and 56F8123 devices.

| Feature            | 56F8323       | 56F8123       |
|--------------------|---------------|---------------|
| Guaranteed Speed   | 60MHz/60 MIPS | 40MHz/40 MIPS |
| Program RAM        | 4KB           | Not Available |
| Data Flash         | 8KB           | Not Available |
| PWM                | 1 x 6         | Not Available |
| CAN                | 1             | Not Available |
| Quadrature Decoder | 1 x 4         | Not Available |
| Temperature Sensor | 1             | Not Available |
| Dedicated GPIO     | —             | 10            |

#### **Table 1-1 Device Differences**



#### 1.1.3 Memory

Note: Features in italics are NOT available in the 56F8123 device.

- Harvard architecture permits as many as three simultaneous accesses to program and data memory
- Flash security protection
- On-chip memory, including a low-cost, high-volume Flash solution
  - 32KB of Program Flash
  - 4KB of Program RAM
  - 8KB of Data Flash
  - 8KB of Data RAM
  - 8KB of Boot Flash
- EEPROM emulation capability

#### 1.1.4 Peripheral Circuits

Note: Features in italics are NOT available in the 56F8123 device.

- One Pulse Width Modulator module with six PWM outputs, three Current Sense inputs and three Fault inputs; fault-tolerant design with dead time insertion; supports both center-aligned and edge-aligned modes
- Two 12-bit, Analog-to-Digital Converters (ADCs), which support two simultaneous conversions with dual, 4-pin multiplexed inputs; ADC *and PWM modules* can be synchronized through Timer C, channel 2
- Temperature Sensor can be connected, on the board, to any of the ADC inputs to monitor the on-chip temperature
- Two 16-bit Quad Timer modules (TMR) totaling seven pins:
  - In the 56F8323, Timer A works in conjunction with Quad Decoder 0 and Timer C works in conjunction with the PWMA and ADCA
  - In the 56F8123, Timer C works in conjunction with ADCA
- One Quadature Decoder which works in conjunction with Quad Timer A
- FlexCAN (CAN Version 2.0 B-compliant) module with 2-pin port for transmit and receive
- Up to two Serial Communication Interfaces (SCIs)
- Up to two Serial Peripheral Interfaces (SPIs)
- Computer Operating Properly (COP)/Watchdog timer
- One dedicated external interrupt pin
- 27 General Purpose I/O (GPIO) pins
- Integrated Power-On Reset and Low-Voltage Interrupt Module
- JTAG/Enhanced On-Chip Emulation (OnCE<sup>TM</sup>) for unobtrusive, processor speed-independent, real-time debugging
- Software-programmable, Phase Lock Loop (PLL)
- On-chip relaxation oscillator





## 1.1.5 Energy Information

- Fabricated in high-density CMOS with 5V tolerant, TTL-compatible digital inputs
- On-board 3.3V down to 2.6V voltage regulator for powering internal logic and memories
- On-chip regulators for digital and analog circuitry to lower cost and reduce noise
- Wait and Stop modes available
- ADC smart power management
- Each peripheral can be individually disabled to save power

# 1.2 Device Description

The 56F8323 and 56F8123 are members of the 56800E core-based family of controllers. Each combines, on a single chip, the processing power of a Digital Signal Processor (DSP) and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of their low cost, configuration flexibility, and compact program code, the 56F8323 and 56F8123 are well-suited for many applications. The devices include many peripherals that are especially useful for *automotive* control (56F8323 only); industrial control and networking; motion control; home appliances; general purpose inverters; smart sensors; fire and security systems; power management; and medical monitoring applications.

The 56800E core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The MCU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C Compilers to enable rapid development of optimized control applications.

The 56F8323 and 56F8123 support program execution from internal memories. Two data operands can be accessed from the on-chip data RAM per instruction cycle. These devices also provide one external dedicated interrupt line and up to 27 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration.

### 1.2.1 56F8323 Features

The 56F8323 controller includes 32KB of Program Flash and 8KB of Data Flash, each programmable through the JTAG port, with 4KB of Program RAM and 8KB of Data RAM. A total of 8KB of Boot Flash is incorporated for easy customer inclusion of field-programmable software routines that can be used to program the main Program and Data Flash memory areas. Both Program and Data Flash memories can be independently bulk erased or erased in pages. Program Flash page erase size is 1KB. Boot and Data Flash page erase size is 512 bytes. The Boot Flash memory can also be either bulk or page erased.

A key application-specific feature of the 56F8323 is the inclusion of one Pulse Width Modulator (PWM) module. This module incorporates three complementary, individually programmable PWM signal output pairs and is also capable of supporting six independent PWM functions to enhance motor control functionality. Complementary operation permits programmable dead time insertion, distortion correction via current sensing by software, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Edge-aligned and center-aligned



synchronous pulse width control (0% to 100% modulation) is supported. The device is capable of controlling most motor types: ACIM (AC Induction Motors); both BDC and BLDC (Brush and Brushless DC motors); SRM and VRM (Switched and Variable Reluctance Motors); and stepper motors. The PWM incorporates fault protection and cycle-by-cycle current limiting with sufficient output drive capability to directly drive standard optoisolators. A "smoke-inhibit", write-once protection feature for key parameters is also included. A patented PWM waveform distortion correction circuit is also provided. Each PWM is double-buffered and includes interrupt controls to permit integral reload rates to be programmable from 1/2 (center-aligned mode only) to 16. The PWM module provides reference outputs to synchronize the Analog-to-Digital Converters (ADCs) through Quad Timer C, Channel 2.

The 56F8323 incorporates one Quadrature Decoder capable of capturing all four transitions on the two-phase inputs, permitting generation of a number proportional to actual position. Speed computation capabilities accommodate both fast- and slow-moving shafts. An integrated watchdog timer in the Quadrature Decoder can be programmed with a time-out value to alarm when no shaft motion is detected. Each input is filtered to ensure only true transitions are recorded.

This controller also provides a full set of standard programmable peripherals that include two Serial Communications Interfaces (SCIs), two Serial Peripheral Interfaces (SPIs), two Quad Timers, and FlexCAN. Any of these interfaces can be used as General Purpose Input/Outputs (GPIOs) if that function is not required. A Flex Controller Area Network (FlexCAN) interface (CAN Version 2.0 B-compliant) and an internal interrupt controller are also a part of the 56F8323.

## 1.2.2 56F8123 Features

The 56F8123 controller includes 32KB of Program Flash, programmable through the JTAG port, and 8KB of Data RAM. A total of 8KB of Boot Flash is incorporated for easy customer inclusion of field-programmable software routines that can be used to program the main Program Flash memory area. The Program Flash memory can be independently bulk erased or erased in pages; Program Flash page erase size is 1KB. The Boot Flash memory can also be either bulk or page erased.

This controller also provides a full set of standard programmable peripherals that include two Serial Communications Interfaces (SCIs), two Serial Peripheral Interfaces (SPIs), and two Quad Timers. Any of these interfaces can be used as General Purpose Input/Outputs (GPIOs) if that function is not required. An internal interrupt controller is also a part of the 56F8123.

# **1.3 Award-Winning Development Environment**

Processor Expert<sup>TM</sup> (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system.

The CodeWarrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs), demonstration board kit and development system cards will support concurrent engineering. Together, PE, CodeWarrior and EVMs create a complete, scalable tools solution for easy, fast, and efficient development.



# 1.4 Architecture Block Diagram

Note: Features in italics are NOT available in the 56F8123 device and are shaded in the following figures.

The 56F8323/56F8123 architecture is shown in **Figure 1-1** and **Figure 1-2**. **Figure 1-1** illustrates how the 56800E system buses communicate with internal memories and the IPBus Bridge. **Table 1-2** lists the internal buses in the 56800E architecture and provides a brief description of their function. Figure 1-2 shows the peripherals and control blocks connected to the IPBus Bridge. The figures do not show the on-board regulator and power and ground signals. They also do not show the multiplexing between peripherals or the dedicated GPIOs. Please see **Part 2 Signal/Connection Descriptions**, to see which signals are multiplexed with those of other peripherals.

Also shown in **Figure 1-2** are connections between the *PWM*, Timer C and ADC blocks. These connections allow the *PWM and/or* Timer C to control the timing of the start of ADC conversions. The Timer C, Channel 2, output can generate periodic start (SYNC) signals to the ADC to start its conversions. *In another operating mode, the PWM load interrupt (SYNC output) signal is routed internally to the Timer C, Channel 2, input as indicated. The timer can then be used to introduce a controllable delay before generating its output signal. The timer output then triggers the ADC.* To fully understand this interaction, please see the **56F8300 Peripheral User Manual** for clarification on the operation of all three of these peripherals.





Figure 1-1 System Bus Interfaces

- **Note:** Flash memories are encapsulated within the Flash Memory (FM) Module. Flash control is accomplished by the I/O to the FM over the peripheral bus, while reads and writes are completed between the core and the Flash memories.
- Note: The primary data RAM port is 32 bits wide. Other data ports are 16 bits.

56F8323 Technical Data, Rev. 17







Figure 1-2 Peripheral Subsystem



Г

| Name         | Function                                                                                                                                                                                                                                                          |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              | Program Memory Interface                                                                                                                                                                                                                                          |  |
| pdb_m[15:0]  | Program data bus for instruction word fetches or read operations.                                                                                                                                                                                                 |  |
| cdbw[15:0]   | Primary core data bus used for program memory writes. (Only these 16 bits of the cdbw[31:0] bus are used for writes to program memory.)                                                                                                                           |  |
| pab[20:0]    | Program memory address bus. Data is returned on pdb_m bus.                                                                                                                                                                                                        |  |
|              | Primary Data Memory Interface Bus                                                                                                                                                                                                                                 |  |
| cdbr_m[31:0] | Primary core data bus for memory reads. Addressed via xab1 bus.                                                                                                                                                                                                   |  |
| cdbw[31:0]   | Primary core data bus for memory writes. Addressed via xab1 bus.                                                                                                                                                                                                  |  |
| xab1[23:0]   | Primary data address bus. Capable of addressing bytes <sup>1</sup> , words, and long data types. Data is written on cdbw and returned on cdbr_m. Also used to access memory-mapped I/O.                                                                           |  |
|              | Secondary Data Memory Interface                                                                                                                                                                                                                                   |  |
| xdb2_m[15:0] | Secondary data bus used for secondary data address bus xab2 in the dual memory reads.                                                                                                                                                                             |  |
| xab2[23:0]   | Secondary data address bus used for the second of two simultaneous accesses. Capable of addressing only words. Data is returned on xdb2_m.                                                                                                                        |  |
|              | Peripheral Interface Bus                                                                                                                                                                                                                                          |  |
| IPBus [15:0] | Peripheral bus accesses all on-chip peripherals registers. This bus operates at the same clock rate as the Primary Data Memory and therefore generates no delays when accessing the processor. Write data is obtained from cdbw. Read data is provided to cdbr_m. |  |

## Table 1-2 Bus Signal Names

1. Byte accesses can only occur in the bottom half of the memory address space. The MSB of the address will be forced to 0.



## **1.5 Product Documentation**

The documents listed in **Table 1-3** are required for a complete description and proper design with the 56F8323 and 56F8123 devices. Documentation is available from local Freescale distributors, Freescale semiconductor sales offices, Freescale Literature Distribution Centers, or online at **http://www.freescale.com/semiconductors**.

| Торіс                                     | Description                                                                                                          | Order Number             |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|
| DSP56800E<br>Reference Manual             | Detailed description of the 56800E family architecture,<br>16-bit controller core processor, and the instruction set | DSP56800ERM              |
| 56F8300 Peripheral User<br>Manual         | Detailed description of peripherals of the 56800E family of devices                                                  | MC56F8300UM              |
| 56F8300 SCI/CAN<br>Bootloader User Manual | Detailed description of the SCI/CAN Bootloaders<br>56F8300 family of devices                                         | MC56F83xxBLUM            |
| 56F8323/56F8123<br>Technical Data Sheet   | Electrical and timing specifications, pin descriptions, and package descriptions (this document)                     | MC56F8323                |
| Errata                                    | Details any chip issues that might be present                                                                        | MC56F8323E<br>MC56F8123E |

| Table | 1-3 | Chip | Documentation |
|-------|-----|------|---------------|
|-------|-----|------|---------------|

## 1.6 Data Sheet Conventions

This data sheet uses the following conventions:

| OVERBAR      | This is used to indicate a signal that is active when pulled low. For example, the $\overline{\text{RESET}}$ pin is active when low. |                            |                               |                      |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|----------------------|--|
| "asserted"   | A high true (active high)                                                                                                            | signal is high or a low tr | ue (active low) signal is lov | Ν.                   |  |
| "deasserted" | A high true (active high)                                                                                                            | signal is low or a low tru | ie (active low) signal is hig | h.                   |  |
| Examples:    | Signal/Symbol                                                                                                                        | Logic State                | Signal State                  | Voltage <sup>1</sup> |  |
|              | PIN                                                                                                                                  | True                       | Asserted                      | $V_{IL}/V_{OL}$      |  |
|              | PIN                                                                                                                                  | False                      | Deasserted                    | $V_{IH}/V_{OH}$      |  |
|              | PIN                                                                                                                                  | True                       | Asserted                      | $V_{IH}/V_{OH}$      |  |
|              | PIN                                                                                                                                  | False                      | Deasserted                    | $V_{IL}/V_{OL}$      |  |

1. Values for  $V_{IL}$ ,  $V_{OL}$ ,  $V_{IH}$ , and  $V_{OH}$  are defined by individual product specifications.



# Part 2 Signal/Connection Descriptions

# 2.1 Introduction

The input and output signals of the 56F8323 and 56F8123 are organized into functional groups, as detailed in **Table 2-1** and as illustrated in **Figure 2-1** and Figure 2-2. In **Table 2-2**, each table row describes the signal or signals present on a pin.

|                                                               | Number of Pins in Package |         |  |
|---------------------------------------------------------------|---------------------------|---------|--|
| Functional Group                                              | 56F8323                   | 56F8123 |  |
| Power (V <sub>DD</sub> or V <sub>DDA</sub> )                  | 6                         | 6       |  |
| Power Option Control                                          | 1                         | 1       |  |
| Ground (V <sub>SS</sub> or V <sub>SSA</sub> )                 | 5                         | 5       |  |
| Supply Capacitors <sup>1</sup> & V <sub>PP</sub> <sup>2</sup> | 4                         | 4       |  |
| PLL and Clock                                                 | 2                         | 2       |  |
| Interrupt and Program Control                                 | 2                         | 2       |  |
| Pulse Width Modulator (PWM) Ports <sup>3</sup>                | 12                        | _       |  |
| Serial Peripheral Interface (SPI) Port 0 <sup>4</sup>         | 4                         | 8       |  |
| Quadrature Decoder Port 0 <sup>5</sup>                        | 4                         | _       |  |
| CAN Ports                                                     | 2                         | _       |  |
| Analog-to-Digital Converter (ADC) Ports                       | 13                        | 13      |  |
| Timer Module Port C <sup>6</sup>                              | 3                         | 3       |  |
| Timer Module Port A                                           | _                         | 4       |  |
| JTAG/Enhanced On-Chip Emulation (EOnCE)                       | 5                         | 5       |  |
| Temperature Sensse                                            | 1                         | —       |  |
| Dedicated GPIO                                                | —                         | 10      |  |

#### **Table 2-1 Functional Group Pin Allocations**

1. If the on-chip regulator is disabled, the  $V_{CAP}$  pins serve as 2.5V  $V_{DD}$   $_{CORE}$  power inputs

2. The  $V_{PP}$  input shares the IRQA input

- 3. Pins in this section can function as SPI <code>#1</code> and GPIO
- 4. Pins in this section can function as SCI #1 and GPIO
- 5. Alternately, can function as Quad Timer A pins or GPIO
- 6. Two pins can function as SCI #0 and GPIO

Note: See Table 1-1 for 56F8123 functional differences.





#### Figure 2-1 56F8323 Signals Identified by Functional Group (64-Pin LQFP)









# 2.2 Signal Pins

After reset, each pin is configured for its primary function (listed first). In the 56F8123, after reset, each pin must be configured for the desired function. The initialization software will configure each pin for the function listed first for each pin, as shown in **Table 2-2**. Any alternate functionality must be programmed.

Note: Signals in italics are not available in the 56F8123 device.

If the "State During Reset" lists more than one state for a pin, the first state is the actual reset state. Other states show the reset condition of the alternate function, which you get if the alternate pin function is selected without changing the configuration of the alternate peripheral. For example, the SCLK0/GPIOB3 pin shows that it is tri-stated during reset. If the GPIOB\_PER is changed to select the GPIO function of the pin, it will become an input if no other registers are changed.

| Signal Name              | Pin No. | Туре   | State During<br>Reset | Signal Description                                                                                                                                                                                        |
|--------------------------|---------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD_IO</sub>       | 6       | Supply |                       | I/O Power — This pin supplies 3.3V power to the chip I/O interface                                                                                                                                        |
| V <sub>DD_IO</sub>       | 20      |        |                       | and also the Processor core throught the on-chip voltage regulator, if it is enabled.                                                                                                                     |
| V <sub>DD_IO</sub>       | 48      |        |                       |                                                                                                                                                                                                           |
| V <sub>DD_IO</sub>       | 59      |        |                       |                                                                                                                                                                                                           |
| V <sub>DDA_OSC_PLL</sub> | 42      | Supply |                       | <b>Oscillator and PLL Power</b> — This pin supplies 3.3V power to the OSC and to the internal regulator that in turn supplies the Phase Locked Loop. It must be connected to a clean analog power supply. |
| V <sub>DDA_ADC</sub>     | 41      | Supply |                       | <b>ADC Power</b> — This pin supplies 3.3V power to the ADC modules. It must be connected to a clean analog power supply.                                                                                  |
| V <sub>SS</sub>          | 11      | Supply |                       | Ground — These pins provide ground for chip logic and I/O drivers.                                                                                                                                        |
| V <sub>SS</sub>          | 17      |        |                       |                                                                                                                                                                                                           |
| V <sub>SS</sub>          | 44      |        |                       |                                                                                                                                                                                                           |
| V <sub>SS</sub>          | 60      |        |                       |                                                                                                                                                                                                           |
| V <sub>SSA_ADC</sub>     | 39      | Supply |                       | <b>ADC Analog Ground</b> — This pin supplies an analog ground to the ADC modules.                                                                                                                         |

#### Table 2-2 Signal and Package Information for the 64-Pin LQFP



| Signal Name        | Pin No. | Туре                        | State During<br>Reset              | Signal Description                                                                                                                                                                                                                                                                                                                                             |
|--------------------|---------|-----------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CAP</sub> 1 | 57      | Supply                      | Supply                             | $V_{CAP}1 - 4$ — When OCR_DIS is tied to $V_{SS}$ (regulator enabled),                                                                                                                                                                                                                                                                                         |
| V <sub>CAP</sub> 2 | 23      |                             |                                    | connect each pin to a $2.2\mu$ F or greater bypass capacitor in order to bypass the core logic voltage regulator, required for proper chip                                                                                                                                                                                                                     |
| V <sub>CAP</sub> 3 | 5       |                             |                                    | operation.                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>CAP</sub> 4 | 43      |                             |                                    | When OCR_DIS is tied to $V_{DD}$ , (regulator disabled), these pins become $V_{DD\_CORE}$ and should be connected to a regulated 2.5V power supply.                                                                                                                                                                                                            |
|                    |         |                             |                                    | Note: This bypass is required even if the chip is powered with an external supply.                                                                                                                                                                                                                                                                             |
| OCR_DIS            | 45      |                             |                                    | <ul> <li>On-Chip Regulator Disable —</li> <li>Tie this pin to V<sub>SS</sub> to enable the on-chip regulator</li> <li>Tie this pin to V<sub>DD</sub> to disable the on-chip regulator</li> <li>This pin is intended to be a static DC signal from power-up to shut down. Do not try to toggle this pin for power savings during operation.</li> </ul>          |
| EXTAL              | 46      | Input                       | Input                              | <b>External Crystal Oscillator Input</b> — This input can be connected to an 8MHz external crystal. If an external clock is used, XTAL must be used as the input and EXTAL connected to V <sub>SS</sub> .<br>The input clock can be selected to provide the clock directly to the core. This input clock can also be selected as the input clock for the       |
| (GPIOC0)           |         | Schmitt<br>Input/<br>Output |                                    | on-chip PLL.<br><b>Port C GPIO</b> — This GPIO pin can be individually programmed as<br>an input or output pin.<br>After reset, the default state is an EXTAL input with pull-ups disabled.                                                                                                                                                                    |
| XTAL               | 47      | Output                      | Output                             | <b>Crystal Oscillator Output</b> — This output can be connected to an 8MHz external crystal. If an external clock is used, XTAL must be used as the input and EXTAL connected to V <sub>SS</sub> .<br>The input clock can be selected to provide the clock directly to the core. This input clock can also be selected as the input clock for the on-chip PLL. |
| (GPIOC1)           |         | Schmitt<br>Input/<br>Output |                                    | <b>Port C GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.<br>After reset, the default state is an XTAL input with pull-ups disabled.                                                                                                                                                                                        |
| тск                | 53      | Schmitt<br>Input            | Input,<br>pulled low<br>internally | <b>Test Clock Input</b> — This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/EOnCE port. The pin is connected internally to a pull-down resistor. A Schmitt trigger input is used for noise immunity.                                                                                                       |



| Signal Name            | Pin No. | Туре                        | State During<br>Reset                                        | Signal Description                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------|---------|-----------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMS                    | 54      | Schmitt<br>Input            | Input,<br>pulled high<br>internally                          | <b>Test Mode Select Input</b> — This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                            |
|                        |         |                             |                                                              | <b>Note:</b> Always tie the TMS pin to V <sub>DD</sub> through a 2.2K resistor.                                                                                                                                                                                                                                                                                                                     |
| TDI                    | 55      | Schmitt<br>Input            | Input,<br>pulled high<br>internally                          | <b>Test Data Input</b> — This input pin provides a serial input data stream to the JTAG/EOnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                    |
| TDO                    | 56      | Output                      | In reset,<br>output is<br>disabled,<br>pull-up is<br>enabled | <b>Test Data Output</b> — This tri-stateable output pin provides a serial output data stream from the JTAG/EOnCE port. It is driven in the shift-IR and shift-DR controller states, and changes on the falling edge of TCK.                                                                                                                                                                         |
| TRST                   | 58      | Schmitt<br>Input            | Input,<br>pulled high<br>internally                          | <b>Test Reset</b> — As an input, a low signal on this pin provides a reset signal to the JTAG TAP controller. To ensure complete hardware reset, TRST should be asserted whenever RESET is asserted. The only exception occurs in a debugging environment when a hardware device reset is required and the EOnCE/JTAG module must not be reset. In this case, assert RESET, but do not assert TRST. |
|                        |         |                             |                                                              | To deactivate the internal pull-up resistor, set the JTAG bit in the SIM_PUDR register.                                                                                                                                                                                                                                                                                                             |
|                        |         |                             |                                                              | <b>Note:</b> For normal operation, connect $\overline{\text{TRST}}$ directly to $V_{SS}$ . If the design is to be used in a debugging environment, $\overline{\text{TRST}}$ may be tied to $V_{SS}$ through a 1K resistor.                                                                                                                                                                          |
| PHASEA0                | 52      | Schmitt<br>Input            | Input,<br>pull-up                                            | Phase A — Quadrature Decoder 0, PHASEA input                                                                                                                                                                                                                                                                                                                                                        |
| (TA0)                  |         | Schmitt<br>Input/<br>Output | enabled                                                      | <b>TA0</b> — Timer A, Channel 0                                                                                                                                                                                                                                                                                                                                                                     |
| (GPIOB7)               |         | Schmitt<br>Input/<br>Output |                                                              | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                                                                                                                                                                        |
| (oscillator_<br>clock) |         | Output                      |                                                              | <b>Clock Output</b> - can be used to monitor the internal oscillator clock signal (see <b>Part 6.5.7</b> CLKO Select Register, SIM_CLKOSR).                                                                                                                                                                                                                                                         |
|                        |         |                             |                                                              | In the 56F8323, the default state after reset is PHASEA0.                                                                                                                                                                                                                                                                                                                                           |
|                        |         |                             |                                                              | In the 56F8123, the default state is not one of the functions offered and must be reconfigured.                                                                                                                                                                                                                                                                                                     |



| Table 2-2 Signal and Package Information for the 64-Pin L | QFP |
|-----------------------------------------------------------|-----|
|-----------------------------------------------------------|-----|

| Signal Name | Pin No. | Туре                        | State During<br>Reset        | Signal Description                                                                                                           |
|-------------|---------|-----------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| PHASEB0     | 51      | Schmitt<br>Input            | Input,<br>pull-up            | Phase B — Quadrature Decoder 0, PHASEB input                                                                                 |
| (TA1)       |         | Schmitt<br>Input/<br>Output | enabled                      | TA1 — Timer A ,Channel 1                                                                                                     |
| (GPIOB6)    |         | Schmitt<br>Input/<br>Output |                              | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                 |
| (SYS_CLK2)  |         | Output                      |                              | <b>Clock Output</b> - can be used to monitor the internal SYS_CLK2 signal (see Part 6.5.7 CLKO Select Register, SIM_CLKOSR). |
|             |         |                             |                              | In the 56F8323, the default state after reset is PHASEB0.                                                                    |
|             |         |                             |                              | In the 56F8123, the default state is not one of the functions offered and must be reconfigured.                              |
| INDEX0      | 50      | Schmitt<br>Input            | Input,<br>pull-up<br>enabled | Index — Quadrature Decoder 0, INDEX input                                                                                    |
| (TA2)       |         | Schmitt<br>Input/<br>Output |                              | <b>TA2</b> — Timer A, Channel 2                                                                                              |
| (GPIOB5)    |         | Schmitt<br>Input/<br>Output |                              | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                 |
| (SYS_CLK)   |         | Output                      |                              | <b>Clock Output</b> - can be used to monitor the internal SYS_CLK signal (see Part 6.5.7 CLKO Select Register, SIM_CLKOSR).  |
|             |         |                             |                              | In the 56F8323, the default state after reset is INDEX0.                                                                     |
|             |         |                             |                              | In the 56F8123, the default state is not one of the functions offered and must be reconfigured.                              |



## Table 2-2 Signal and Package Information for the 64-Pin LQFP

| Signal Name           | Pin No. | Туре                        | State During<br>Reset                                        | Signal Description                                                                                                                                                                                                                                   |
|-----------------------|---------|-----------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HOME0                 | 49      | Schmitt<br>Input            | Input,<br>pull-up<br>enabled                                 | Home — Quadrature Decoder 0, HOME input                                                                                                                                                                                                              |
| (TA3)                 |         | Schmitt<br>Input/<br>Output | enabled                                                      | <b>TA3</b> — Timer A, Channel 3                                                                                                                                                                                                                      |
| (GPIOB4)              |         | Schmitt<br>Input/<br>Output |                                                              | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                         |
| (prescaler_<br>clock) |         | Output                      |                                                              | <b>Clock Output</b> - can be used to monitor the internal prescaler_clock signal (see <b>Part 6.5.7</b> CLKO Select Register, SIM_CLKOSR).                                                                                                           |
|                       |         |                             |                                                              | In the 56F8323, the default state after reset is HOME0.                                                                                                                                                                                              |
|                       |         |                             |                                                              | In the 56F8123, the default state is not one of the functions offered and must be reconfigured.                                                                                                                                                      |
| SCLK0                 | 25      | Schmitt<br>Input/<br>Output | Input,<br>pull-up<br>enabled                                 | <b>SPI 0 Serial Clock</b> — In the master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. A Schmitt trigger input is used for noise immunity.                                 |
| (GPIOB3)              |         | Schmitt<br>Input/<br>Output |                                                              | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                         |
|                       |         | Output                      |                                                              | After reset, the default state is SCLK0.                                                                                                                                                                                                             |
| MOSIO                 | 24      | Schmitt<br>Input/<br>Output | In reset,<br>output is<br>disabled,<br>pull-up is<br>enabled | <b>SPI 0 Master Out/Slave In</b> — This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge the slave device uses to latch the data. |
| (GPIOB2)              |         | Schmitt<br>Input/<br>Output |                                                              | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                         |
|                       |         |                             |                                                              | After reset, the default state is MOSI0.                                                                                                                                                                                                             |



| Table 2-2 Signal and | Package Information for the 64- | Pin LQFP |
|----------------------|---------------------------------|----------|
|                      |                                 |          |

| Signal Name | Pin No. | Туре                        | State During<br>Reset              | Signal Description                                                                                                                                                                                                                                                                                                                                              |
|-------------|---------|-----------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MISOO       | 22      | Schmitt<br>Input/<br>Output | Input,<br>pull-up<br>enabled       | <b>SPI 0 Master In/Slave Out</b> — This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. The slave device places data on the MISO line a half-cycle before the clock edge the master device uses to latch the data. |
| (RXD1)      |         | Schmitt<br>Input            |                                    | Receive Data — SCI1 receive data input                                                                                                                                                                                                                                                                                                                          |
| (GPIOB1)    |         | Schmitt<br>Input/<br>Output |                                    | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.<br>After reset, the default state is MISO0.                                                                                                                                                                                                                        |
| SSO         | 21      | Schmitt<br>Input            | Input,<br>pull-up<br>enabled       | <b>SPI 0 Slave Select</b> — $\overline{SS0}$ is used in slave mode to indicate to the SPI module that the current transfer is to be received.                                                                                                                                                                                                                   |
| (TXD1)      |         | Output                      |                                    | Transmit Data — SCI1 transmit data output                                                                                                                                                                                                                                                                                                                       |
| (GPIOB0)    |         | Schmitt<br>Input/<br>Output |                                    | <b>Port B GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                                                                                                                                    |
|             |         |                             |                                    | After reset, the default state is $\overline{SS0}$ .                                                                                                                                                                                                                                                                                                            |
| PWMA0       | 3       | Output                      | In reset,<br>output is             | <b>PWMA0</b> — This is one of six PWMA output pins.                                                                                                                                                                                                                                                                                                             |
| (GPIOA0)    |         | Schmitt<br>Input/<br>Output | disabled,<br>pull-up is<br>enabled | <b>Port A GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                                                                                                                                    |
|             |         | Output                      | enableu                            | In the 56F8323, the default state after reset is PWMA0.                                                                                                                                                                                                                                                                                                         |
|             |         |                             |                                    | In the 56F8123, the default state is not one of the functions offered and must be reconfigured.                                                                                                                                                                                                                                                                 |
| PWMA1       | 4       | Output                      | In reset,                          | <b>PWMA1</b> — This is one of six PWMA output pins.                                                                                                                                                                                                                                                                                                             |
| (GPIOA1)    |         | Schmitt<br>Input/<br>Output | nput/ pull-up is                   | <b>Port A GPIO</b> — This GPIO pin can be individually programmed as an input or output pin.                                                                                                                                                                                                                                                                    |
|             |         | Culput                      | Chabled                            | In the 56F8323, the default state after reset is PWMA1.                                                                                                                                                                                                                                                                                                         |
|             |         |                             |                                    | In the 56F8123, the default state is not one of the functions offered and must be reconfigured                                                                                                                                                                                                                                                                  |



## Table 2-2 Signal and Package Information for the 64-Pin LQFP

| Signal Name             | Pin No. | Туре                                  | State During<br>Reset                                        | Signal Description                                                                                                                                                                                                                                                                                                                                              |
|-------------------------|---------|---------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWMA2<br>(SS1)          | 7       | Output<br>Schmitt<br>Input            | In reset,<br>output is<br>disabled,<br>pull-up is<br>enabled | <ul> <li>PWMA2 — This is one of six PWMA output pins.</li> <li>SPI 1 Slave Select — SS1 is used in slave mode to indicate to the SPI module that the current transfer is to be received.</li> </ul>                                                                                                                                                             |
| (GPIOA2)                |         | Schmitt<br>Input/<br>Output           | chablod                                                      | <ul> <li>Port A GPIO — This GPIO pin can be individually programmed as an input or output pin.</li> <li>In the 56F8323, the default state after reset is PWMA2.</li> <li>In the 56F8123, the default state is not one of the functions offered and must be reconfigured.</li> </ul>                                                                             |
| PWMA3                   | 8       | Output                                | In reset,                                                    | <b>PWMA3</b> — This is one of six PWMA output pins.                                                                                                                                                                                                                                                                                                             |
| (MISO1)                 |         | Schmitt<br>Input/<br>Output           | output is<br>disabled,<br>pull-up is<br>enabled              | <b>SPI 1 Master In/Slave Out</b> — This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. The slave device places data on the MISO line a half-cycle before the clock edge the master device uses to latch the data. |
| (GPIOA3)                |         | Schmitt<br>Input/<br>Output           |                                                              | Port A GPIO — This GPIO pin can be individually programmed as<br>an input or output pin.<br>In the 56F8323, the default state after reset is PWMA3.<br>In the 56F8123, the default state is not one of the functions offered<br>and must be reconfigured.                                                                                                       |
| <i>PWMA4</i><br>(MOSI1) | 9       | Output<br>Schmitt<br>Input/<br>Output | In reset,<br>output is<br>disabled,<br>pull-up is<br>enabled | <b>PWMA4</b> — This is one of six PWMA output pins.<br><b>SPI 1 Master Out/Slave In</b> — This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge the slave device uses to latch the data.                                                     |
| (GPIOA4)                |         | Schmitt<br>Input/<br>Output           |                                                              | <ul> <li>Port A GPIO — This GPIO pin can be individually programmed as an input or output pin.</li> <li>In the 56F8323, the default state after reset is PWMA4.</li> <li>In the 56F8123, the default state is not one of the functions offered and must be reconfigured.</li> </ul>                                                                             |