

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# **Quad 2-Input Multiplexer**

The MC74AC157/74ACT157 is a high-speed quad 2-input multiplexer. Four bits of data from two sources can be selected using the common Select and Enable inputs. The four outputs present the selected data in the true (non-inverted) form.

The MC74AC157/74ACT157 can also be used as a function generator.

#### **Features**

- Outputs Source/Sink 24 mA
- 'ACT157 Has TTL Compatible Inputs
- These are Pb-Free Devices



Figure 1. Pinout: 16-Lead Packages Conductors
(Top View)

#### **TRUTH TABLE**

|   | Inp | Outputs        |                |   |
|---|-----|----------------|----------------|---|
| Ē | S   | I <sub>0</sub> | l <sub>1</sub> | Z |
| Н | Х   | X<br>X         | Χ              | L |
| L | Н   | Χ              | L              | L |
| L | Н   | Χ              | Н              | Н |
| L | L   | L              | Х              | L |
| L | L   | Н              | Χ              | Н |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial



#### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAMS



SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F



xxx = AC or ACT A = Assembly Location

WL or L = Wafer Lot Y = Year WW or W = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN NAMES**

1

| PIN                              | FUNCTION             |
|----------------------------------|----------------------|
| I <sub>0a</sub> –I <sub>0d</sub> | Source 0 Data Inputs |
| I <sub>1a</sub> -I <sub>1d</sub> | Source 0 Data Inputs |
| Ē                                | Enable Input         |
| S                                | Select Input         |
| Z <sub>a</sub> –Z <sub>d</sub>   | Outputs              |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.



Figure 2. Logic Symbol

#### **FUNCTIONAL DESCRIPTION**

The MC74AC157/74ACT157 is a quad 2-input multiplexer. It selects four bits of data from two sources under the control of a common Select input (S). The Enable input ( $\overline{\rm E}$ ) is active–LOW. When  $\overline{\rm E}$  is HIGH, all of the outputs (Z) are forced LOW regardless of all other inputs. The MC74AC157/74ACT157 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. The logic equations for the outputs are shown below:

$$\begin{split} Z_a &= \overline{E} \bullet (I_{1a} \bullet S + I_{0a} \bullet \overline{S}) \\ Z_b &= \overline{E} \bullet (I_{1b} \bullet S + I_{0b} \bullet \overline{S}) \\ Z_c &= \overline{E} \bullet (I_{1c} \bullet S + I_{0c} \bullet \overline{S}) \\ Z_d &= \overline{E} \bullet (I_{1d} \bullet S + I_{0d} \bullet \overline{S}) \end{split}$$

A common use of the MC74AC157/74ACT157 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is as a function generator. The MC74AC157/74ACT157 can generate any four of the sixteen different functions of two variables with one variable common. This is useful for implementing gating functions.



NOTE: This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Figure 3. Logic Diagram

#### **MAXIMUM RATINGS**

| Symbol                | Parameter                                                |                                                             | Value                           | Unit |
|-----------------------|----------------------------------------------------------|-------------------------------------------------------------|---------------------------------|------|
| V <sub>CC</sub>       | DC Supply Voltage                                        |                                                             | -0.5  to  +7.0                  | V    |
| VI                    | DC Input Voltage                                         |                                                             | $-0.5 \le V_I \le V_{CC} + 0.5$ | V    |
| Vo                    | DC Output Voltage                                        | (Note 1)                                                    | $-0.5 \le V_O \le V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>       | DC Input Diode Current                                   |                                                             | ±20                             | mA   |
| lok                   | DC Output Diode Current                                  |                                                             | ±50                             | mA   |
| Io                    | DC Output Sink/Source Current                            |                                                             | ±50                             | mA   |
| Icc                   | DC Supply Current per Output Pin                         |                                                             | ±50                             | mA   |
| I <sub>GND</sub>      | DC Ground Current per Output Pin                         |                                                             | ±50                             | mA   |
| T <sub>STG</sub>      | Storage Temperature Range                                |                                                             | -65 to +150                     | °C   |
| TL                    | Lead temperature, 1 mm from Case for 10 Seconds          |                                                             | 260                             | °C   |
| TJ                    | Junction temperature under Bias                          |                                                             | + 150                           | °C   |
| $\theta_{JA}$         | Thermal Resistance (Note 2)                              | SOIC<br>TSSOP                                               | 69.1<br>103.8                   | °C/W |
| P <sub>D</sub>        | Power Dissipation in Still Air at 65°C (Note 3)          | SOIC<br>TSSOP                                               | 500<br>500                      | mW   |
| MSL                   | Moisture Sensitivity                                     |                                                             | Level 1                         |      |
| F <sub>R</sub>        | Flammability Rating Oxygen I                             | Index: 30% – 35%                                            | UL 94 V-0 @ 0.125 in            |      |
| V <sub>ESD</sub>      | Machi                                                    | dy Model (Note 4)<br>ne Model (Note 5)<br>ce Model (Note 6) | > 2000<br>> 200<br>> 1000       | V    |
| I <sub>Latch-Up</sub> | Latch-Up Performance Above V <sub>CC</sub> and Below GNI | O at 85°C (Note 7)                                          | ± 100                           | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Io absolute maximum rating must be observed.
- 2. The package thermal impedance is calculated in accordance with JESD51-7.
- 3. 500 mW at 65°C; derate to 300 mW by 10 mW/ from 65°C to 85°C.
- 4. Tested to EIA/JESD22-A114-A.
- 5. Tested to EIA/JESD22-A115-A.
- 6. Tested to JESD22-C101-A.
- 7. Tested to EIA/JESD78.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                                            | Min                     | Тур | Max | Unit     |      |
|------------------------------------|----------------------------------------------------------------------|-------------------------|-----|-----|----------|------|
|                                    | Oursely Vellage                                                      | 'AC                     | 2.0 | 5.0 | 6.0      | .,   |
| $V_{CC}$                           | Supply Voltage                                                       | 'ACT                    | 4.5 | 5.0 | 5.5      | V    |
| V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Ref. to GND)                       |                         | 0   | -   | $V_{CC}$ | V    |
|                                    |                                                                      | V <sub>CC</sub> @ 3.0 V | -   | 150 | -        |      |
| $t_r$ , $t_f$                      | Input Rise and Fall Time (Note 1)  'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | -   | 40  | -        | ns/V |
|                                    |                                                                      | V <sub>CC</sub> @ 5.5 V | -   | 25  | -        |      |
|                                    | Input Rise and Fall Time (Note 2)                                    | V <sub>CC</sub> @ 4.5 V | -   | 10  | -        | 01   |
| t <sub>r</sub> , t <sub>f</sub>    | 'ACT Devices except Schmitt Inputs                                   | V <sub>CC</sub> @ 5.5 V | -   | 8.0 | -        | ns/V |
| TJ                                 | Junction Temperature (PDIP)                                          | -                       | -   | 140 | °C       |      |
| T <sub>A</sub>                     | Operating Ambient Temperature Range                                  | -40                     | 25  | 85  | °C       |      |
| I <sub>OH</sub>                    | Output Current – High                                                | -                       | -   | -24 | mA       |      |
| I <sub>OL</sub>                    | Output Current – Low                                                 |                         | -   | -   | 24       | mA   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

1. V<sub>IN</sub> from 30% to 70% V<sub>CC</sub>; see individual Data Sheets for devices that differ from the typical input rise and fall times.

2. V<sub>IN</sub> from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times.

#### **DC CHARACTERISTICS**

|                  | Parameter                            |                        | 74AC                    |                      | 74AC                                  |      |                                                                                                          |
|------------------|--------------------------------------|------------------------|-------------------------|----------------------|---------------------------------------|------|----------------------------------------------------------------------------------------------------------|
| Symbol           |                                      | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C  |                      | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions                                                                                               |
|                  |                                      |                        | Тур                     | Guar                 | anteed Limits                         |      |                                                                                                          |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage  | 3.0<br>4.5<br>5.5      | 1.5<br>2.25<br>2.75     | 2.1<br>3.15<br>3.85  | 2.1<br>3.15<br>3.85                   | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                                   |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage   | 3.0<br>4.5<br>5.5      | 1.5<br>2.25<br>2.75     | 0.9<br>1.35<br>1.65  | 0.9<br>1.35<br>1.65                   | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                                   |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 3.0<br>4.5<br>5.5      | 2.99<br>4.49<br>5.49    | 2.9<br>4.4<br>5.4    | 2.9<br>4.4<br>5.4                     | V    | I <sub>OUT</sub> = -50 μA                                                                                |
|                  |                                      | 3.0<br>4.5<br>5.5      | -<br>-<br>-             | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76                  | V    | $^*$ V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> $-12$ mA $^{I}$ OH $-24$ mA $^{I}$             |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage  | 3.0<br>4.5<br>5.5      | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1                     | V    | Ι <sub>ΟUT</sub> = 50 μΑ                                                                                 |
|                  |                                      | 3.0<br>4.5<br>5.5      | -<br>-<br>-             | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44                  | V    | $^*V_{IN} = V_{IL} \text{ or } V_{IH}$ $^{12} \text{ mA}$ $^{1}OL$ $^{24} \text{ mA}$ $^{24} \text{ mA}$ |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 5.5                    | -                       | ±0.1                 | ±1.0                                  | μΑ   | V <sub>I</sub> = V <sub>CC</sub> , GND                                                                   |
| I <sub>OLD</sub> | †Minimum Dynamic                     | 5.5                    | -                       | -                    | 75                                    | mA   | V <sub>OLD</sub> = 1.65 V Max                                                                            |
| I <sub>OHD</sub> | Output Current                       | 5.5                    | -                       | _                    | <b>-</b> 75                           | mA   | V <sub>OHD</sub> = 3.85 V Min                                                                            |
| I <sub>CC</sub>  | Maximum Quiescent<br>Supply Current  | 5.5                    | _                       | 8.0                  | 80                                    | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                 |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

NOTE:  $I_{IN}$  and  $I_{CC}$  @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V  $V_{CC}$ .

#### AC CHARACTERISTICS (For Figures and Waveforms - See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

|                  |                                          |                          | 74AC                                             |            |             | 74AC                                                         |              |      |             |
|------------------|------------------------------------------|--------------------------|--------------------------------------------------|------------|-------------|--------------------------------------------------------------|--------------|------|-------------|
| Symbol           | Parameter                                | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |            |             | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |              | Unit | Fig.<br>No. |
|                  |                                          |                          | Min                                              | Тур        | Max         | Min                                                          | Max          |      |             |
| t <sub>PLH</sub> | Propagation Delay<br>S to Z <sub>n</sub> | 3.3<br>5.0               | 1.5<br>1.5                                       | 7.0<br>5.5 | 11.5<br>9.0 | 1.5<br>1.5                                                   | 13.0<br>10.0 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay<br>S to Z <sub>n</sub> | 3.3<br>5.0               | 1.5<br>1.5                                       | 6.5<br>5.0 | 11.0<br>8.5 | 1.5<br>1.0                                                   | 12.0<br>9.5  | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay E to Z <sub>n</sub>    | 3.3<br>5.0               | 1.5<br>1.5                                       | 7.0<br>5.5 | 11.5<br>9.0 | 1.5<br>1.5                                                   | 13.0<br>10.0 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay $E_n$ to $Z_n$         | 3.3<br>5.0               | 1.5<br>1.5                                       | 6.5<br>5.5 | 11.0<br>9.0 | 1.5<br>1.0                                                   | 12<br>9.5    | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay $I_n$ to $Z_n$         | 3.3<br>5.0               | 1.5<br>1.5                                       | 5.0<br>4.0 | 8.5<br>6.5  | 1.0<br>1.0                                                   | 9.0<br>7.0   | ns   | 3–5         |
| t <sub>PHL</sub> | Propagation Delay $I_n$ to $Z_n$         | 3.3<br>5.0               | 1.5<br>1.5                                       | 5.0<br>4.0 | 8.0<br>6.5  | 1.0<br>1.0                                                   | 9.0<br>7.0   | ns   | 3–5         |

<sup>\*</sup>Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V. \*Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

#### **DC CHARACTERISTICS**

|                         | Parameter                              |                     | 74ACT  T <sub>A</sub> = +25°C |              | 74ACT                                 |      |                                                                                           |  |
|-------------------------|----------------------------------------|---------------------|-------------------------------|--------------|---------------------------------------|------|-------------------------------------------------------------------------------------------|--|
| Symbol                  |                                        | V <sub>CC</sub> (V) |                               |              | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions                                                                                |  |
|                         |                                        |                     | Тур                           | Guar         | anteed Limits                         |      |                                                                                           |  |
| V <sub>IH</sub>         | Minimum High Level<br>Input Voltage    | 4.5<br>5.5          | 1.5<br>1.5                    | 2.0<br>2.0   | 2.0<br>2.0                            | ٧    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                    |  |
| V <sub>IL</sub>         | Maximum Low Level<br>Input Voltage     | 4.5<br>5.5          | 1.5<br>1.5                    | 0.8<br>0.8   | 0.8<br>0.8                            | ٧    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                    |  |
| V <sub>OH</sub>         | Minimum High Level<br>Output Voltage   | 4.5<br>5.5          | 4.49<br>5.49                  | 4.4<br>5.4   | 4.4<br>5.4                            | ٧    | I <sub>OUT</sub> = -50 μA                                                                 |  |
|                         |                                        | 4.5<br>5.5          | -<br>-                        | 3.86<br>4.86 | 3.76<br>4.76                          | V    | *V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>-24 mA<br>I <sub>OH</sub> -24 mA |  |
| V <sub>OL</sub>         | Maximum Low Level<br>Output Voltage    | 4.5<br>5.5          | 0.001<br>0.001                | 0.1<br>0.1   | 0.1<br>0.1                            | ٧    | I <sub>OUT</sub> = 50 μA                                                                  |  |
|                         |                                        | 4.5<br>5.5          | -<br>-                        | 0.36<br>0.36 | 0.44<br>0.44                          | ٧    | $^*V_{IN} = V_{IL} \text{ or } V_{IH}$ $^{24} \text{ mA}$ $^{1}_{OL}$ $^{24} \text{ mA}$  |  |
| I <sub>IN</sub>         | Maximum Input<br>Leakage Current       | 5.5                 | -                             | ±0.1         | ±1.0                                  | μΑ   | V <sub>I</sub> = V <sub>CC</sub> , GND                                                    |  |
| $\Delta I_{\text{CCT}}$ | Additional Max. I <sub>CC</sub> /Input | 5.5                 | 0.6                           | _            | 1.5                                   | mA   | $V_{I} = V_{CC} - 2.1 \text{ V}$                                                          |  |
| I <sub>OLD</sub>        | †Minimum Dynamic                       | 5.5                 | _                             | -            | 75                                    | mA   | V <sub>OLD</sub> = 1.65 V Max                                                             |  |
| I <sub>OHD</sub>        | Output Current                         | 5.5                 | -                             | -            | <b>–</b> 75                           | mA   | V <sub>OHD</sub> = 3.85 V Min                                                             |  |
| Icc                     | Maximum Quiescent<br>Supply Current    | 5.5                 | -                             | 8.0          | 80                                    | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                  |  |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

### AC CHARACTERISTICS (For Figures and Waveforms – See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

|                  |                                             |                          | 74ACT                                            |     |     | 74ACT                                                        |      |      |             |
|------------------|---------------------------------------------|--------------------------|--------------------------------------------------|-----|-----|--------------------------------------------------------------|------|------|-------------|
| Symbol           | Parameter                                   | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     |     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Unit | Fig.<br>No. |
|                  |                                             |                          | Min                                              | Тур | Max | Min                                                          | Max  |      |             |
| t <sub>PLH</sub> | Propagation Delay<br>S to Z <sub>n</sub>    | 5.0                      | 2.0                                              | -   | 9.0 | 1.5                                                          | 10.0 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay<br>S to Z <sub>n</sub>    | 5.0                      | 2.0                                              | -   | 9.5 | 2.0                                                          | 10.5 | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$ | 5.0                      | 1.5                                              | -   | 10  | 1.5                                                          | 11.5 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$ | 5.0                      | 1.5                                              | -   | 8.5 | 1.0                                                          | 9.0  | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay $I_n$ to $Z_n$            | 5.0                      | 1.5                                              | -   | 7.0 | 1.0                                                          | 8.5  | ns   | 3–5         |
| t <sub>PHL</sub> | Propagation Delay $I_n$ to $Z_n$            | 5.0                      | 1.5                                              | -   | 7.5 | 1.0                                                          | 8.5  | ns   | 3–5         |

<sup>\*</sup>Voltage Range 5.0 V is 5.0 V ±0.5 V.

#### **CAPACITANCE**

| Symbol          | Parameter                     | Value – Typ | Unit | Test Conditions         |
|-----------------|-------------------------------|-------------|------|-------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5         | pF   | V <sub>CC</sub> = 5.0 V |
| C <sub>PD</sub> | Power Dissipation Capacitance | 50          | pF   | V <sub>CC</sub> = 5.0 V |

#### **ORDERING INFORMATION**

| Device Order Number | Package               | Shipping <sup>†</sup> |
|---------------------|-----------------------|-----------------------|
| MC74AC157DG         | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74AC157DR2G       | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74AC157DTR2G      | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |
| MC74ACT157DG        | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74ACT157DR2G      | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74ACT157DTR2G     | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **PACKAGE DIMENSIONS**

#### SOIC-16 **D SUFFIX** CASE 751B-05 ISSUE K



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE PROPERTY OF THE PROPERTY O
- PROTRUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION.

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

| 1   |        |        |           |       |  |  |
|-----|--------|--------|-----------|-------|--|--|
|     | MILLIN | IETERS | INC       | HES   |  |  |
| DIM | MIN    | MAX    | MIN       | MAX   |  |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |  |

#### **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### TSSOP-16 DT SUFFIX CASE 948F ISSUE B



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent—Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative