Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **Quad 2-Input Multiplexer** The MC74AC157/74ACT157 is a high-speed quad 2-input multiplexer. Four bits of data from two sources can be selected using the common Select and Enable inputs. The four outputs present the selected data in the true (non-inverted) form. The MC74AC157/74ACT157 can also be used as a function generator. #### **Features** - Outputs Source/Sink 24 mA - 'ACT157 Has TTL Compatible Inputs - Pb-Free Packages are Available Figure 1. Pinout: 16-Lead Packages Conductors (Top View) #### **TRUTH TABLE** | | Inp | Outputs | | | |---|-----|----------------|----------------|---| | Ē | S | I <sub>0</sub> | l <sub>1</sub> | Z | | Н | Х | X<br>X | Х | L | | L | Н | | L | L | | L | Н | Χ | Н | Н | | L | L | L | Х | L | | L | L | Н | Χ | Н | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial # ON Semiconductor® http://onsemi.com PDIP-16 N SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F SOEIAJ-16 M SUFFIX CASE 966 #### **PIN NAMES** | _ | | |----------------------------------|----------------------| | PIN | FUNCTION | | I <sub>0a</sub> -I <sub>0d</sub> | Source 0 Data Inputs | | I <sub>1a</sub> -I <sub>1d</sub> | Source 0 Data Inputs | | Ē | Enable Input | | S | Select Input | | Z <sub>a</sub> -Z <sub>d</sub> | Outputs | #### **DEVICE MARKING INFORMATION** See general marking information in the device marking section on page 3 of this data sheet. #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. Figure 2. Logic Symbol #### **FUNCTIONAL DESCRIPTION** The MC74AC157/74ACT157 is a quad 2-input multiplexer. It selects four bits of data from two sources under the control of a common Select input (S). The Enable input ( $\overline{\rm E}$ ) is active-LOW. When $\overline{\rm E}$ is HIGH, all of the outputs (Z) are forced LOW regardless of all other inputs. The MC74AC157/74ACT157 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. The logic equations for the outputs are shown below: $$\begin{split} Z_a &= \overline{E} \bullet (I_{1a} \bullet S + I_{0a} \bullet \overline{S}) \\ Z_b &= \overline{E} \bullet (I_{1b} \bullet S + I_{0b} \bullet \overline{S}) \\ Z_c &= \overline{E} \bullet (I_{1c} \bullet S + I_{0c} \bullet \overline{S}) \\ Z_d &= \overline{E} \bullet (I_{1d} \bullet S + I_{0d} \bullet \overline{S}) \end{split}$$ A common use of the MC74AC157/74ACT157 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is as a function generator. The MC74AC157/74ACT157 can generate any four of the sixteen different functions of two variables with one variable common. This is useful for implementing gating functions. NOTE: This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. Figure 3. Logic Diagram #### **MARKING DIAGRAMS** A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package = Pb-Free Package (Note: Microdot may be in either location) #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>OUT</sub> | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IN</sub> | DC Input Current, per Pin | ±20 | mA | | l <sub>OUT</sub> | DC Output Sink/Source Current, per Pin | ±50 | mA | | I <sub>CC</sub> | DC V <sub>CC</sub> or GND Current per Output Pin | ±50 | mA | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Тур | Max | Unit | | |------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----|----------|-------| | V | Supply Voltage | 'AC | 2.0 | 5.0 | 6.0 | V | | V <sub>CC</sub> | Supply voltage | 'ACT | 4.5 | 5.0 | 5.5 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Ref. to GND) | | 0 | - | $V_{CC}$ | V | | | | V <sub>CC</sub> @ 3.0 V | - | 150 | - | | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Note 1) 'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | - | 40 | - | ns/V | | | The state of s | V <sub>CC</sub> @ 5.5 V | - | 25 | - | | | | Input Rise and Fall Time (Note 2) | V <sub>CC</sub> @ 4.5 V | - | 10 | - | no // | | t <sub>r</sub> , t <sub>f</sub> | 'ACT Devices except Schmitt Inputs | V <sub>CC</sub> @ 5.5 V | - | 8.0 | - | ns/V | | TJ | Junction Temperature (PDIP) | | - | - | 140 | °C | | T <sub>A</sub> | Operating Ambient Temperature Range | -40 | 25 | 85 | °C | | | I <sub>OH</sub> | Output Current - High | - | - | -24 | mA | | | I <sub>OL</sub> | Output Current - Low | | - | - | 24 | mA | <sup>1.</sup> $V_{IN}$ from 30% to 70% $V_{CC}$ ; see individual Data Sheets for devices that differ from the typical input rise and fall times. <sup>2.</sup> $V_{IN}$ from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times. # **DC CHARACTERISTICS** | | Parameter | | 74 | AC | 74AC | | | |------------------|--------------------------------------|---------------------|-------------------------|----------------------|---------------------------------------|------|--------------------------------------------------------------------------------------------| | Symbol | | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C | | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions | | | | | Тур | Guar | anteed Limits | | | | V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 3.0<br>4.5<br>5.5 | 1.5<br>2.25<br>2.75 | 2.1<br>3.15<br>3.85 | 2.1<br>3.15<br>3.85 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> - 0.1 V | | V <sub>IL</sub> | Maximum Low Level Input Voltage | 3.0<br>4.5<br>5.5 | 1.5<br>2.25<br>2.75 | 0.9<br>1.35<br>1.65 | 0.9<br>1.35<br>1.65 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> - 0.1 V | | V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 3.0<br>4.5<br>5.5 | 2.99<br>4.49<br>5.49 | 2.9<br>4.4<br>5.4 | 2.9<br>4.4<br>5.4 | V | I <sub>OUT</sub> = -50 μA | | | | 3.0<br>4.5<br>5.5 | -<br>-<br>- | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76 | V | *V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> -12 mA I <sub>OH</sub> -24 mA -24 mA | | V <sub>OL</sub> | Maximum Low Level<br>Output Voltage | 3.0<br>4.5<br>5.5 | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | I <sub>OUT</sub> = 50 μA | | | | 3.0<br>4.5<br>5.5 | -<br>-<br>- | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44 | V | $*V_{IN} = V_{IL} \text{ or } V_{IH}$ 12 mA $I_{OL}$ 24 mA 24 mA | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | - | ±0.1 | ±1.0 | μΑ | V <sub>I</sub> = V <sub>CC</sub> , GND | | I <sub>OLD</sub> | †Minimum Dynamic | 5.5 | - | - | 75 | mA | V <sub>OLD</sub> = 1.65 V Max | | I <sub>OHD</sub> | Output Current | 5.5 | - | _ | -75 | mA | V <sub>OHD</sub> = 3.85 V Min | | Icc | Maximum Quiescent<br>Supply Current | 5.5 | - | 8.0 | 80 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | <sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. NOTE: $I_{IN}$ and $I_{CC}$ @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V $V_{CC}$ . #### AC CHARACTERISTICS (For Figures and Waveforms - See Section 3 of the ON Semiconductor FACT Data Book, DL138/D) | | | | | 74AC | | 74 | AC | | | |------------------|---------------------------------------------|------------|--------------------------------------------------|------------|--------------------------------------------------------------|------------|--------------|-------------|-----| | Symbol | | | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | | Unit | Fig.<br>No. | | | | | | Min | Тур | Max | Min | Max | | | | t <sub>PLH</sub> | Propagation Delay<br>S to Z <sub>n</sub> | 3.3<br>5.0 | 1.5<br>1.5 | 7.0<br>5.5 | 11.5<br>9.0 | 1.5<br>1.5 | 13.0<br>10.0 | ns | 3-6 | | t <sub>PHL</sub> | Propagation Delay<br>S to Z <sub>n</sub> | 3.3<br>5.0 | 1.5<br>1.5 | 6.5<br>5.0 | 11.0<br>8.5 | 1.5<br>1.0 | 12.0<br>9.5 | ns | 3-6 | | t <sub>PLH</sub> | Propagation Delay $\overline{E}$ to $Z_n$ | 3.3<br>5.0 | 1.5<br>1.5 | 7.0<br>5.5 | 11.5<br>9.0 | 1.5<br>1.5 | 13.0<br>10.0 | ns | 3-6 | | t <sub>PHL</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$ | 3.3<br>5.0 | 1.5<br>1.5 | 6.5<br>5.5 | 11.0<br>9.0 | 1.5<br>1.0 | 12<br>9.5 | ns | 3-6 | | t <sub>PLH</sub> | Propagation Delay $I_n$ to $Z_n$ | 3.3<br>5.0 | 1.5<br>1.5 | 5.0<br>4.0 | 8.5<br>6.5 | 1.0<br>1.0 | 9.0<br>7.0 | ns | 3-5 | | t <sub>PHL</sub> | Propagation Delay $I_n$ to $Z_n$ | 3.3<br>5.0 | 1.5<br>1.5 | 5.0<br>4.0 | 8.0<br>6.5 | 1.0<br>1.0 | 9.0<br>7.0 | ns | 3-5 | <sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time. <sup>\*</sup>Voltage Range 3.3 V is 3.3 V $\pm 0.3$ V. \*Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. # **DC CHARACTERISTICS** | | | | 74 | CT | 74ACT | | | |------------------|----------------------------------------|---------------------|------------------------|--------------|---------------------------------------|------|-------------------------------------------------------------------------------| | Symbol | Parameter | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C | | T <sub>A</sub> =<br>-40°C to<br>+85°C | Unit | Conditions | | | | | Тур | Guar | anteed Limits | | | | V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 4.5<br>5.5 | 1.5<br>1.5 | 2.0<br>2.0 | 2.0<br>2.0 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> - 0.1 V | | V <sub>IL</sub> | Maximum Low Level<br>Input Voltage | 4.5<br>5.5 | 1.5<br>1.5 | 0.8<br>0.8 | 0.8<br>0.8 | V | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> - 0.1 V | | V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 4.5<br>5.5 | 4.49<br>5.49 | 4.4<br>5.4 | 4.4<br>5.4 | V | I <sub>OUT</sub> = -50 μA | | | | 4.5<br>5.5 | - | 3.86<br>4.86 | 3.76<br>4.76 | ٧ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $-24 \text{ mA}$ $I_{OH} -24 \text{ mA}$ | | V <sub>OL</sub> | Maximum Low Level<br>Output Voltage | 4.5<br>5.5 | 0.001<br>0.001 | 0.1<br>0.1 | 0.1<br>0.1 | V | I <sub>OUT</sub> = 50 μA | | | | 4.5<br>5.5 | - | 0.36<br>0.36 | 0.44<br>0.44 | V | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $24 \text{ mA}$ $I_{OL}$ $24 \text{ mA}$ | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | - | ±0.1 | ±1.0 | μΑ | V <sub>I</sub> = V <sub>CC</sub> , GND | | $\Delta I_{CCT}$ | Additional Max. I <sub>CC</sub> /Input | 5.5 | 0.6 | - | 1.5 | mA | V <sub>I</sub> = V <sub>CC</sub> - 2.1 V | | I <sub>OLD</sub> | †Minimum Dynamic | 5.5 | - | - | 75 | mA | V <sub>OLD</sub> = 1.65 V Max | | I <sub>OHD</sub> | Output Current | 5.5 | - | - | -75 | mA | V <sub>OHD</sub> = 3.85 V Min | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 5.5 | - | 8.0 | 80 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | <sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time. # AC CHARACTERISTICS (For Figures and Waveforms - See Section 3 of the ON Semiconductor FACT Data Book, DL138/D) | | | | | 74ACT | | 744 | СТ | | | |------------------|---------------------------------------------|--------------------------|--------------------------------------------------|-------|--------------------------------------------------------------|-----|------|-------------|-----| | Symbol | Parameter | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | | Unit | Fig.<br>No. | | | | | | Min | Тур | Max | Min | Max | | | | t <sub>PLH</sub> | Propagation Delay<br>S to Z <sub>n</sub> | 5.0 | 2.0 | 1 | 9.0 | 1.5 | 10.0 | ns | 3-6 | | t <sub>PHL</sub> | Propagation Delay<br>S to Z <sub>n</sub> | 5.0 | 2.0 | 1 | 9.5 | 2.0 | 10.5 | ns | 3-6 | | t <sub>PLH</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$ | 5.0 | 1.5 | 1 | 10 | 1.5 | 11.5 | ns | 3-6 | | t <sub>PHL</sub> | Propagation Delay $\overline{E}_n$ to $Z_n$ | 5.0 | 1.5 | 1 | 8.5 | 1.0 | 9.0 | ns | 3-6 | | t <sub>PLH</sub> | Propagation Delay $I_n$ to $Z_n$ | 5.0 | 1.5 | ı | 7.0 | 1.0 | 8.5 | ns | 3-5 | | t <sub>PHL</sub> | Propagation Delay $I_n$ to $Z_n$ | 5.0 | 1.5 | 1 | 7.5 | 1.0 | 8.5 | ns | 3-5 | <sup>\*</sup>Voltage Range 5.0 V is 5.0 V $\pm 0.5$ V. # **CAPACITANCE** | Symbol | Parameter | Value<br>Typ | Unit | Test Conditions | |-----------------|-------------------------------|--------------|------|-------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = 5.0 V | | C <sub>PD</sub> | Power Dissipation Capacitance | 50 | pF | V <sub>CC</sub> = 5.0 V | # **ORDERING INFORMATION** | Device Order Number | Package | Shipping <sup>†</sup> | |---------------------|-------------------------------|-----------------------| | MC74AC157N | PDIP-16 | | | MC74AC157NG | PDIP-16<br>(Pb-Free) | 25 Units / Rail | | MC74ACT157NG | PDIP-16<br>(Pb-Free) | | | MC74AC157D | SOIC-16 | | | MC74AC157DG | SOIC-16<br>(Pb-Free) | 40 Heite (Deil | | MC74ACT157D | SOIC-16 | 48 Units / Rail | | MC74ACT157DG | SOIC-16<br>(Pb-Free) | | | MC74AC157DR2 | SOIC-16 | | | MC74AC157DR2G | SOIC-16<br>(Pb-Free) | | | MC74ACT157DR2 | SOIC-16 | | | MC74ACT157DR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74AC157DTR2 | TSSOP-16* | | | MC74AC157DTR2G | TSSOP-16* | | | MC74ACT157DTR2 | TSSOP-16* | | | MC74ACT157DTR2G | TSSOP-16* | | | MC74ACT157M | SOEIAJ-16 | 50 Units / Rail | | MC74AC157MELG | AC157MELG SOEIAJ-16 (Pb-Free) | | | MC74ACT157MELG | SOEIAJ-16<br>(Pb-Free) | 2000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. # **PACKAGE DIMENSIONS** PDIP-16 **N SUFFIX** CASE 648-08 **ISSUE T** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|--------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | C | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 | BSC | | | H | 0.050 | BSC | 1.27 | BSC | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | М | 0 ° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | # **PACKAGE DIMENSIONS** SOIC-16 **D SUFFIX** CASE 751B-05 ISSUE K #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0 ° | 7° | 0° | 7° | | P | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.010 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### TSSOP-16 **DT SUFFIX** CASE 948F-01 ISSUE B - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL - PROTRUSION. ALLOWABLE DANIDAN PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | М | 0 ° | 8° | 0 ° | 8 ° | ### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS SOEIAJ-16 **M SUFFIX** CASE 966-01 ISSUE A #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT - INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | MILLIMETERS | | INCHES | | |----------------|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.10 | 0.20 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LΕ | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered raderians of semiconductor Components industries, LC (SCILLC) - Scillute services in english to make changes without further induce to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative