

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# **Analog Multiplexers** / **Demultiplexers**

# **High-Performance Silicon-Gate CMOS**

The MC74HC4051A, MC74HC4052A and MC74HC4053A utilize silicon-gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. These analog multiplexers/demultiplexers control analog voltages that may vary across the complete power supply range (from V<sub>CC</sub> to V<sub>EE</sub>).

The HC4051A, HC4052A and HC4053A are identical in pinout to the metal-gate MC14051AB, MC14052AB and MC14053AB. The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off.

The Channel–Select and Enable inputs are compatible with standard CMOS outputs; with pullup resistors they are compatible with LSTTL outputs.

These devices have been designed so that the ON resistance  $(R_{OD})$  is more linear over input voltage than Ron of metal-gate CMOS analog

For a multiplexer/demultiplexer with injection current protection, see HC4851A and HC4852A.

- Fast Switching and Propagation Speeds
- Low Crosstalk Between Switches
- Diode Protection on All Inputs/Outputs
- Analog Power Supply Range  $(V_{CC} V_{EE}) = 2.0$  to 12.0 V
- Digital (Control) Power Supply Range  $(V_{CC} GND) = 2.0$  to 6.0 V
- Improved Linearity and Lower ON Resistance Than Metal-Gate Counterparts
- Low Noise
- In Compliance With the Requirements of JEDEC Standard No. 7A
- HC4051A 184 FETs or 46 Equivalent Gates • Chip Complexity: HC4052A — 168 FETs or 42 Equivalent Gates HC4053A — 156 FETs or 39 Equivalent Gates



http://onsemi.com



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.

MC74HC4051A/D

# LOGIC DIAGRAM MC74HC4051A Single-Pole, 8-Position Plus Common Off



#### **FUNCTION TABLE - MC74HC4051A**

|      | Contr | ol In  |   |   |             |
|------|-------|--------|---|---|-------------|
|      |       | Select |   |   |             |
| Enab | ole   | С      | В | Α | ON Channels |
| L    |       | L      | L | L | X0          |
| L    |       | L      | L | Н | X1          |
| L    |       | L      | Н | L | X2          |
| L    |       | L      | Н | Н | X3          |
| L    |       | Н      | L | L | X4          |
| L    |       | Н      | L | Н | X5          |
| L    |       | Н      | Н | L | X6          |
| L    |       | Н      | Н | Н | X7          |
| H    |       | Χ      | Χ | Χ | NONE        |

X = Don't Care

### Pinout: MC74HC4051A (Top View)



# LOGIC DIAGRAM MC74HC4052A Double-Pole, 4-Position Plus Common Off



#### **FUNCTION TABLE - MC74HC4052A**

| Contr       | ol Input         | s                |                            |                      |  |
|-------------|------------------|------------------|----------------------------|----------------------|--|
| Enable      | Sel<br>B         | ect<br>A         | ON Ch                      | annels               |  |
| L<br>L<br>L | L<br>H<br>H<br>X | L<br>H<br>L<br>H | Y0<br>Y1<br>Y2<br>Y3<br>NO | X0<br>X1<br>X2<br>X3 |  |

X = Don't Care

## Pinout: MC74HC4052A (Top View)



# LOGIC DIAGRAM MC74HC4053A Triple Single-Pole, Double-Position Plus Common Off



NOTE: This device allows independent control of each switch. Channel–Select Input A controls the X–Switch, Input B controls the Y–Switch and Input C controls the Z–Switch

#### **FUNCTION TABLE - MC74HC4053A**

| Con    | Control Inputs |            |        |    |         |     |
|--------|----------------|------------|--------|----|---------|-----|
| Enable | C              | Selec<br>B | t<br>A | 10 | N Chann | els |
| L      | L              | L          | L      | Z0 | Y0      | X0  |
| L      | L              | L          | Н      | Z0 | Y0      | X1  |
| L      | L              | Н          | L      | Z0 | Y1      | X0  |
| L      | L              | Н          | Н      | Z0 | Y1      | X1  |
| L      | H              | L          | L      | Z1 | Y0      | X0  |
| L      | H              | L          | Н      | Z1 | Y0      | X1  |
| L      | H              | Н          | L      | Z1 | Y1      | X0  |
| L      | H              | Н          | Н      | Z1 | Y1      | X1  |
| Н      | X              | Χ          | Χ      |    | NONE    |     |

X = Don't Care

## Pinout: MC74HC4053A (Top View)



#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                             | Value                                             | Unit |
|------------------|---------------------------------------------------------------------------------------|---------------------------------------------------|------|
| VCC              | Positive DC Supply Voltage (Referenced to GND) (Referenced to VEE)                    | - 0.5 to + 7.0<br>- 0.5 to + 14.0                 | V    |
| VEE              | Negative DC Supply Voltage (Referenced to GND)                                        | - 7.0 to + 5.0                                    | V    |
| VIS              | Analog Input Voltage                                                                  | V <sub>EE</sub> – 0.5 to<br>V <sub>CC</sub> + 0.5 | V    |
| V <sub>in</sub>  | Digital Input Voltage (Referenced to GND)                                             | $-0.5$ to $V_{CC} + 0.5$                          | V    |
| I                | DC Current, Into or Out of Any Pin                                                    | ± 25                                              | mA   |
| PD               | Power Dissipation in Still Air, Plastic DIP† EIAJ/SOIC Package† TSSOP Package†        | 750<br>500<br>450                                 | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                                             | - 65 to + 150                                     | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>Plastic DIP, SOIC or TSSOP Package | 260                                               | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

†Derating — Plastic DIP: - 10 mW/°C from 65° to 125°C

EIAJ/SOIC Package: - 7 mW/°C from 65° to 125°C

TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                 |                                                                                                          | Min         | Max                       | Unit |
|---------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------|---------------------------|------|
| VCC                             | 11,                                                       | Referenced to GND)<br>Referenced to V <sub>EE</sub> )                                                    | 2.0<br>2.0  | 6.0<br>12.0               | ٧    |
| VEE                             | Negative DC Supply Voltage, Outpu<br>GND)                 | ative DC Supply Voltage, Output (Referenced to D)                                                        |             | GND                       | ٧    |
| VIS                             | Analog Input Voltage                                      |                                                                                                          | VEE         | VCC                       | V    |
| V <sub>in</sub>                 | Digital Input Voltage (Referenced to                      | GND)                                                                                                     | GND         | VCC                       | V    |
| V <sub>IO</sub> *               | Static or Dynamic Voltage Across St                       | witch                                                                                                    |             | 1.2                       | V    |
| TA                              | Operating Temperature Range, All F                        | Package Types                                                                                            | - 55        | + 125                     | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 3.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns   |

<sup>\*</sup>For voltage drops across switch greater than 1.2V (switch on), excessive  $V_{CC}$  current may be drawn; i.e., the current out of the switch may contain both  $V_{CC}$  and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.

# DC CHARACTERISTICS — Digital Section (Voltages Referenced to GND) VEE = GND, Except Where Noted

|                 |                                                                         |                                                                          | VCC                      | Guara                        | nteed Lim                    | nit                          |      |
|-----------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                                                               | Condition                                                                | V                        | –55 to 25°C                  | ≤85°C                        | ≤125°C                       | Unit |
| VIH             | Minimum High-Level Input<br>Voltage, Channel-Select or<br>Enable Inputs | R <sub>on</sub> = Per Spec                                               | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V    |
| VIL             | Maximum Low-Level Input<br>Voltage, Channel-Select or<br>Enable Inputs  | R <sub>on</sub> = Per Spec                                               | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8    | 0.5<br>0.9<br>1.35<br>1.8    | 0.5<br>0.9<br>1.35<br>1.8    | V    |
| l <sub>in</sub> | Maximum Input Leakage Current,<br>Channel-Select or Enable Inputs       | V <sub>in</sub> = V <sub>CC</sub> or GND,<br>VEE = -6.0 V                | 6.0                      | ± 0.1                        | ± 1.0                        | ± 1.0                        | μА   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package)                       | Channel Select, Enable and VIS = VCC or GND; VEE = GN VIO = 0 V VEE = -6 |                          | 1<br>4                       | 10<br>40                     | 20<br>80                     | μА   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

## DC CHARACTERISTICS — Analog Section

|                  |                                                                                          |                                                                                                                                         |                   |                       | Guara             | Guaranteed Limit  |                   |      |
|------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------------------|-------------------|-------------------|------|
| Symbol           | Parameter                                                                                | Condition                                                                                                                               | Vcc               | VEE                   | –55 to 25°C       | ≤85°C             | ≤125°C            | Unit |
| R <sub>on</sub>  | Maximum "ON" Resistance                                                                  | $V_{in}$ = $V_{IL}$ or $V_{IH}$ ; $V_{IS}$ = $V_{CC}$ to $V_{EE}$ ; $I_S \le 2.0$ mA (Figures 1, 2)                                     | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 190<br>120<br>100 | 240<br>150<br>125 | 280<br>170<br>140 | Ω    |
|                  |                                                                                          | $V_{in} = V_{IL} \text{ or } V_{IH}; V_{IS} = V_{CC} \text{ or } V_{EE} \text{ (Endpoints)}; I_S \leq 2.0 \text{ mA} $ (Figures 1, 2)   | 4.5<br>4.5<br>6.0 | 0.0<br>-4.5<br>-6.0   | 150<br>100<br>80  | 190<br>125<br>100 | 230<br>140<br>115 |      |
| ΔR <sub>on</sub> | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package | $\begin{split} &V_{in} = V_{IL} \text{ or } V_{IH}; \\ &V_{IS} = 1/2 \text{ (VCC} - V_{EE}); \\ &I_{S} \leq 2.0 \text{ mA} \end{split}$ | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 30<br>12<br>10    | 35<br>15<br>12    | 40<br>18<br>14    | Ω    |
| l <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel                                  | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} - V_{EE};$<br>Switch Off (Figure 3)                                           | 6.0               | -6.0                  | 0.1               | 0.5               | 1.0               | μА   |
|                  | Maximum Off–Channel HC4051A<br>Leakage Current, HC4052A<br>Common Channel HC4053A        |                                                                                                                                         | 6.0<br>6.0<br>6.0 | -6.0<br>-6.0<br>-6.0  | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 |      |
| l <sub>on</sub>  | Maximum On–Channel HC4051A<br>Leakage Current, HC4052A<br>Channel–to–Channel HC4053A     | Switch-to-Switch =                                                                                                                      | 6.0<br>6.0<br>6.0 | -6.0<br>-6.0<br>-6.0  | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 | μА   |

## **AC CHARACTERISTICS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ )

|                                                   |                                                                       | VCC                      | Gu                     | aranteed Lim           | nit                    |      |
|---------------------------------------------------|-----------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                            | Parameter                                                             | V                        | –55 to 25°C            | ≤85°C                  | ≤125°C                 | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>            | Maximum Propagation Delay, Channel–Select to Analog Output (Figure 9) | 2.0<br>3.0<br>4.5<br>6.0 | 270<br>90<br>59<br>45  | 320<br>110<br>79<br>65 | 350<br>125<br>85<br>75 | ns   |
| tPLH,<br>tPHL                                     | Maximum Propagation Delay, Analog Input to Analog Output (Figure 10)  | 2.0<br>3.0<br>4.5<br>6.0 | 40<br>25<br>12<br>10   | 60<br>30<br>15<br>13   | 70<br>32<br>18<br>15   | ns   |
| <sup>t</sup> PLZ <sup>,</sup><br><sup>†</sup> PHZ | Maximum Propagation Delay, Enable to Analog Output (Figure 11)        | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>70<br>48<br>39  | 200<br>95<br>63<br>55  | 220<br>110<br>76<br>63 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub>            | Maximum Propagation Delay, Enable to Analog Output (Figure 11)        | 2.0<br>3.0<br>4.5<br>6.0 | 245<br>115<br>49<br>39 | 315<br>145<br>69<br>58 | 345<br>155<br>83<br>67 | ns   |
| C <sub>in</sub>                                   | Maximum Input Capacitance, Channel-Select or Enable Inputs            |                          | 10                     | 10                     | 10                     | pF   |
| C <sub>I/O</sub>                                  | Maximum Capacitance Analog I/O                                        |                          | 35                     | 35                     | 35                     | pF   |
|                                                   | (All Switches Off)  Common O/I: HC4051A  HC4052A  HC4053A             |                          | 130<br>80<br>50        | 130<br>80<br>50        | 130<br>80<br>50        |      |
|                                                   | Feedthrough                                                           |                          | 1.0                    | 1.0                    | 1.0                    | 1    |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D)

|   |        |                                            |         | Typical @ 25°C, V <sub>CC</sub> = 5.0 V, V <sub>EE</sub> = 0 V |    |
|---|--------|--------------------------------------------|---------|----------------------------------------------------------------|----|
| 1 | $C_PD$ | Power Dissipation Capacitance (Figure 13)* | HC4051A | 45                                                             | pF |
| 1 |        |                                            | HC4052A | 80                                                             |    |
| 1 |        |                                            | HC4053A | 45                                                             |    |

<sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

## **ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V)**

|        |                                                                                       |                                                                                                                                                                                                                                                                                                              | VCC                  | VEE                     |                       | Limit*                |                          |      |
|--------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|-----------------------|-----------------------|--------------------------|------|
| Symbol | Parameter                                                                             | Condition                                                                                                                                                                                                                                                                                                    | V                    | v                       | 25°C                  |                       |                          | Unit |
| BW     | Maximum On–Channel Bandwidth<br>or Minimum Frequency Response<br>(Figure 6)           | f <sub>in</sub> = 1MHz Sine Wave; Adjust f <sub>in</sub> Voltage to<br>Obtain 0dBm at V <sub>OS</sub> ; Increase f <sub>in</sub><br>Frequency Until dB Meter Reads –3dB;<br>R <sub>L</sub> = 50Ω, C <sub>L</sub> = 10pF                                                                                      | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | '51<br>80<br>80<br>80 | '52<br>95<br>95<br>95 | '53<br>120<br>120<br>120 | MHz  |
| _      | Off-Channel Feedthrough Isolation (Figure 7)                                          | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at $V_{IS}$ $f_{in}$ = 10kHz, $R_L$ = 600 $\Omega$ , $C_L$ = 50pF                                                                                                                                                                               | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -50<br>-50<br>-50     |                          | dB   |
|        |                                                                                       | $f_{in} = 1.0MHz, R_L = 50\Omega, C_L = 10pF$                                                                                                                                                                                                                                                                | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -40<br>-40<br>-40     |                          |      |
| _      | Feedthrough Noise.<br>Channel–Select Input to Common<br>I/O (Figure 8)                | $\begin{aligned} &V_{in} \leq \text{1MHz Square Wave } (t_r = t_f = 6\text{ns}); \\ &\text{Adjust R}_L \text{ at Setup so that I}_S = 0\text{A}; \\ &\text{Enable} = \text{GND} & \text{R}_L = 600\Omega, \text{C}_L = 50\text{pF} \end{aligned}$                                                            | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | 25<br>105<br>135      |                          | mVpp |
|        |                                                                                       | R <sub>L</sub> = 10kΩ, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                                 | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | 35<br>145<br>190      |                          |      |
| _      | Crosstalk Between Any Two<br>Switches (Figure 12)<br>(Test does not apply to HC4051A) | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at V <sub>IS</sub> $f_{in}$ = 10kHz, R <sub>L</sub> = 600 $\Omega$ , C <sub>L</sub> = 50pF                                                                                                                                                      | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -50<br>-50<br>-50     |                          | dB   |
|        |                                                                                       | $f_{in} = 1.0MHz, R_L = 50\Omega, C_L = 10pF$                                                                                                                                                                                                                                                                | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | -60<br>-60<br>-60     |                          |      |
| THD    | Total Harmonic Distortion<br>(Figure 14)                                              | $\begin{aligned} f_{In} &= 1 \text{kHz}, \ R_L = 10 \text{k}\Omega, \ C_L = 50 \text{pF} \\ \text{THD} &= \text{THD}_{measured} - \text{THD}_{source} \\ \text{V}_{IS} &= 4.0 \text{Vpp sine wave} \\ \text{V}_{IS} &= 8.0 \text{Vpp sine wave} \\ \text{V}_{IS} &= 11.0 \text{Vpp sine wave} \end{aligned}$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 |                       | 0.10<br>0.08<br>0.05  |                          | %    |

<sup>\*</sup>Limits not tested. Determined by design and verified by qualification.



Figure 1a. Typical On Resistance,  $V_{CC} - V_{EE} = 2.0 \text{ V}$ 



Figure 1b. Typical On Resistance,  $V_{CC} - V_{EE} = 3.0 \text{ V}$ 



105 90 75 60 45 30 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 VIS, INPUT VOLTAGE (VOLTS), REFERENCED TO VEE

Figure 1c. Typical On Resistance,  $V_{CC} - V_{EE} = 4.5 \text{ V}$ 

Figure 1d. Typical On Resistance, V<sub>CC</sub> - V<sub>EE</sub> = 6.0 V





Figure 1e. Typical On Resistance,  $V_{CC} - V_{EE} = 9.0 \text{ V}$ 

Figure 1f. Typical On Resistance, V<sub>CC</sub> – V<sub>EE</sub> = 12.0 V



Figure 2. On Resistance Test Set-Up



Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up



Figure 4. Maximum Off Channel Leakage Current, Common Channel, Test Set-Up



Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set-Up



Figure 6. Maximum On Channel Bandwidth, Test Set-Up



Figure 7. Off Channel Feedthrough Isolation, Test Set-Up



\*Includes all probe and jig capacitance

Figure 8. Feedthrough Noise, Channel Select to Common Out, Test Set-Up



Figure 9a. Propagation Delays, Channel Select to Analog Out



\*Includes all probe and jig capacitance

VCC

Figure 9b. Propagation Delay, Test Set-Up Channel Select to Analog Out



Figure 10a. Propagation Delays, Analog In to Analog Out



Figure 10b. Propagation Delay, Test Set-Up
Analog In to Analog Out



Figure 11a. Propagation Delays, Enable to Analog Out



Figure 11b. Propagation Delay, Test Set-Up Enable to Analog Out



\*Includes all probe and jig capacitance

Figure 12. Crosstalk Between Any Two Switches, Test Set-Up



Figure 14a. Total Harmonic Distortion, Test Set-Up



Figure 13. Power Dissipation Capacitance, Test Set-Up



Figure 14b. Plot, Harmonic Distortion

#### **APPLICATIONS INFORMATION**

The Channel Select and Enable control pins should be at V<sub>CC</sub> or GND logic levels. V<sub>CC</sub> being recognized as a logic high and GND being recognized as a logic low. In this example:

$$V_{CC} = +5V = logic high$$
  
 $GND = 0V = logic low$ 

The maximum analog voltage swings are determined by the supply voltages  $V_{CC}$  and  $V_{EE}$ . The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below  $V_{EE}$ . In this example, the difference between  $V_{CC}$  and  $V_{EE}$  is ten volts. Therefore, using the configuration of Figure 15, a maximum analog signal of ten volts peak—to—peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and

outputs to V<sub>CC</sub> or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch.

Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that:

$$\begin{split} V_{CC}-GND &= 2 \text{ to 6 volts} \\ V_{EE}-GND &= 0 \text{ to -6 volts} \\ V_{CC}-V_{EE} &= 2 \text{ to } 12 \text{ volts} \\ \text{and } V_{EE} &\leq GND \end{split}$$

When voltage transients above  $V_{CC}$  and/or below  $V_{EE}$  are anticipated on the analog channels, external Germanium or Schottky diodes  $(D_X)$  are recommended as shown in Figure 16. These diodes should be able to absorb the maximum anticipated current surges during clipping.



Figure 15. Application Example



Figure 16. External Germanium or Schottky Clipping Diodes







b. Using HCT Interface

Figure 17. Interfacing LSTTL/NMOS to CMOS Inputs





Figure 19. Function Diagram, HC4052A



Figure 20. Function Diagram, HC4053A

## **ORDERING & SHIPPING INFORMATION**

| Device          | Package   | Shipping                 |
|-----------------|-----------|--------------------------|
| MC74HC4051AN    | PDIP-16   | 500 Units / Unit Pak     |
| MC74HC4051AD    | SOIC-16   | 48 Units / Rail          |
| MC74HC4051ADR2  | SOIC-16   | 2500 Units / Tape & Reel |
| MC74HC4051ADT   | TSSOP-16  | 96 Units / Rail          |
| MC74HC4051ADTR2 | TSSOP-16  | 2500 Units / Tape & Reel |
| MC74HC4051ADW   | SOIC WIDE | 48 Units / Rail          |
| MC74HC4051ADWR2 | SOIC WIDE | 1000 Units / Tape & Reel |
| MC74HC4051AF    | SOEIAJ-16 | See Note 1.              |
| MC74HC4051AFEL  | SOEIAJ-16 | See Note 1.              |
| MC74HC4052AN    | PDIP-16   | 500 Units / Unit Pak     |
| MC74HC4052AD    | SOIC-16   | 48 Units / Rail          |
| MC74HC4052ADR2  | SOIC-16   | 2500 Units / Tape & Reel |
| MC74HC4052ADT   | TSSOP-16  | 96 Units / Rail          |
| MC74HC4052ADTR2 | TSSOP-16  | 2500 Units / Tape & Reel |
| MC74HC4052ADW   | SOIC WIDE | 48 Units / Rail          |
| MC74HC4052ADWR2 | SOIC WIDE | 1000 Units / Tape & Reel |
| MC74HC4052AF    | SOEIAJ-16 | See Note 1.              |
| MC74HC4052AFEL  | SOEIAJ-16 | See Note 1.              |
| MC74HC4053AN    | PDIP-16   | 500 Units / Unit Pak     |
| MC74HC4053AD    | SOIC-16   | 48 Units / Rail          |
| MC74HC4053ADR2  | SOIC-16   | 2500 Units / Tape & Reel |
| MC74HC4053ADT   | TSSOP-16  | 96 Units / Rail          |
| MC74HC4053ADTR2 | TSSOP-16  | 2500 Units / Tape & Reel |
| MC74HC4053ADW   | SOIC WIDE | 48 Units / Rail          |
| MC74HC4053ADWR2 | SOIC WIDE | 1000 Units / Tape & Reel |
| MC74HC4053AF    | SOEIAJ-16 | See Note 1.              |
| MC74HC4053AFEL  | SOEIAJ-16 | See Note 1.              |
|                 | -         |                          |

<sup>1.</sup> For ordering information on the EIAJ version of the SOIC packages, please contact your local ON Semiconductor representative.

## **PACKAGE DIMENSIONS**

PDIP-16 **N SUFFIX** CASE 648-08 ISSUE R



#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 174-3M, 1992.
   CONTROLLING DIMENSION: INCH.
   DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- DIMENSION B DOES NOT INCLUDE MOLD FLASH.
   ROUNDED CORNERS OPTIONAL.

|     | INC   | HES     | MILLIN | IETERS  |
|-----|-------|---------|--------|---------|
| DIM | MIN   | MAX     | MIN    | MAX     |
| Α   | 0.740 | 0.770   | 18.80  | 19.55   |
| В   | 0.250 | 0.270   | 6.35   | 6.85    |
| С   | 0.145 | 0.175   | 3.69   | 4.44    |
| D   | 0.015 | 0.021   | 0.39   | 0.53    |
| F   | 0.040 | 0.070   | 1.02   | 1.77    |
| G   | 0.    | 100 BSC | 2      | .54 BSC |
| Н   | 0.    | 050 BSC | 1      | .27 BSC |
| J   | 0.008 | 0.015   | 0.21   | 0.38    |
| K   | 0.110 | 0.130   | 2.80   | 3.30    |
| L   | 0.295 | 0.305   | 7.50   | 7.74    |
| M   | 0°    | 10°     | 0°     | 10°     |
| S   | 0.020 | 0.040   | 0.51   | 1.01    |





#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI
- 7/14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE
  MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006)
  EDE SIDE. 3.
- PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 9.80        | 10.00 | 0.386     | 0.393 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| С   | 1.35        | 1.75  | 0.054     | 0.068 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.40        | 1.25  | 0.016     | 0.049 |
| G   | 1.27 BSC    |       | 0.050 BSC |       |
| J   | 0.19        | 0.25  | 0.008     | 0.009 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| M   | 0°          | 7°    | 0°        | 7°    |
| Р   | 5.80        | 6.20  | 0.229     | 0.244 |
| R   | 0.25        | 0.50  | 0.010     | 0.019 |

## **PACKAGE DIMENSIONS**

### SOIC-16 WIDE **DW SUFFIX** CASE 751G-03 **ISSUE B**



#### NOTES:

- DIMENSIONS ARE IN MILLIMETERS.
   INTERPRET DIMENSIONS AND TOLERANCES.
- PER ASME Y14.5M, 1994. DIMENSIONS D AND E DO NOT INLCUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| В   | 0.35        | 0.49  |  |
| С   | 0.23        | 0.32  |  |
| D   | 10.15       | 10.45 |  |
| Е   | 7.40        | 7.60  |  |
| е   | 1.27 BSC    |       |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0 °         | 7 °   |  |

### TSSOP-16 **DT SUFFIX** CASE 948F-01 **ISSUE O**





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A DOES NOT INCLUDE MOLD FLASH.
  PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE
- DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| M   | 0°          | 8°   | 0°        | 8°    |

#### PACKAGE DIMENSIONS

#### SOEIAJ-16 **F SUFFIX**

PLASTIC EIAJ SOIC PACKAGE CASE 966-01 **ISSUE O** 









#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.

  DIMENSIONS D AND E DO NOT INCLUDE
  MOLD FLASH OR PROTRUSIONS AND ARE
  MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PFR SIDE
- TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH
  DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018)

|                | MILLIMETERS |       | INCHES    |       |
|----------------|-------------|-------|-----------|-------|
| DIM            | MIN         | MAX   | MIN       | MAX   |
| Α              |             | 2.05  |           | 0.081 |
| Α <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |
| С              | 0.18        | 0.27  | 0.007     | 0.011 |
| D              | 9.90        | 10.50 | 0.390     | 0.413 |
| Е              | 5.10        | 5.45  | 0.201     | 0.215 |
| е              | 1.27 BSC    |       | 0.050 BSC |       |
| ΗE             | 7.40        | 8.20  | 0.291     | 0.323 |
| L              | 0.50        | 0.85  | 0.020     | 0.033 |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |
| M              | 0 °         | 10 °  | 0 °       | 10°   |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |
| Z              |             | 0.78  |           | 0.031 |

are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes ON Semiconductor and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular withoutfurther notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may easily. Schuld Purpose as use SCILLC product variety independent of the science of death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (M-F 1:00pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

**Phone**: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (M-F 12:00pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

#### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, England, Ireland

#### **CENTRAL/SOUTH AMERICA:**

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-8549

Phone: 81-3-5740-2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.