# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## Octal 3-State Inverting Buffer/Line Driver/Line Receiver

### High-Performance Silicon-Gate CMOS

The MC74HC540A is identical in pinout to the LS540. The device inputs are compatible with Standard CMOS outputs. External pull–up resistors make them compatible with LSTTL outputs.

The HC540A is an octal inverting buffer/line driver/line receiver designed to be used with 3-state memory address drivers, clock drivers, and other bus-oriented systems. This device features inputs and outputs on opposite sides of the package and two ANDed active-low output enables.

The HC540A is similar in function to the HC541A, which has noninverting outputs.

#### Features

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance With the JEDEC Standard No. 7 A Requirements
- Chip Complexity: 124 FETs or 31 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant



Figure 1. Logic Diagram



#### **ON Semiconductor®**

http://onsemi.com



## PIN ASSIGNMENT





#### .

#### FUNCTION TABLE

|       | Inputs  | Output V |          |  |
|-------|---------|----------|----------|--|
| OE1   | 1 OE2 A |          | Output Y |  |
| L     | L       | L        | Н        |  |
| L     | L   H   |          | L        |  |
| Н     | н х     |          | Z        |  |
| х н х |         | Х        | Z        |  |

X = Don't Care

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

#### MAXIMUM RATINGS

| Symbol           | F                                                                                                          | arameter                                             | Value                             | Unit |
|------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                                                                                          |                                                      | -0.5 to +7.0                      | V    |
| VI               | DC Input Voltage                                                                                           |                                                      | -0.5 to V <sub>CC</sub> + 0.5     | V    |
| Vo               | DC Output Voltage (Note 1)                                                                                 |                                                      | $-0.5 \leq V_O \leq V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | DC Input Diode Current                                                                                     |                                                      | ±20                               | mA   |
| I <sub>OK</sub>  | DC Output Diode Current                                                                                    |                                                      | ±35                               | mA   |
| Ι <sub>Ο</sub>   | DC Output Sink Current                                                                                     |                                                      | ±35                               | mA   |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin                                                                           |                                                      | ±75                               | mA   |
| I <sub>GND</sub> | DC Ground Current per Ground Pin                                                                           |                                                      | ±75                               | mA   |
| T <sub>STG</sub> | Storage Temperature Range                                                                                  |                                                      | -65 to +150                       | °C   |
| ΤL               | Lead Temperature, 1 mm from Case f                                                                         | or 10 Seconds                                        | 260                               | °C   |
| ТJ               | Junction Temperature Under Bias                                                                            |                                                      | +150                              | °C   |
| $\theta_{JA}$    | Thermal Resistance                                                                                         | SOIC<br>TSSOP                                        | 96<br>128                         | °C/W |
| PD               | Power Dissipation in Still Air at 85°C                                                                     | SOIC<br>TSSOP                                        | 500<br>450                        | mW   |
| MSL              | Moisture Sensitivity                                                                                       |                                                      | Level 1                           |      |
| F <sub>R</sub>   | Flammability Rating                                                                                        | Oxygen Index: 30% – 35%                              | UL 94 V0 @ 0.125 in               |      |
| V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) |                                                      | > 2000<br>> 200<br>> 1000         | V    |
| ILATCHUP         | Latchup Performance                                                                                        | Above V <sub>CC</sub> and Below GND at 85°C (Note 5) | ±300                              | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. I<sub>O</sub> absolute maximum rating must be observed.

Tested to EIA/JESD22–A114–A.
 Tested to EIA/JESD22–A115–A.

4. Tested to JESD22-C101-A.

5. Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                |                                                          |             | Max                | Unit |
|------------------------------------|------------------------------------------|----------------------------------------------------------|-------------|--------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage                        | (Referenced to GND)                                      | 2.0         | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage         | (Referenced to GND)                                      | 0           | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types |                                                          | -55         | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 3)      | $V_{CC} = 2.0 V$<br>$V_{CC} = 4.5 V$<br>$V_{CC} = 6.0 V$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

6. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level.

#### DC CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                  |                          | Guaranteed Limit             |                              |                              |      |
|-----------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                                         | Condition                                                                                                                                                        | v <sub>cc</sub><br>v     | –55 to<br>25°C               | ≤85°C                        | ≤125°C                       | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage                  | $V_{out} = 0.1 V$<br>$ I_{out}  \le 20 \mu A$                                                                                                                    | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage                   | $\label{eq:Vout} \begin{split} V_{out} &= V_{CC} - 0.1 \ V \\  I_{out}  &\leq 20 \ \mu A \end{split}$                                                            | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V    |
| V <sub>OH</sub> | Minimum High–Level Output<br>Voltage              | $V_{in} = V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                                  | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | V    |
|                 |                                                   | $ \begin{aligned} V_{in} = V_{IL} &  I_{out}  \leq 3.6 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{aligned} $              | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48         | 2.34<br>3.84<br>5.34         | 2.20<br>3.70<br>5.20         |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{in} = V_{IH}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                                  | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | V    |
|                 |                                                   | $\label{eq:Vin} \begin{array}{ll} V_{in} = V_{IH} &  I_{out}  \leq 3.6 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{array}$ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26         | 0.33<br>0.33<br>0.33         | 0.40<br>0.40<br>0.40         |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                         | 6.0                      | ±0.1                         | ±1.0                         | ±1.0                         | μΑ   |
| I <sub>OZ</sub> | Maximum Three-State Leakage<br>Current            | $ \begin{array}{l} Output \text{ in High Impedance State} \\ V_{in} = V_{IL} \text{ or } V_{IH} \\ V_{out} = V_{CC} \text{ or GND} \end{array} $                 | 6.0                      | ±0.5                         | ±5.0                         | ±10.0                        | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or GND}$<br>$I_{out} = 0 \ \mu A$                                                                                                        | 6.0                      | 4                            | 40                           | 160                          | μΑ   |

#### **AC CHARACTERISTICS** (C<sub>L</sub> = 50 pF, Input $t_r = t_f = 6 \text{ ns}$ )

|                                        |                                                                           |                          | Guaranteed Limit      |                          | mit                   |      |
|----------------------------------------|---------------------------------------------------------------------------|--------------------------|-----------------------|--------------------------|-----------------------|------|
| Symbol                                 | Parameter                                                                 | V <sub>CC</sub><br>V     | –55 to<br>25°C        | ≤85°C                    | ≤125°C                | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A to Output Y<br>(Figures 2 and 4)       | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>30<br>18<br>15  | 100<br>40<br>23<br>20    | 120<br>55<br>28<br>25 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Output Y<br>(Figures 3 and 5) | 2.0<br>3.0<br>4.5<br>6.0 | 110<br>45<br>25<br>21 | 140<br>60<br>31<br>26    | 165<br>75<br>38<br>31 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Output Y<br>(Figures 3 and 5) | 2.0<br>3.0<br>4.5<br>6.0 | 110<br>45<br>25<br>21 | 140<br>60<br>31<br>26    | 165<br>75<br>38<br>31 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 2 and 4)           | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>22<br>12<br>10  | 75<br>28<br>15<br>13     | 90<br>34<br>18<br>15  | ns   |
| Cin                                    | Maximum Input Capacitance                                                 |                          | 10                    | 10                       | 10                    | pF   |
| Cout                                   | Maximum 3-State Output Capacitance (Output in High Impedance State)       |                          | 15                    | 15                       | 15                    | pF   |
|                                        |                                                                           | Туріса                   | al @ 25°C, V          | / <sub>CC</sub> = 5.0 V, | V <sub>EE</sub> = 0 V |      |
| C <sub>PD</sub>                        | Power Dissipation Capacitance (Per Buffer) (Note 7)                       |                          |                       | 35                       |                       | pF   |

7. Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .









\*Includes all probe and jig capacitance

#### Figure 4. Test Circuit

\*Includes all probe and jig capacitance

#### Figure 5. Test Circuit



#### **PIN DESCRIPTIONS**

#### INPUTS

#### A1, A2, A3, A4, A5, A6, A7, A8 (PINS 2, 3, 4, 5, 6, 7, 8, 9)

Data input pins. Data on these pins appear in inverted form on the corresponding Y outputs, when the outputs are enabled.

#### CONTROLS

#### OE1, OE2 (PINS 1, 19)

Output enables (active-low). When a low voltage is applied to both of these pins, the outputs are enabled and the

device functions as an inverter. When a high voltage is applied to either input, the outputs assume the high impedance state.

#### OUTPUTS

## Y1, Y2, Y3, Y4, Y5, Y6, Y7, Y8 (PINS 18, 17, 16, 15, 14, 13, 12, 11)

Device outputs. Depending upon the state of the output enable pins, these outputs are either inverting outputs or high–impedance outputs.

#### **ORDERING INFORMATION**

| Device            | Package                   | Shipping <sup>†</sup> |
|-------------------|---------------------------|-----------------------|
| MC74HC540ADWG     | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail       |
| MC74HC540ADWR2G   | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel      |
| MC74HC540ADTR2G   | TSSOP-20<br>(Pb-Free)     | 2500 Tape & Reel      |
| NLV74HC540ADTR2G* | TSSOP-20<br>(Pb-Free)     | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable

#### PACKAGE DIMENSIONS

TSSOP-20 DT SUFFIX CASE 948E-02 **ISSUE C** 



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION

INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION

CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE – W–.

| -   |             |                   |        |       |  |
|-----|-------------|-------------------|--------|-------|--|
|     | MILLIMETERS |                   | INCHES |       |  |
| DIM | MIN         | MAX               | MIN    | MAX   |  |
| Α   | 6.40        | 6.60              | 0.252  | 0.260 |  |
| В   | 4.30        | 4.50              | 0.169  | 0.177 |  |
| С   |             | 1.20              |        | 0.047 |  |
| D   | 0.05        | 0.15              | 0.002  | 0.006 |  |
| F   | 0.50        | 0.75              | 0.020  | 0.030 |  |
| G   | 0.65        | 0.65 BSC 0.026 BS |        | BSC   |  |
| Н   | 0.27        | 0.37              | 0.011  | 0.015 |  |
| J   | 0.09        | 0.20              | 0.004  | 0.008 |  |
| J1  | 0.09        | 0.16              | 0.004  | 0.006 |  |
| K   | 0.19        | 0.30              | 0.007  | 0.012 |  |
| K1  | 0.19        | 0.25              | 0.007  | 0.010 |  |
| L   | 6.40        |                   | 0.252  |       |  |
| М   | 0°          | 8°                | 0 °    | 8°    |  |





#### PACKAGE DIMENSIONS

SOIC-20 DW SUFFIX CASE 751D-05 ISSUE G



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| В   | 0.35        | 0.49  |  |
| C   | 0.23        | 0.32  |  |
| D   | 12.65       | 12.95 |  |
| Ε   | 7.40        | 7.60  |  |
| е   | 1.27        | BSC   |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0 °         | 7 °   |  |

ON Semiconductor and the use are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdt/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product for any such unintended or unauthorized application. Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This lite

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative