

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 8-Bit Serial or Parallel-Input/Serial-Output Shift Register with Input Latch

## **High-Performance Silicon-Gate CMOS**

The MC74HC597A is identical in pinout to the LS597. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of an 8-bit input latch which feeds parallel data to an 8-bit shift register. Data can also be loaded serially.

The HC597A is similar in function to the HC589A, which is a 3-state device.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 516 FETs or 129 Equivalent Gates
- These are Pb-Free Devices\*



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



Figure 1. Pin Assignment



Figure 2. Logic Diagram

#### **ORDERING INFORMATION**

| Device          | Package               | Shipping <sup>†</sup> |
|-----------------|-----------------------|-----------------------|
| MC74HC597ADG    | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74HC597ADR2G  | SOIC-16<br>(Pb-Free)  | 2500 Units / Reel     |
| MC74HC597ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Units / Reel     |
| MC74HC597ADTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Tube       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                                | Value                      | Unit |
|------------------|----------------------------------------------------------------------------------------------------------|----------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                                    | - 0.5 to + 7.0             | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                                     | $-0.5$ to $V_{CC}$ + 0.5   | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                                    | $-0.5$ to $V_{CC}$ + $0.5$ | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                                                                                | ± 20                       | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                               | ± 25                       | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                          | ± 50                       | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†<br>TSSOP Package†               | 750<br>500<br>450          | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                                      | - 65 to + 150              | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package)<br>(Ceramic DIP) | 260<br>300                 | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

Ceramic DIP: - 10 mW/°C from 100° to 125°C SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                      |                                                  | Min              | Max                       | Unit |
|------------------------------------|------------------------------------------------|--------------------------------------------------|------------------|---------------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)          | 2.0                                              | 6.0              | V                         |      |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced t | 0                                                | $V_{CC}$         | ٧                         |      |
| T <sub>A</sub>                     | Operating Temperature, All Package Types       | - 55                                             | + 125            | °C                        |      |
| t <sub>r</sub> , t <sub>f</sub>    | (Figure 1) V <sub>C</sub> (                    | c = 2.0 V<br>c = 3.0 V<br>c = 4.5 V<br>c = 6.0 V | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns   |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                         |                          | Gu                        | aranteed Li               | mit                       |          |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|----------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                         | v <sub>cc</sub><br>v     | – 55 to<br>25°C           | ≤ <b>85</b> °C            | ≤ 125°C                   | Unit     |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$                                                                                                          | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V        |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$                                                                                                          | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V        |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                 | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4 4<br>5.9         | 1.9<br>4 4<br>5.9         | V        |
|                 |                                                   | $ \begin{aligned} V_{in} = V_{IH} \text{ or } V_{IL} &   I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 4.0 \text{ mA} \\  I_{out}  \leq 5.2 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.20<br>3.70<br>5.20      |          |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $ V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20  \mu\text{A}$                                                                                                | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | <b>V</b> |
|                 |                                                   | $ \begin{aligned} V_{in} = V_{IH} \text{ or } V_{IL} &   I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 4.0 \text{ mA} \\  I_{out}  \leq 5.2 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.40<br>0.40<br>0.40      |          |
| I <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                | 6.0                      | ± 0.1                     | ± 1.0                     | ± 1.0                     | μΑ       |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA                                                                                                     | 6.0                      | 4                         | 40                        | 160                       | μΑ       |

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ )

|                                        |                                                                                            |                          | Gu                     | Guaranteed Limit       |                        |      |
|----------------------------------------|--------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                                                  | V <sub>CC</sub>          | – 55 to<br>25°C        | ≤ <b>85</b> °C         | ≤ 125°C                | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle), Shift Clock (Figures 4 and 10)                   | 2.0<br>3.0<br>4.5<br>6.0 | 10<br>15<br>30<br>50   | 9<br>14<br>28<br>45    | 8<br>12<br>25<br>40    | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Clock to Q <sub>H</sub> (Figures 3 and 10)                | 2.0<br>3.0<br>4.5<br>6.0 | 175<br>100<br>40<br>30 | 225<br>110<br>50<br>40 | 275<br>125<br>60<br>50 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to Q <sub>H</sub> (Figures 4 and 10)                | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to Q <sub>H</sub> (Figures 5 and 10)                      | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Serial Shift/Parallel Load to Q <sub>H</sub> (Figures 6 and 10) | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 3 and 10)                              | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13   | 95<br>32<br>19<br>16   | 110<br>36<br>22<br>19  | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                  | _                        | 10                     | 10                     | 10                     | pF   |

|          |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|----------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 40                                      | pF |

<sup>\*</sup>Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ 

#### **PIN DESCRIPTIONS**

#### **DATA INPUTS**

#### A, B, C, D, E, F, G, H (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Parallel data inputs. Data on these inputs is stored in the input latch on the rising edge of the Latch Clock input.

#### S<sub>A</sub> (Pin 14)

Serial data input. Data on this input is shifted into the shift register on the rising edge of the Shift Clock input it Serial Shift/Parallel Load is high. Data on this input is ignored when Serial Shift/Parallel Load is low.

#### **CONTROL INPUTS**

#### Serial Shift/Parallel Load (Pin 13)

Shift register mode control. When a high level is applied to this pin, the shift register is allowed to serially shift data. When a low level is applied to this pin, the shift register accepts parallel data from the input latch, and serial shifting is inhibited.

#### Reset (Pin 10)

Asynchronous, Active—low shift register reset. A low level applied to this input resets the shift register to a low level, but does not change the data in the input latch.

#### Shift Clock (Pin 11)

Serial shift register clock. A low-to-high transition on this input shifts data on the Serial Data Input into the shift register and data in stage H is shifted out  $Q_H$ , being replaced by the data previously stored in stage G.

#### Latch Clock (Pin 12)

Latch clock. A low-to-high transition on this input loads the parallel data on inputs A-H into the input latch.

#### **OUTPUT**

#### **Q<sub>H</sub>** (Pin 9)

Serial data output. This pin is the output from the last stage of the shift register.

### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ )

|                                 |                                                                                |                          | Guaranteed Limit          |                            |                           |     |
|---------------------------------|--------------------------------------------------------------------------------|--------------------------|---------------------------|----------------------------|---------------------------|-----|
| Symbol                          | Parameter                                                                      | v <sub>cc</sub><br>v     | – 55 to<br>25°C           | ≤ <b>85</b> °C             | ≤ 125°C                   | Uni |
| t <sub>su</sub>                 | Minimum Setup Time, Parallel Data inputs A-H to Latch Clock (Figure 7)         | 2.0<br>3.0<br>4.5        | 70<br>40<br>15            | 80<br>45<br>19             | 90<br>50<br>24            | ns  |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Data Input S <sub>A</sub> to Shift Clock (Figure 8) | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13      | 16<br>80<br>45<br>19<br>16 | 90<br>50<br>24<br>20      | ns  |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Shift/Parallel Load to Shift Clock (Figure 9)       | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16       | 90<br>50<br>24<br>20      | ns  |
| t <sub>h</sub>                  | Minimum Hold Time, Latch Clock to Parallel Data Inputs A-H (Figure 7)          |                          | 15<br>10<br>2<br>2        | 20<br>15<br>3<br>3         | 30<br>25<br>5<br>4        | ns  |
| t <sub>h</sub>                  | Minimum Hold Time, Shift Clock to Serial Data Input S <sub>A</sub> (Figure 8)  | 2.0<br>3.0<br>4.5<br>6.0 | 2<br>2<br>2<br>2          | 2<br>2<br>2<br>2           | 2<br>2<br>2<br>2          | ns  |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Shift Clock (Figure 5)                | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16       | 90<br>50<br>24<br>20      | ns  |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Clock and Shift Clock (Figures 3 and 4)             | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>35<br>12<br>10      | 70<br>40<br>15<br>13       | 80<br>45<br>19<br>16      | ns  |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset<br>(Figure 5)                                       |                          | 60<br>35<br>12<br>10      | 70<br>40<br>15<br>13       | 80<br>45<br>19<br>16      | ns  |
| t <sub>w</sub>                  | Minimum Pulse Width, Serial Shift/Parallel Load<br>(Figure 6)                  | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>35<br>12<br>10      | 70<br>40<br>15<br>13       | 80<br>45<br>19<br>16      | ns  |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times (Figure 3)                                   | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400  | 1000<br>800<br>500<br>400 | ns  |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### **FUNCTION TABLE**

|                                                                                    |       | Inputs                         |                |                |                                   |                           |                   | Resulting Function                         |                          |  |
|------------------------------------------------------------------------------------|-------|--------------------------------|----------------|----------------|-----------------------------------|---------------------------|-------------------|--------------------------------------------|--------------------------|--|
| Operation                                                                          | Reset | Serial Shift/<br>Parallel Load | Latch<br>Clock | Shift<br>Clock | Serial<br>Input<br>S <sub>A</sub> | Parallel<br>Inputs<br>A-H | Latch<br>Contents | Shift<br>Register<br>Contents              | Output<br>Q <sub>H</sub> |  |
| Reset shift register                                                               | L     | Х                              | L, H,∕∖        | Х              | X                                 | Х                         | U                 | L                                          | L                        |  |
| Reset shift register; load parallel data into data latch                           | L     | Х                              |                | Х              | Х                                 | a-h                       | a-h               | L                                          | L                        |  |
| Load parallel data into data latch                                                 | Н     | Н                              |                | L,H, ∕         | Х                                 | a-h                       | a-h               | U                                          | U                        |  |
| Transfer latch contents to shift register                                          | Н     | L                              | L, H,∕∕        | Х              | Х                                 | Х                         | U                 | $LR_N \!\to\! SR_N$                        | LR <sub>H</sub>          |  |
| Contents of data latch and shift register are unchanged                            | Н     | Н                              | L, H, ∕        | L,H, ∕         | Х                                 | Х                         | U                 | U                                          | U                        |  |
| Load parallel data into data latch and shift register                              | Н     | L                              |                | Х              | Х                                 | a-h                       | a-h               | a-h                                        | h                        |  |
| Shift serial data into shift register                                              | Н     | Н                              | Х              |                | D                                 | Х                         | *                 | $SR_A = D;$<br>$SR_N \rightarrow SR_{N+1}$ | $SR_G \rightarrow SR_H$  |  |
| Load parallel data into data<br>latch and shift serial data<br>into shift register | Н     | Н                              |                |                | D                                 | a-h                       | a-h               | $SR_A = D;$<br>$SR_N \rightarrow SR_{N+1}$ | $SR_G \rightarrow SR_H$  |  |

LR = latch register contents SR = shift register contents \* = depends on latch clock input

a-h = data at parallel data inputs A-H D = data (L, H) at serial data input  $S_A$ 

U = remains unchanged

#### **SWITCHING WAVEFORMS**



Figure 3. (Serial Shift/Parallel Load = L)



Figure 4. (Serial Shift/Parallel Load = H)



Figure 5.



Figure 6.



Figure 7.



Figure 8.



Figure 9.



\*Includes all probe and jig capacitance

Figure 10. Test Circuit

#### **EXPANDED LOGIC DIAGRAM**



\*NOTE: Stages C thru G (not shown in detail) are identical to stages A and B above.

Figure 11. Extended Logic Diagram

#### **TIMING DIAGRAM**



Figure 12. Timing Diagram

#### **PACKAGE DIMENSIONS**

#### TSSOP-16 **DT SUFFIX** CASE 948F-01 **ISSUE B**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS.

  - FLASH. PROTRUSIONS OR GATE BURRS.
    MOLD FLASH OR GATE BURRS SHALL NOT
    EXCEED 0.15 (0.006) PER SIDE.
    4. DIMENSION B DOES NOT INCLUDE
    INTERLEAD FLASH OR PROTRUSION.
    INTERLEAD FLASH OR PROTRUSION SHALL
    NOT EXCEED 0.25 (0.010) PER SIDE.
    5. DIMENSION K DOES NOT INCLUDE
    DAMBAR PROTRUSION. ALLOWABLE
    DAMBAR PROTRUSION. SHALL BE 0.08
    (0.003) TOTAL IN EXCESS OF THE K
    DIMENSION AT MAXIMUM MATERIAL
    CONDITION. CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR

  - REFERENCE ONLY.

    7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INCHES    |       |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| С   |          | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65     | BSC    | 0.026 BSC |       |  |
| Н   | 0.18     | 0.28   | 0.007     | 0.011 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| Κ   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC |        | 0.252 BSC |       |  |
| M   | 0°       | 8°     | 0°        | 8 °   |  |

#### **SOLDERING FOOTPRINT**



#### **PACKAGE DIMENSIONS**

#### SOIC-16 D SUFFIX CASE 751B-05 ISSUE K



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M. 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS INCHES |       |           | HES   |  |
|-----|--------------------|-------|-----------|-------|--|
| DIM | MIN                | MAX   | MIN       | MAX   |  |
| Α   | 9.80               | 10.00 | 0.386     | 0.393 |  |
| В   | 3.80               | 4.00  | 0.150     | 0.157 |  |
| С   | 1.35               | 1.75  | 0.054     | 0.068 |  |
| D   | 0.35               | 0.49  | 0.014     | 0.019 |  |
| F   | 0.40               | 1.25  | 0.016     | 0.049 |  |
| G   | 1.27               | BSC   | 0.050 BSC |       |  |
| J   | 0.19               | 0.25  | 0.008     | 0.009 |  |
| K   | 0.10               | 0.25  | 0.004     | 0.009 |  |
| M   | 0°                 | 7°    | 0°        | 7°    |  |
| Р   | 5.80               | 6.20  | 0.229     | 0.244 |  |
| R   | 0.25               | 0.50  | 0.010     | 0.019 |  |

#### SOLDERING FOOTPRINT



ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative