

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Low-Voltage CMOS Octal Transparent Latch

## With 5 V-Tolerant Inputs and Outputs (3-State, Non-Inverting)

The MC74LCX373 is a high performance, non–inverting octal transparent latch operating from a 2.3 to 3.6 V supply. High impedance TTL compatible inputs significantly reduce current loading to input drivers while TTL compatible outputs offer improved switching noise performance. A  $V_{\rm I}$  specification of 5.5 V allows MC74LCX373 inputs to be safely driven from 5 V devices.

The MC74LCX373 contains 8 D–type latches with 3–state outputs. When the Latch Enable (LE) input is HIGH, data on the Dn inputs enters the latches. In this condition, the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH–to–LOW transition of LE. The 3–state standard outputs are controlled by the Output Enable  $(\overline{OE})$  input. When  $\overline{OE}$  is LOW, the standard outputs are enabled. When  $\overline{OE}$  is HIGH, the standard outputs are in the high impedance state, but this does not interfere with new data entering into the latches.

#### **Features**

- Designed for 2.3 to 3.6 V V<sub>CC</sub> Operation
- 5 V Tolerant Interface Capability With 5 V TTL Logic
- Supports Live Insertion and Withdrawal
- $I_{OFF}$  Specification Guarantees High Impedance When  $V_{CC} = 0 \text{ V}$
- LVTTL Compatible
- LVCMOS Compatible
- 24 mA Balanced Output Sink and Source Capability
- Near Zero Static Supply Current in all Three Logic States (10 μA)
   Substantially Reduces System Power Requirements
- Latchup Performance Exceeds 500 mA
- ESD Performance:
  - ♦ Human Body Model >2000 V
  - ♦ Machine Model >200 V
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



#### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAMS



SOIC-20 WB DW SUFFIX CASE 751D





TSSOP-20 DT SUFFIX CASE 948E



LCX373 = Specific Device Code A = Assembly Location

L, WL = Wafer Lot Y, YY = Year

W, WW = Work Week
G or ■ = Pb–Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.



Figure 1. Pinout (Top View)

#### **PIN NAMES**

| PINS  | FUNCTION              |  |
|-------|-----------------------|--|
| ŌĒ    | Output Enable Input   |  |
| LE    | Latch Enable Input    |  |
| D0-D7 | Data Inputs           |  |
| O0-O7 | 3-State Latch Outputs |  |



Figure 2. Logic Diagram

#### **TRUTH TABLE**

|    | INPUTS |    | OUTPUTS |                                                |
|----|--------|----|---------|------------------------------------------------|
| OE | LE     | Dn | On      | OPERATING MODE                                 |
| L  | H      | H  | H       | Transparent (Latch Disabled); Read Latch       |
| L  | H      | L  | L       |                                                |
| L  | L      | h  | H       | Latched (Latch Enabled) Read Latch             |
| L  | L      | I  | L       |                                                |
| L  | L      | Х  | NC      | Hold; Read Latch                               |
| Н  | L      | Х  | Z       | Hold; Disabled Outputs                         |
| H  | H      | H  | Z       | Transparent (Latch Disabled); Disabled Outputs |
| H  | H      | L  | Z       |                                                |
| H  | L      | h  | Z       | Latched (Latch Enabled); Disabled Outputs      |
| H  | L      | I  | Z       |                                                |

H = High Voltage Level

h = High Voltage Level One Setup Time Prior to the Latch Enable High-to-Low Transition

L = Low Voltage Level

= Low Voltage Level One Setup Time Prior to the Latch Enable High-to-Low Transition

NC = No Change, State Prior to the Latch Enable High-to-Low Transition

High or Low Voltage Level or Transitions are Acceptable

Z = High Impedance State

For I<sub>CC</sub> Reasons DO NOT FLOAT Inputs

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                        | Value                           | Condition                            | Units |
|------------------|----------------------------------|---------------------------------|--------------------------------------|-------|
| V <sub>CC</sub>  | DC Supply Voltage                | -0.5 to +7.0                    |                                      | V     |
| VI               | DC Input Voltage                 | $-0.5 \le V_1 \le +7.0$         |                                      | V     |
| Vo               | DC Output Voltage                | $-0.5 \le V_O \le +7.0$         | Output in 3-State                    | V     |
|                  |                                  | $-0.5 \le V_O \le V_{CC} + 0.5$ | Output in HIGH or LOW State (Note 1) | V     |
| I <sub>IK</sub>  | DC Input Diode Current           | <b>-50</b>                      | V <sub>I</sub> < GND                 | mA    |
| I <sub>OK</sub>  | DC Output Diode Current          | -50                             | V <sub>O</sub> < GND                 | mA    |
|                  |                                  | +50                             | V <sub>O</sub> > V <sub>CC</sub>     | mA    |
| I <sub>O</sub>   | DC Output Source/Sink Current    | ±50                             |                                      | mA    |
| I <sub>CC</sub>  | DC Supply Current Per Supply Pin | ±100                            |                                      | mA    |
| I <sub>GND</sub> | DC Ground Current Per Ground Pin | ±100                            |                                      | mA    |
| T <sub>STG</sub> | Storage Temperature Range        | -65 to +150                     |                                      | °C    |
| MSL              | Moisture Sensitivity             |                                 | Level 1                              |       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. I<sub>O</sub> absolute maximum rating must be observed.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                                                                                                                    | Min        | Тур                  | Max                 | Units |
|-----------------|------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|---------------------|-------|
| V <sub>CC</sub> | Supply Voltage Operating Data Retention Only                                                                                 | 2.0<br>1.5 | 2.5, 3.3<br>2.5, 3.3 | 3.6<br>3.6          | V     |
| VI              | Input Voltage                                                                                                                | 0          |                      | 5.5                 | V     |
| Vo              | Output Voltage<br>(HIGH or LOW State)<br>(3-State)                                                                           | 0          |                      | V <sub>CC</sub> 5.5 | V     |
| Гон             | HIGH Level Output Current  V <sub>CC</sub> = 3.0 V - 3.6 V  V <sub>CC</sub> = 2.7 V - 3.0 V  V <sub>CC</sub> = 2.3 V - 2.7 V |            |                      | -24<br>-12<br>-8    | mA    |
| l <sub>OL</sub> | LOW Level Output Current  V <sub>CC</sub> = 3.0 V - 3.6 V  V <sub>CC</sub> = 2.7 V - 3.0 V  V <sub>CC</sub> = 2.3 V - 2.7 V  |            |                      | +24<br>+12<br>+8    | mA    |
| T <sub>A</sub>  | Operating Free-Air Temperature                                                                                               | -40        |                      | +85                 | °C    |
| Δt/ΔV           | Input Transition Rise or Fall Rate, $V_{IN}$ from 0.8 V to 2.0 V, $V_{CC}$ = 3.0 V                                           | 0          |                      | 10                  | ns/V  |

#### DC ELECTRICAL CHARACTERISTICS

|                  |                                       |                                                                                                     | T <sub>A</sub> = -40°C |      |       |
|------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------|------|-------|
| Symbol           | Characteristic                        | Condition                                                                                           | Min                    | Max  | Units |
| $V_{IH}$         | HIGH Level Input Voltage (Note 2)     | $2.3 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$                                                 | 1.7                    |      | V     |
|                  |                                       | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V                                                                     | 2.0                    |      | 1     |
| $V_{IL}$         | LOW Level Input Voltage (Note 2)      | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V                                                                     |                        | 0.7  | V     |
|                  |                                       | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V                                                                     |                        | 0.8  |       |
| V <sub>OH</sub>  | HIGH Level Output Voltage             | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OL} = 100 \mu\text{A}$                | V <sub>CC</sub> – 0.2  |      | V     |
|                  |                                       | $V_{CC} = 2.3 \text{ V; } I_{OH} = -8 \text{ mA}$                                                   | 1.8                    |      |       |
|                  |                                       | $V_{CC} = 2.7 \text{ V}; I_{OH} = -12 \text{ mA}$                                                   | 2.2                    |      |       |
|                  |                                       | $V_{CC} = 3.0 \text{ V}; I_{OH} = -18 \text{ mA}$                                                   | 2.4                    |      |       |
|                  |                                       | $V_{CC} = 3.0 \text{ V}; I_{OH} = -24 \text{ mA}$                                                   | 2.2                    |      |       |
| V <sub>OL</sub>  | LOW Level Output Voltage              | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OL} = 100 \mu\text{A}$                |                        | 0.2  | V     |
|                  |                                       | V <sub>CC</sub> = 2.3 V; I <sub>OL</sub> = 8 mA                                                     |                        | 0.6  |       |
|                  |                                       | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 12 mA                                                    |                        | 0.4  |       |
|                  |                                       | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA                                                    |                        | 0.4  |       |
|                  |                                       | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 24 mA                                                    |                        | 0.55 |       |
| l <sub>OZ</sub>  | 3-State Output Current                | $V_{CC} = 3.6 \text{ V}, V_{IN} = V_{IH} \text{ or } V_{IL}, V_{OUT} = 0 \text{ to } 5.5 \text{ V}$ |                        | ±5   | μΑ    |
| I <sub>OFF</sub> | Power Off Leakage Current             | V <sub>CC</sub> = 0, V <sub>IN</sub> = 5.5 V or V <sub>OUT</sub> = 5.5 V                            |                        | 10   | μΑ    |
| I <sub>IN</sub>  | Input Leakage Current                 | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND                                             |                        | ±5   | μΑ    |
| I <sub>CC</sub>  | Quiescent Supply Current              | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND                                             |                        | 10   | μΑ    |
| $\Delta I_{CC}$  | Increase in I <sub>CC</sub> per Input | $2.3 \le V_{CC} \le 3.6 \text{ V}; V_{IH} = V_{CC} - 0.6 \text{ V}$                                 |                        | 500  | μΑ    |

<sup>2.</sup> These values of  $V_{\text{I}}$  are used to test DC electrical characteristics only.

#### AC CHARACTERISTICS ( $t_R = t_F = 2.5 \text{ ns}; R_L = 500 \Omega$ )

|                                      |                                                    |          |                       | Limits                                 |                   |            |                       |              |       |
|--------------------------------------|----------------------------------------------------|----------|-----------------------|----------------------------------------|-------------------|------------|-----------------------|--------------|-------|
|                                      |                                                    |          |                       | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ |                   |            |                       |              |       |
|                                      |                                                    |          | V <sub>CC</sub> = 3.3 | 3 V ± 0.3 V                            | V <sub>CC</sub> = | : 2.7 V    | V <sub>CC</sub> = 2.5 | V ± 0.2 V    |       |
|                                      |                                                    |          | C <sub>L</sub> =      | 50 pF                                  | C <sub>L</sub> =  | 50 pF      | C <sub>L</sub> =      | 30 pF        |       |
| Symbol                               | Parameter                                          | Waveform | Min                   | Max                                    | Min               | Max        | Min                   | Max          | Units |
| t <sub>PLH</sub>                     | Propagation Delay D <sub>n</sub> to O <sub>n</sub> | 1        | 1.5<br>1.5            | 8.0<br>8.0                             | 1.5<br>1.5        | 9.0<br>9.0 | 1.5<br>1.5            | 9.6<br>9.6   | ns    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>LE to O <sub>n</sub>          | 3        | 1.5<br>1.5            | 8.5<br>8.5                             | 1.5<br>1.5        | 9.5<br>9.5 | 1.5<br>1.5            | 10.5<br>10.5 | ns    |
| t <sub>PZH</sub>                     | Output Enable Time to HIGH and LOW Level           | 2        | 1.5<br>1.5            | 8.5<br>8.5                             | 1.5<br>1.5        | 9.5<br>9.5 | 1.5<br>1.5            | 10.5<br>10.5 | ns    |
| t <sub>PHZ</sub>                     | Output Disable Time From High and Low Level        | 2        | 1.5<br>1.5            | 7.5<br>7.5                             | 1.5<br>1.5        | 8.5<br>8.5 | 1.5<br>1.5            | 9.0<br>9.0   | ns    |
| t <sub>s</sub>                       | Setup Time, HIGH or LOW D <sub>n</sub> to LE       | 3        | 2.5                   |                                        | 2.5               |            | 4.0                   |              |       |
| t <sub>h</sub>                       | Hold Time, HIGH or LOW D <sub>n</sub> to LE        | 3        | 1.5                   |                                        | 1.5               |            | 2.0                   |              |       |
| t <sub>w</sub>                       | LE Pulse Width, HIGH                               | 3        | 3.3                   |                                        | 3.3               |            | 4.0                   |              |       |
| toshl<br>toslh                       | Output-to-Output Skew (Note 3)                     |          |                       | 1.0<br>1.0                             |                   |            |                       |              | ns    |

Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device.
 The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design.

#### **DYNAMIC SWITCHING CHARACTERISTICS**

|                  |                                     |                                                                                                                                                                                                                             | T,  | A = +25°     | С   |       |
|------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----|-------|
| Symbol           | Characteristic                      | Condition                                                                                                                                                                                                                   | Min | Тур          | Max | Units |
| V <sub>OLP</sub> | Dynamic LOW Peak Voltage (Note 4)   | $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V} $ $V_{CC} = 2.5 \text{ V}, C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{ V}, V_{IL} = 0 \text{ V}$                                    |     | 0.8<br>0.6   |     | V     |
| V <sub>OLV</sub> | Dynamic LOW Valley Voltage (Note 4) | $\begin{array}{c} V_{CC} = 3.3 \text{ V, } C_L = 50 \text{ pF, } V_{IH} = 3.3 \text{ V, } V_{IL} = 0 \text{ V} \\ V_{CC} = 2.5 \text{ V, } C_L = 30 \text{ pF, } V_{IH} = 2.5 \text{ V, } V_{IL} = 0 \text{ V} \end{array}$ |     | -0.8<br>-0.6 |     | V     |

<sup>4.</sup> Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH-to-LOW or LOW-to-HIGH. The remaining output is measured in the LOW state.

#### **CAPACITIVE CHARACTERISTICS**

| Symbol           | Parameter                     | Condition                                                           | Typical | Units |
|------------------|-------------------------------|---------------------------------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance             | $V_{CC} = 3.3 \text{ V}, V_I = 0 \text{ V or } V_{CC}$              | 7       | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance      | $V_{CC} = 3.3 \text{ V}, V_I = 0 \text{ V or } V_{CC}$              | 8       | pF    |
| C <sub>PD</sub>  | Power Dissipation Capacitance | 10 MHz, $V_{CC} = 3.3 \text{ V}$ , $V_{I} = 0 \text{ V or } V_{CC}$ | 25      | pF    |



 $\begin{aligned} & \textbf{WAVEFORM 1 - PROPAGATION DELAYS} \\ & t_R = t_F = 2.5 \text{ ns, } 10\% \text{ to } 90\%; f = 1 \text{ MHz; } t_W = 500 \text{ ns} \end{aligned}$ 



WAVEFORM 2 – OUTPUT ENABLE AND DISABLE TIMES  $t_R = t_F = 2.5 \text{ ns}$ , 10% to 90%; f = 1 MHz;  $t_W = 500 \text{ ns}$ 



|          | V <sub>CC</sub>         |                         |                          |  |  |  |
|----------|-------------------------|-------------------------|--------------------------|--|--|--|
| Symbol   | 3.3 V $\pm$ 0.3 V       | 2.7 V                   | 2.5 V $\pm$ 0.2 V        |  |  |  |
| Vmi      | 1.5 V                   | 1.5 V                   | V <sub>CC</sub> /2       |  |  |  |
| Vmo      | 1.5 V                   | 1.5 V                   | V <sub>CC</sub> /2       |  |  |  |
| $V_{HZ}$ | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.15 V |  |  |  |
| $V_{LZ}$ | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 015 V  |  |  |  |

### WAVEFORM 3 – LE to On PROPAGATION DELAYS, LE MINIMUM PULSE WIDTH, Dn to LE SETUP AND HOLD TIMES

 $t_R$  =  $t_F$  = 2.5 ns, 10% to 90%; f = 1 MHz;  $t_W$  = 500 ns except when noted

Figure 3. AC Waveforms



| TEST                                                       | SWITCH                                                                             |
|------------------------------------------------------------|------------------------------------------------------------------------------------|
| t <sub>PLH</sub> , t <sub>PHL</sub>                        | Open                                                                               |
| t <sub>PZL</sub> , t <sub>PLZ</sub>                        | 6 V at $V_{CC} = 3.3 \pm 0.3 \text{ V}$<br>6 V at $V_{CC} = 2.5 \pm 0.2 \text{ V}$ |
| Open Collector/Drain t <sub>PLH</sub> and t <sub>PHL</sub> | 6 V                                                                                |
| t <sub>PZH</sub> , t <sub>PHZ</sub>                        | GND                                                                                |

 $C_L$  = 50 pF at  $V_{CC}$  = 3.3 ± 0.3 V or equivalent (includes jig and probe capacitance)  $C_L$  = 30 pF at  $V_{CC}$  = 2.5 ± 0.2 V or equivalent (includes jig and probe capacitance)  $R_L$  =  $R_1$  = 500  $\Omega$  or equivalent

 $R_T = Z_{OUT}$  of pulse generator (typically 50  $\Omega$ )

**Figure 4. Test Circuit** 

#### **ORDERING INFORMATION**

| Device            | Package                 | Shipping <sup>†</sup> |
|-------------------|-------------------------|-----------------------|
| MC74LCX373DWR2G   | SOIC-20 WB<br>(Pb-Free) | 1000 Tape & Reel      |
| MC74LCX373DTG     | TSSOP-20<br>(Pb-Free)   | 75 Units / Rail       |
| MC74LCX373DTR2G   | TSSOP-20<br>(Pb-Free)   | 2500 Tape & Reel      |
| NLV74LCX373DTR2G* | TSSOP-20<br>(Pb-Free)   | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP

Capable.

#### **PACKAGE DIMENSIONS**

#### TSSOP-20 **DT SUFFIX** CASE 948E-02 ISSUE C



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION:

  - MILLIMETER.
    3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- SIDE.
  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
  6. TERMINAL NUMBERS ARE SHOWN
- CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN
  FOR REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE
  DETERMINED AT DATUM PLANE –W–.

|     | MILLIN | IETERS             | INC       | HES   |
|-----|--------|--------------------|-----------|-------|
| DIM | MIN    | MAX                | MIN       | MAX   |
| Α   | 6.40   | 6.60               | 0.252     | 0.260 |
| В   | 4.30   | 4.50               | 0.169     | 0.177 |
| С   |        | 1.20               |           | 0.047 |
| D   | 0.05   | 0.15               | 0.002     | 0.006 |
| F   | 0.50   | 0.75               | 0.020     | 0.030 |
| G   | 0.65   | BSC                | 0.026 BSC |       |
| Н   | 0.27   | 0.37               | 0.011     | 0.015 |
| J   | 0.09   | 0.20               | 0.004     | 0.008 |
| J1  | 0.09   | 0.16               | 0.004     | 0.006 |
| K   | 0.19   | 0.30               | 0.007     | 0.012 |
| K1  | 0.19   | 0.25               | 0.007     | 0.010 |
| L   | 6.40   | 6.40 BSC 0.252 BSC |           | BSC   |
| М   | 0°     | 8°                 | 0°        | 8°    |

#### **SOLDERING FOOTPRINT**



#### PACKAGE DIMENSIONS

#### SOIC-20 WB CASE 751D-05 ISSUE G



#### NOTES

- DIMENSIONS ARE IN MILLIMETERS.
  INTERPRET DIMENSIONS AND TOLERANCES
  PER ASME Y14.5M, 1994.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. MAXIMOM MOLD FRO TRUSION 0.15 FER SID DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |
|-----|-------------|-------|
| DIM | MIN         | MAX   |
| Α   | 2.35        | 2.65  |
| A1  | 0.10        | 0.25  |
| В   | 0.35        | 0.49  |
| С   | 0.23        | 0.32  |
| D   | 12.65       | 12.95 |
| Е   | 7.40        | 7.60  |
| е   | 1.27 BSC    |       |
| Н   | 10.05       | 10.55 |
| h   | 0.25        | 0.75  |
| Ĺ   | 0.50        | 0.90  |
| θ   | 0 °         | 7 °   |

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

Phone: 81–3–5817–1050