Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter # with LSTTL-Compatible Inputs The MC74VHC259 is an 8-bit Addressable Latch fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL devices while maintaining CMOS low power dissipation. The VHC259 is designed for general purpose storage applications in digital systems. The device has four modes of operation as shown in the mode selection table.. In the addressable latch mode, the data on Data In is written into the addressed latch. The addressed latch follows the data input with all non–addressed latches remaining in their previous states. In the memory mode, all latches remain in their previous state and are unaffected by the Data or Address inputs. In the one–of–eight decoding or demultiplexing mode, the addressed output follows the state of Data In with all other outputs in the LOW state. In the Reset mode, all outputs are LOW and unaffected by the address and data inputs. When operating the VHC259 as an addressable latch, changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode. The MC74VHC259 input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage. This allows the MC74VHC259 to be used to interface 5 V circuits to 3 V circuits. - High Speed: $t_{PD} = 7.6 \text{ ns (Typ)}$ at $V_{CC} = 5 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A \text{ (Max)}$ at $T_A = 25^{\circ}\text{C}$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - $\bullet$ CMOS–Compatible Outputs: $V_{OH} > 0.8 V_{CC}$ ; $V_{OL} < 0.1 V_{CC}$ @Load - Power Down Protection Provided on Inputs and Outputs - Balanced Propagation Delays - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: HBM > 2000 V Figure 1. Pin Assignment # ON Semiconductor™ http://onsemi.com #### MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F SOIC EIAJ-16 M SUFFIX CASE 966 A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week # **ORDERING INFORMATION** | Device | Package | Shipping | |----------------|-----------------|-----------------| | MC74VHC259D | SOIC-16 | 48 Units/Rail | | MC74VHC259DR2 | SOIC-16 | 2500 Units/Reel | | MC74VHC259DT | TSSOP-16 | 96 Units/Rail | | MC74VHC259DTR2 | TSSOP-16 | 2500 Units/Reel | | MC74VHC259M | SOIC<br>EIAJ-16 | 50 Units/Rail | | MC74VHC259MEL | SOIC<br>EIAJ-16 | 2000 Units/Reel | Figure 2. Logic Diagram Figure 3. IEC Logic Symbol # **LATCH SELECTION TABLE** | Addr | ess Ir | nputs | Latch | |------|--------|-------|-----------| | С | В | Α | Addressed | | L | L | L | Q0 | | L | L | Н | Q1 | | L | Н | L | Q2 | | L | Н | Н | Q3 | | Н | L | L | Q4 | | Н | L | Н | Q5 | | Н | Н | L | Q6 | | Н | Н | Н | Q7 | # **MODE SELECTION TABLE** | Enable | Reset | Mode | |--------|-------|----------------------| | L | Н | Addressable Latch | | Н | Н | Memory | | L | L | 8-Line Demultiplexer | | Н | L | Reset | Figure 4. Expanded Logic Diagram # MAXIMUM RATINGS (Note 1.) | Symbol | Pi | arameter | Value | Unit | |-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | Digital Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | Input Diode Current | | -20 | mA | | lok | Output Diode Current | | ±20 | mA | | l <sub>OUT</sub> | DC Output Current, per Pin | | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air | SOIC Package<br>TSSOP | 200<br>180 | mW | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2.)<br>Machine Model (Note 3.)<br>Charged Device Model (Note 4.) | >2000<br>>200<br>>2000 | V | | I <sub>LATCH-UP</sub> | Latch-Up Performance | Above V <sub>CC</sub> and Below GND at 125°C (Note 5.) | ±300 | mA | | $\theta_{\sf JA}$ | Thermal Resistance, Junction to Ambie | nt SOIC Package TSSOP | 143<br>164 | °C/W | <sup>1.</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. # RECOMMENDED OPERATING CONDITIONS | Symbol | Characteristics | Min | Max | Unit | | |---------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------|-------------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 5.5 | V | | | V <sub>IN</sub> | DC Input Voltage | 0 | 5.5 | V | | | V <sub>OUT</sub> | DC Output Voltage | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range, all Package Types | | <b>-</b> 55 | 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0 | 20 | ns/V | # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 5. Failure Rate vs. Time Junction Temperature <sup>2.</sup> Tested to EIA/JESD22-A114-A <sup>3.</sup> Tested to EIA/JESD22-A115-A <sup>4.</sup> Tested to JESD22-C101-A <sup>5.</sup> Tested to EIA/JESD78 # **DC CHARACTERISTICS** (Voltages Referenced to GND) | | | | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | | –55°C ≤ T | | | |-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|-------------------|-----------------------------|-----------------------------|-----------------------------|------| | Symbol | Parameter | Condition | (V) | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage | | 2.0<br>3.0to 5.5 | 1.5<br>V <sub>CCX</sub> 0.7 | | | 1.5<br>V <sub>CCX</sub> 0.7 | | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | | 2.0<br>3.0to 5.5 | | | 0.5<br>V <sub>CCX</sub> 0.3 | | 0.5<br>V <sub>CCX</sub> 0.3 | ٧ | | V <sub>OH</sub> | Maximum High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.8 | | V | | V <sub>OL</sub> | Maximum Low–Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $\begin{aligned} &V_{IN} = V_{IH} \text{ or } V_{IL} \\ &I_{OL} = 4 \text{ mA} \\ &I_{OL} = 8 \text{ mA} \end{aligned}$ | 3.0<br>4.5 | | 0.36<br>0.36 | | | 0.44<br>0.44 | V | | I <sub>IN</sub> | Input Leakage Current | $V_{IN} = 5.5 \text{ V or GND}$ | 0 to 5.5 | | | ±0.1 | | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | 5.5 | | | 4.0 | _ | 40.0 | μА | # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> ≤ | 85°C | | ≤T <sub>A</sub> ≤<br>5°C | | | |----------------------------------------|----------------------------------------------|--------------------------|------------------------------|-----------------------|------------|------------------|------------|--------------|--------------------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum<br>Propagation Delay, | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.0<br>8.5 | 8.5<br>12.5 | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0 | 11.5<br>14.5 | ns | | | Data to Output<br>(Figures 6 and 11) | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.9<br>7.0 | 8.0<br>10.0 | 1.0<br>1.0 | 9.5<br>11.5 | 1.0<br>1.0 | 9.5<br>11.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Address Select to | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.0<br>8.5 | 8.5<br>12.5 | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0 | 11.5<br>14.5 | ns | | | Output<br>(Figures 7 and 11) | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.9<br>7.0 | 8.0<br>10.0 | 1.0<br>1.0 | 9.5<br>11.5 | 1.0<br>1.0 | 9.5<br>11.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum<br>Propagation Delay, | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.0<br>8.5 | 8.5<br>12.5 | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0 | 11.5<br>14.5 | ns | | | Enable to Output (Figures 8 and 11) | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.9<br>7.0 | 8.0<br>10.0 | 1.0<br>1.0 | 9.5<br>11.5 | 1.0<br>1.0 | 9.5<br>11.5 | | | t <sub>PHL</sub> | Maximum<br>Propagation Delay, | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.0<br>8.5 | 8.5<br>12.5 | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0 | 11.5<br>14.5 | ns | | | Reset to Output<br>(Figures 9 and 11) | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.9<br>7.0 | 8.0<br>10.0 | 1.0<br>1.0 | 9.5<br>11.5 | 1.0<br>1.0 | 9.5<br>11.5 | | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | | 6 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | |-----------------|-----------------------------------------|----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 6.) | 30 | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC} \cdot C_{PD}$ is used to determine the no–load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . # **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ns}$ ) | | | | T <sub>A</sub> = 25°C | | <b>T</b> <sub>A</sub> = ≤ 85°C | | <b>T</b> <sub>A</sub> = ≤ 125°C | | | | |--------------------------------|-----------------------------------------------|--------------------------|-----------------------|-----|--------------------------------|-----|---------------------------------|-----|-----|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Min | Max | Min | Max | Unit | | t <sub>w</sub> | Minimum Pulse Width, Reset or Enable | $V_{CC} = 3.3 \pm 0.3 V$ | 5.0 | | | 5.5 | | 5.5 | | ns | | | (Figure 10) | $V_{CC} = 5.0 \pm 0.5 V$ | 5.0 | | | 5.5 | | 5.5 | | | | t <sub>su</sub> | Minimum Setup Time, Address or Data to Enable | $V_{CC} = 3.3 \pm 0.3 V$ | 4.5 | | | 4.5 | | 4.5 | | ns | | | (Figure 10) | $V_{CC} = 5.0 \pm 0.5 V$ | 3.0 | | | 3.0 | | 3.0 | | | | t <sub>h</sub> | Minimum Hold Time, Enable to Address or Data | $V_{CC} = 3.3 \pm 0.3 V$ | 2.0 | | | 2.0 | | 2.0 | | ns | | | (Figure 8 or 9) | $V_{CC} = 5.0 \pm 0.5 V$ | 2.0 | | | 2.0 | | 2.0 | | | | t <sub>r,</sub> t <sub>f</sub> | Maximum Input, Rise and Fall Times | $V_{CC} = 3.3 \pm 0.3 V$ | | | 400 | | 300 | | 300 | ns | | | (Figure 6) | $V_{CC} = 5.0 \pm 0.5 V$ | | | 200 | | 100 | | 100 | | Figure 6. Switching Waveform Figure 7. Switching Waveform $\nu_{\text{CC}}$ **GND** $V_{\text{CC}}$ GND Figure 8. Switching Waveform Figure 9. Switching Waveform \*Includes all probe and jig capacitance Figure 10. Switching Waveform Figure 11. Test Circuit #### PACKAGE DIMENSIONS # SOIC-16 **D SUFFIX** CASE 751B-05 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMILIM MATERIAL CONDITION. MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|------------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 0.054 | | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### TSSOP-16 **DT SUFFIX** CASE 948F-01 **ISSUE O** 16X K REF - IOLES: Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 - (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED - PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | MILLIMETERS INC | | | |-----|--------|-----------------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | C | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 | BSC | | M | 0° | 8° | 0° | 8° | # PACKAGE DIMENSIONS #### SOIC EIAJ-16 **M SUFFIX** CASE 966-01 **ISSUE O** #### NOTES - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | MILLIMETERS | | INCHES | | |----------------|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes ON Semiconductor and ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any licenses under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada #### N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT) **English** Email: ONlit@hibbertco.com #### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland #### **CENTRAL/SOUTH AMERICA:** Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support **Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031 Phone: 81-3-5740-2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.