# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## Freescale Semiconductor

Data Sheet: Technical Data

Document Number: MCIMX35SR2CEC Rev. 10, 06/2012







Package Information Plastic Package Case 5284 17 x 17 mm, 0.8 mm Pitch

#### Ordering Information

See Table 1 on page 3 for ordering information.

## i.MX35 Applications Processors for Industrial and Consumer Products

## 1 Introduction

The i.MX353 and the i.MX357 multimedia applications processors represent the next generation of ARM11 products with the right performance and integration to address applications within the industrial and consumer markets for applications such as HMI and display controllers. Unless otherwise specified, the material in this data sheet is applicable to both the i.MX353 and i.MX357 devices and referred to singularly throughout this document as i.MX35 or MCIMX35. The i.MX353 devices do not include a graphics processing unit (GPU). For information on i.MX35 devices for automotive applications, please refer to document number, MCIMX35SR2AEC.

The i.MX35 processor takes advantage of the ARM1136JF-S<sup>TM</sup> core running at 532 MHz that is boosted by a multi-level cache system and integrated features such as LCD controller, Ethernet, and graphics acceleration for creating rich user interfaces.

The i.MX35 supports connections to various types of external memories, such as SDRAM, mobile DDR, and DDR2, SLC and MCL NAND Flash, NOR Flash and

| 1. | Intro | duction                                               |
|----|-------|-------------------------------------------------------|
|    | 1.1.  | Features                                              |
|    | 1.2   | Ordering Information                                  |
|    | 1.3.  | Block Diagram                                         |
| 2  | Fund  | tional Description and Application Information 4      |
|    | 2.1.  | Application Processor Domain Overview5                |
|    | 2.2.  | Shared Domain Overview                                |
|    | 2.3.  | Advanced Power Management Overview6                   |
|    | 2.4.  | ARM11 Microprocessor Core                             |
|    | 2.5.  | Module Inventory                                      |
| З. | Sign  | al Descriptions: Special Function Related Pins 12     |
| 4. | Elec  | trical Characteristics                                |
|    | 4.1.  | i.MX35 Chip-Level Conditions                          |
|    | 4.2.  | Power Modes                                           |
|    | 4.3.  | Supply Power-Up/Power-Down Requirements and           |
|    |       | Restrictions                                          |
|    | 4.4.  | Reset Timing                                          |
|    | 4.5.  | Power Characteristics                                 |
|    | 4.6.  | Thermal Characteristics                               |
|    | 4.7.  | I/O Pin DC Electrical Characteristics                 |
|    | 4.8.  | I/O Pin AC Electrical Characteristics                 |
|    | 4.9.  | Module-Level AC Electrical Specifications29           |
| 5. | Pack  | age Information and Pinout                            |
|    | 5.1.  | MAPBGA Production Package 1568-01, $17 \times 17$ mm, |
|    |       | 0.8 Pitch                                             |
|    | 5.2.  | MAPBGA Signal Assignments                             |
| 6. | Prod  | uct Documentation                                     |
| 7. | Revi  | sion History                                          |





SRAM. The devices can be connected to a variety of external devices such as USB 2.0 OTG, ATA, MMC/SDIO, and Compact Flash.

## 1.1 Features

It provides low-power solutions for applications demanding high-performance multimedia and graphics.

The i.MX35 is based on the ARM1136 platform, which has the following features:

- ARM1136JF-S processor, version r1p3
- 16-Kbyte L1 instruction cache
- 16-Kbyte L1 data cache
- 128-Kbyte L2 cache, version r0p4
- 128 Kbytes of internal SRAM
- Vector floating point unit (VFP11)

To boost multimedia performance, the following hardware accelerators are integrated:

- Image processing unit (IPU)
- OpenVG 1.1 graphics processing unit (GPU) (not available for the MCIMX351)

The MCIMX35 provides the following interfaces to external devices (some of these interfaces are muxed and not available simultaneously):

- 2 controller area network (CAN) interfaces
- 2 SDIO/MMC interfaces, 1 SDIO/CE-ATA interface (CE-ATA is not available for the MCIMX351)
- 32-bit mobile DDR, DDR2 (4-bank architecture), and SDRAM (up to 133 MHz)
- 2 configurable serial peripheral interfaces (CSPI) (up to 52 Mbps each)
- Enhanced serial audio interface (ESAI)
- 2 synchronous serial interfaces (SSI)
- Ethernet MAC 10/100 Mbps
- 1 USB 2.0 host with ULPI interface or internal full-speed PHY. Up to 480 Mbps if external HS PHY is used.
- 1 USB 2.0 OTG (up to 480 Mbps) controller with internal high-speed OTG PHY
- Flash controller—MLC/SLC NAND and NOR
- GPIO with interrupt capabilities
- 3 I<sup>2</sup>C modules (up to 400 Kbytes each)
- JTAG
- Key pin port
- Asynchronous sample rate converter (ASRC)
- 1-Wire
- Parallel camera sensor (4/8/10/16-bit data port for video color models: YCC, YUV, 30 Mpixels/s)
- Parallel display (primary up to 24-bit, 1024 x 1024)
- Parallel ATA (up to 66 Mbytes) (not available for the MCIMX351)

- PWM
- SPDIF transceiver
- 3 UART (up to 4.0 Mbps each)

## 1.2 Ordering Information

Table 1 provides the ordering information for the i.MX35 processors for consumer and industrial applications.

| Description | Part Number   | Silicon<br>Revision | Package <sup>1</sup> | Speed   | Operating<br>Temperature<br>Range (°C) | Signal Ball<br>Map<br>Locations | Ball Map |
|-------------|---------------|---------------------|----------------------|---------|----------------------------------------|---------------------------------|----------|
| i.MX353     | MCIMX353CVM5B | 2.0                 | 5284                 | 532 MHz | -40 to 85                              | Table 94                        | Table 96 |
| i.MX353     | MCIMX353DVM5B | 2.0                 | 5284                 | 532 MHz | -20 to 70                              | Table 94                        | Table 96 |
| i.MX357     | MCIMX357CVM5B | 2.0                 | 5284                 | 532 MHz | -40 to 85                              | Table 94                        | Table 96 |
| i.MX357     | MCIMX357DVM5B | 2.0                 | 5284                 | 532 MHz | –20 to 70                              | Table 94                        | Table 96 |
| i.MX353     | MCIMX353CJQ5C | 2.1                 | 5284                 | 532MHz  | -40 to 85                              | Table 95                        | Table 97 |
| i.MX353     | MCIMX353DJQ5C | 2.1                 | 5284                 | 532MHz  | -20 to 70                              | Table 95                        | Table 97 |
| i.MX357     | MCIMX357CJQ5C | 2.1                 | 5284                 | 532MHz  | -40 to 85                              | Table 95                        | Table 97 |
| i.MX357     | MCIMX357DJQ5C | 2.1                 | 5284                 | 532MHz  | -20 to 70                              | Table 95                        | Table 97 |

Table 1. Ordering Information

<sup>1</sup> Case 5284 is RoHS-compliant, lead-free, MSL = 3, 1.

The ball map for silicon revision 2.1 is different than the ballmap for silicon revision 2.0. The layout for each revision is not compatible, so it is important that the correct ballmap be used to implement the layout. See Section 5, "Package Information and Pinout."

Table 2 shows the functional differences between the different parts in the i.MX35 family.

| Module      | MCIMX351 | MCIMX353 | MCIMX355 | MCIMX356 | MCIMX357 |
|-------------|----------|----------|----------|----------|----------|
| I2C (3)     | Yes      | Yes      | Yes      | Yes      | Yes      |
| CSPI (2)    | Yes      | Yes      | Yes      | Yes      | Yes      |
| SSI/I2S (2) | Yes      | Yes      | Yes      | Yes      | Yes      |
| ESAI        | Yes      | Yes      | Yes      | Yes      | Yes      |
| SPDIF I/O   | Yes      | Yes      | Yes      | Yes      | Yes      |
| USB HS Host | Yes      | Yes      | Yes      | Yes      | Yes      |
| USB OTG     | Yes      | Yes      | Yes      | Yes      | Yes      |
| FlexCAN (2) | Yes      | Yes      | Yes      | Yes      | Yes      |
| MLB         | Yes      | Yes      | Yes      | Yes      | Yes      |

Table 2. Functional Differences in the i.MX35 Parts

| Module                                                                                                                                  | MCIMX351 | MCIMX353 | MCIMX355 | MCIMX356 | MCIMX357 |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|
| Ethernet                                                                                                                                | Yes      | Yes      | Yes      | Yes      | Yes      |
| 1-Wire                                                                                                                                  | Yes      | Yes      | Yes      | Yes      | Yes      |
| КРР                                                                                                                                     | Yes      | Yes      | Yes      | Yes      | Yes      |
| SDIO/MMC (2)                                                                                                                            | Yes      | Yes      | Yes      | Yes      | Yes      |
| SDIO/Memory Stick                                                                                                                       | Yes      | Yes      | Yes      | Yes      | Yes      |
| External Memory Controller (EMC)                                                                                                        | Yes      | Yes      | Yes      | Yes      | Yes      |
| JTAG                                                                                                                                    | Yes      | Yes      | Yes      | Yes      | Yes      |
| PATA                                                                                                                                    | —        | Yes      | Yes      | Yes      | Yes      |
| CE-ATA                                                                                                                                  | —        | Yes      | Yes      | Yes      | Yes      |
| Image Processing Unit (IPU) (inversion<br>and rotation, pre- and post-processing,<br>camera interface, blending, display<br>controller) | _        | Yes      | Yes      | Yes      | Yes      |
| Open VG graphics acceleration (GPU)                                                                                                     | —        | Yes      | —        | Yes      | Yes      |

Table 2. Functional Differences in the i.MX35 Parts (continued)

## 1.3 Block Diagram

Figure 1 is the i.MX35 simplified interface block diagram.



Figure 1. i.MX35 Simplified Interface Block Diagram

## 2 Functional Description and Application Information

The i.MX35 consists of the following major subsystems:

- ARM1136 Platform—AP domain
- SDMA Platform and EMI—Shared domain

## 2.1 Application Processor Domain Overview

The applications processor (AP) and its domain are responsible for running the operating system and applications software, providing the user interface, and supplying access to integrated and external peripherals. The AP domain is built around an ARM1136JF-S core with 16-Kbyte instruction and data L1 caches, an MMU, a 128-Kbyte L2 cache, a multiported crossbar switch, and advanced debug and trace interfaces.

The i.MX35 core is intended to operate at a maximum frequency of 532 MHz to support the required multimedia use cases. Furthermore, an image processing unit (IPU) is integrated into the AP domain to offload the ARM11 core from performing functions such as color space conversion, image rotation and scaling, graphics overlay, and pre- and post-processing.

The functionality of AP Domain peripherals includes the user interface; the connectivity, display, security, and memory interfaces; and 128 Kbytes of multipurpose SRAM.

## 2.2 Shared Domain Overview

The shared domain is composed of the shared peripherals, a smart DMA engine (SDMA) and a number of miscellaneous modules. For maximum flexibility, some peripherals are directly accessible by the SDMA engine.

The i.MX35 has a hierarchical memory architecture including L1 caches and a unified L2 cache. This reduces the bandwidth demands for the external bus and external memory. The external memory subsystem supports a flexible external memory system, including support for SDRAM (SDR, DDR2 and mobile DDR) and NAND Flash.

## 2.3 Advanced Power Management Overview

To address the continuing need to reduce power consumption, the following techniques are incorporated in the i.MX35:

- Clock gating
- Power gating
- Power-optimized synthesis
- Well biasing

The insertion of gating into the clock paths allows unused portions of the chip to be disabled. Because static CMOS logic consumes only leakage power, significant power savings can be realized.

"Well biasing" is applying a voltage that is greater than  $V_{DD}$  to the nwells, and one that is lower than  $V_{SS}$  to the pwells. The effect of applying this well back bias voltage reduces the subthreshold channel leakage. For the 90-nm digital process, it is estimated that the subthreshold leakage is reduced by a factor of ten over the nominal leakage. Additionally, the supply voltage for internal logic can be reduced from 1.4 V to 1.22 V.

## 2.4 ARM11 Microprocessor Core

The CPU of the i.MX35 is the ARM1136JF-S core, based on the ARM v6 architecture. This core supports the ARM Thumb<sup>®</sup> instruction sets, features Jazelle<sup>®</sup> technology (which enables direct execution of Java byte codes) and a range of SIMD DSP instructions that operate on 16-bit or 8-bit data values in 32-bit registers.

The ARM1136JF-S processor core features are as follows:

- Integer unit with integral  $EmbeddedICE^{TM}$  logic
- Eight-stage pipeline

- Branch prediction with return stack
- Low-interrupt latency
- Instruction and data memory management units (MMUs), managed using micro TLB structures backed by a unified main TLB
- Instruction and data L1 caches, including a non-blocking data cache with hit-under-miss
- Virtually indexed/physically addressed L1 caches
- 64-bit interface to both L1 caches
- Write buffer (bypassable)
- High-speed Advanced Micro Bus Architecture (AMBA)<sup>TM</sup> L2 interface
- Vector floating point co-processor (VFP) for 3D graphics and hardware acceleration of other floating-point applications
- $ETM^{TM}$  and JTAG-based debug support

Table 3 summarizes information about the i.MX35 core.

#### Table 3. i.MX35 Core

| Core                | Core                | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Integrated Memory                                                                                                                         |
|---------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Acronym             | Name                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Features                                                                                                                                  |
| ARM11 or<br>ARM1136 | ARM1136<br>Platform | The ARM1136 <sup>™</sup> platform consists of the ARM1136JF-S core, the ETM real-time debug modules, a 6 × 5 multi-layer AHB crossbar switch (MAX), and a vector floating processor (VFP).<br>The i.MX35 provides a high-performance ARM11 microprocessor core and highly integrated system functions. The ARM Application Processor (AP) and other subsystems address the needs of the personal, wireless, and portable product market with integrated peripherals, advanced processor core, and | <ul> <li>16-Kbyte<br/>instruction cache</li> <li>16-Kbyte data<br/>cache</li> <li>128-Kbyte L2<br/>cache</li> <li>32-Kbyte ROM</li> </ul> |

## 2.5 Module Inventory

Table 4 shows an alphabetical listing of the modules in the MCIMX35. For extended descriptions of the modules, see the MCIMX35 reference manual.

| Block<br>Mnemonic | Block Name                               | Domain <sup>1</sup> | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                    |
|-------------------|------------------------------------------|---------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-WIRE            | 1-Wire<br>interface                      | ARM                 | ARM1136<br>platform<br>peripherals | 1-Wire provides the communication line to a 1-Kbit add-only memory. the interface can send or receive 1 bit at a time.                                                                                                                                                                                                               |
| ASRC              | Asynchronous<br>sample rate<br>converter | SDMA                | Connectivity<br>peripherals        | The ASRC is designed to convert the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. It supports a concurrent sample rate conversion of about –120 dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. |

#### Table 4. Digital and Analog Modules

| Block<br>Mnemonic | Block Name                                        | Domain <sup>1</sup> | Subsystem                       | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|---------------------------------------------------|---------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ATA               | ATA module                                        | SDMA                | Connectivity peripherals        | The ATA block is an AT attachment host interface. Its main use is to interface with IDE hard disk drives and ATAPI optical disk drives. It interfaces with the ATA device over a number of ATA signals.                                                                                                                                                                                                                                 |
| AUDMUX            | Digital audio<br>mux                              | ARM                 | Multimedia<br>peripherals       | The AUDMUX is a programmable interconnect for voice, audio, and<br>synchronous data routing between host serial interfaces (SSIs) and<br>peripheral serial interfaces (audio codecs). The AUDMUX has two<br>sets of interfaces: internal ports to on-chip peripherals and external<br>ports to off-chip audio devices. Data is routed by configuring the<br>appropriate internal and external ports.                                    |
| CAN(2)            | CAN module                                        | ARM                 | Connectivity peripherals        | The CAN protocol is primarily designed to be used as a vehicle serial data bus running at 1 Mbps.                                                                                                                                                                                                                                                                                                                                       |
| ССМ               | Clock control<br>module                           | ARM                 | Clocks                          | This block generates all clocks for the peripherals in the SDMA platform. The CCM also manages ARM1136 platform low-power modes (WAIT, STOP), disabling peripheral clocks appropriately for power conservation, and provides alternate clock sources for the ARM1136 and SDMA platforms.                                                                                                                                                |
| CSPI(2)           | Configurable<br>serial<br>peripheral<br>interface | SDMA,<br>ARM        | Connectivity<br>peripherals     | This module is a serial interface equipped with data FIFOs; each master/slave-configurable SPI module is capable of interfacing to both serial port interface master and slave devices. The CSPI ready (SPI_RDY) and slave select (SS) control signals enable fast data communication with fewer software interrupts.                                                                                                                   |
| ECT               | Embedded<br>cross trigger                         | SDMA,<br>ARM        | Debug                           | ECT (embedded cross trigger) is an IP for real-time debug<br>purposes. It is a programmable matrix allowing several subsystems<br>to interact with each other. ECT receives signals required for<br>debugging purposes (from cores, peripherals, buses, external<br>inputs, and so on) and propagates them (propagation programmed<br>through software) to the different debug resources available within<br>the SoC.                   |
| EMI               | External<br>memory<br>interface                   | SDMA                | External<br>memory<br>interface | The EMI module provides access to external memory for the ARM<br>and other masters. It is composed of the following main<br>submodules:<br>M3IF—provides arbitration between multiple masters requesting<br>access to the external memory.<br>SDRAM CTRL—interfaces to mDDR, DDR2 (4-bank architecture<br>type), and SDR interfaces.<br>NANDFC—provides an interface to NAND Flash memories.<br>WEIM—interfaces to NOR Flash and PSRAM. |
| EPIT(2)           | Enhanced<br>periodic<br>interrupt timer           | ARM                 | Timer<br>peripherals            | Each EPIT is a 32-bit "set-and-forget" timer that starts counting after<br>the EPIT is enabled by software. It is capable of providing precise<br>interrupts at regular intervals with minimal processor intervention. It<br>has a 12-bit prescaler to adjust the input clock frequency to the<br>required time setting for the interrupts, and the counter value can be<br>programmed on the fly.                                      |

| Table 4. | Digital and | Analog | Modules ( | (continued) |  |
|----------|-------------|--------|-----------|-------------|--|

| Block<br>Mnemonic | Block Name                                    | Domain <sup>1</sup> | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|-----------------------------------------------|---------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ESAI              | Enhanced<br>serial audio<br>interface         | SDMA                | Connectivity<br>peripherals | The enhanced serial audio interface (ESAI) provides a full-duplex<br>serial port for serial communication with a variety of serial devices,<br>including industry-standard codecs, SPDIF transceivers, and other<br>DSPs. The ESAI consists of independent transmitter and receiver<br>sections, each section with its own clock generator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| eSDHCv2<br>(3)    | Enhanced<br>secure digital<br>host controller | ARM                 | Connectivity<br>peripherals | The eSDHCv2 consists of four main modules: CE-ATA, MMC, SD<br>and SDIO. CE-ATA is a hard drive interface that is optimized for<br>embedded applications of storage. The MultiMediaCard (MMC) is a<br>universal, low-cost, data storage and communication media to<br>applications such as electronic toys, organizers, PDAs, and smart<br>phones. The secure digital (SD) card is an evolution of MMC and is<br>specifically designed to meet the security, capacity, performance,<br>and environment requirements inherent in emerging audio and<br>video consumer electronic devices. SD cards are categorized into<br>Memory and I/O. A memory card enables a copyright protection<br>mechanism that complies with the SDMI security standard. SDIO<br>cards provide high-speed data I/O (such as wireless LAN via SDIO<br>interface) with low power consumption.<br><b>Note:</b> CE-ATA is not available for the MCIMX351. |
| FEC               | Ethernet                                      | SDMA                | Connectivity<br>peripherals | The Ethernet media access controller (MAC) is designed to support<br>both 10 and 100 Mbps Ethernet/IEEE 802.3 networks. An external<br>transceiver interface and transceiver function are required to<br>complete the interface to the media                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GPIO(3)           | General<br>purpose I/O<br>modules             | ARM                 | Pins                        | Used for general purpose input/output to external ICs. Each GPIO module supports 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| GPT               | General<br>purpose timers                     | ARM                 | Timer<br>peripherals        | Each GPT is a 32-bit free-running or set-and-forget mode timer with<br>a programmable prescaler and compare and capture registers. A<br>timer counter value can be captured using an external event and can<br>be configured to trigger a capture event on either the leading or<br>trailing edges of an input pulse. When the timer is configured to<br>operate in set-and-forget mode, it is capable of providing precise<br>interrupts at regular intervals with minimal processor intervention.<br>The counter has output compare logic to provide the status and<br>interrupt at comparison. This timer can be configured to run either<br>on an external clock or on an internal clock.                                                                                                                                                                                                                                  |
| GPU2D             | Graphics<br>processing unit<br>2Dv1           | ARM                 | Multimedia<br>peripherals   | This module accelerates OpenVG and GDI graphics.<br><b>Note:</b> Not available for the MCIMX351.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Table 4. | Digital and | Analog | Modules ( | continued) | ) |
|----------|-------------|--------|-----------|------------|---|

| Block<br>Mnemonic   | Block Name                                  | Domain <sup>1</sup> | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------|---------------------------------------------|---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sup>2</sup> C(3) | I <sup>2</sup> C module                     | ARM                 | ARM1136<br>platform<br>peripherals | Inter-integrated circuit (I <sup>2</sup> C) is an industry-standard, bidirectional serial bus that provides a simple, efficient method of data exchange, minimizing the interconnection between devices. I <sup>2</sup> C is suitable for applications requiring occasional communications over a short distance among many devices. The interface operates at up to 100 kbps with maximum bus loading and timing. The I <sup>2</sup> C system is a true multiple-master bus, with arbitration and collision detection that prevent data corruption if multiple devices attempt to control the bus simultaneously. This feature supports complex applications with multiprocessor control and can be used for rapid testing and alignment of end products through external connections to an assembly-line computer. |
| IIM                 | IC<br>identification<br>module              | ARM                 | Security<br>modules                | The IIM provides the primary user-visible mechanism for interfacing<br>with on-chip fuse elements. Among the uses for the fuses are<br>unique chip identifiers, mask revision numbers, cryptographic keys,<br>and various control signals requiring a fixed value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IOMUX               | External<br>signals and pin<br>multiplexing | ARM                 | Pins                               | <ul> <li>Each I/O multiplexer provides a flexible, scalable multiplexing solution with the following features:</li> <li>Up to eight output sources multiplexed per pin</li> <li>Up to four destinations for each input pin</li> <li>Unselected input paths held at constant levels for reduced power consumption</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IPUv1               | Image<br>processing unit                    | ARM                 | Multimedia<br>peripherals          | <ul> <li>The IPU supports video and graphics processing functions. It also provides the interface for image sensors and displays. The IPU performs the following main functions:</li> <li>Preprocessing of data from the sensor or from the external system memory</li> <li>Postprocessing of data from the external system memory</li> <li>Post-filtering of data from the system memory with support of the MPEG-4 (both deblocking and deringing) and H.264 post-filtering algorithms</li> <li>Displaying video and graphics on a synchronous (dumb or memory-less) display</li> <li>Displaying video and graphics on an asynchronous (smart) display</li> <li>Transferring data between IPU sub-modules and to/from the system memory with flexible pixel reformatting</li> </ul>                                |
| KPP                 | Keypin port                                 | ARM                 | Connectivity peripherals           | Can be used for either keypin matrix scanning or general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OSCAUD              | OSC audio<br>reference<br>oscillator        | Analog              | Clock                              | The OSCAUDIO oscillator provides a stable frequency reference for<br>the PLLs. This oscillator is designed to work in conjunction with an<br>external 24.576-MHz crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OSC24M              | OSC24M<br>24-MHz<br>reference<br>oscillator | Analog              | Clock                              | The signal from the external 24-MHz crystal is the source of the CLK24M signal fed into USB PHY as the reference clock and to the real time clock (RTC).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### Table 4. Digital and Analog Modules (continued)

| Block<br>Mnemonic | Block Name                                             | Domain <sup>1</sup>                 | Subsystem                          | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|--------------------------------------------------------|-------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPLL<br>PPLL      | Digital<br>phase-locked<br>loops                       | SDMA                                | Clocks                             | DPLLs are used to generate the clocks:<br>MCU PLL (MPLL)—programmable<br>Peripheral PLL (PPLL)—programmable                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PWM               | Pulse-width<br>modulator                               | ARM                                 | ARM1136<br>platform<br>peripherals | The pulse-width modulator (PWM) is optimized to generate sound from stored sample audio images; it can also generate tones.                                                                                                                                                                                                                                                                                                                                                                                                          |
| RTC               | Real-time<br>clock                                     | ARM                                 | Clocks                             | Provides the ARM1136 platform with a clock function (days, hours, minutes, seconds) and includes alarm, sampling timer, and minute stopwatch capabilities.                                                                                                                                                                                                                                                                                                                                                                           |
| SDMA              | Smart DMA<br>engine                                    | SDMA                                | System<br>controls                 | The SDMA provides DMA capabilities inside the processor. It is a shared module that implements 32 DMA channels and has an interface to connect to the ARM1136 platform subsystem, EMI interface, and the peripherals.                                                                                                                                                                                                                                                                                                                |
| SJC               | Secure JTAG controller                                 | ARM                                 | Pins                               | The secure JTAG controller (SJC) provides debug and test control with maximum security.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SPBA              | SDMA<br>peripheral bus<br>arbiter                      | SDMA                                | System<br>controls                 | The SPBA controls access to the SDMA peripherals. It supports shared peripheral ownership and access rights to an owned peripheral.                                                                                                                                                                                                                                                                                                                                                                                                  |
| S/PDIF            | Serial audio<br>interface                              | SDMA                                | Connectivity peripherals           | Sony/Philips digital transceiver interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SSI(2)            | Synchronous<br>serial interface                        | SDMA,<br>ARM(2)                     | Connectivity<br>peripherals        | The SSI is a full-duplex serial port that allows the processor connected to it to communicate with a variety of serial protocols, including the Freescale Semiconductor SPI standard and the I <sup>2</sup> C sound (I <sup>2</sup> S) bus standard. The SSIs interface to the AUDMUX for flexible audio routing.                                                                                                                                                                                                                    |
| UART(3)           | Universal<br>asynchronous<br>receiver/trans<br>mitters | ARM<br>(UART1,2)<br>SDMA<br>(UART3) | Connectivity<br>peripherals        | Each UART provides serial communication capability with external devices through an RS-232 cable using the standard RS-232 non-return-to-zero (NRZ) encoding format. Each module transmits and receives characters containing either 7 or 8 bits (program-selectable). Each UART can also provide low-speed IrDA compatibility through the use of external circuitry that converts infrared signals to electrical signals (for reception) or transforms electrical signals to signals that drive an infrared LED (for transmission). |
| USBOH             | High-speed<br>USB on-the-go                            | SDMA                                | Connectivity<br>peripherals        | The USB module provides high performance USB on-the-go (OTG) functionality (up to 480 Mbps), compliant with the USB 2.0 specification, the OTG supplement, and the ULPI 1.0 low pin count specification. The module has DMA capabilities handling data transfer between internal buffers and system memory.                                                                                                                                                                                                                          |
| WDOG              | Watchdog<br>modules                                    | ARM                                 | Timer<br>peripherals               | Each module protects against system failures by providing a method<br>of escaping from unexpected events or programming errors. Once<br>activated, the timer must be serviced by software on a periodic<br>basis. If servicing does not take place, the watchdog times out and<br>then either asserts a system reset signal or an interrupt request<br>signal, depending on the software configuration.                                                                                                                              |

<sup>1</sup> ARM = ARM1136 platform, SDMA = SDMA platform

## 3 Signal Descriptions: Special Function Related Pins

Some special functional requirements are supported in the device. The details about these special functions and the corresponding pin names are listed in Table 5.

| Function Name             | Pin Name   | Mux Mode | Detailed Description                                                                                                                                                                                                                                                   |
|---------------------------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External ARM Clock        | EXT_ARMCLK | ALT0     | External clock input for ARM clock.                                                                                                                                                                                                                                    |
| External Peripheral Clock | I2C1_CLK   | ALT6     | External peripheral clock source.                                                                                                                                                                                                                                      |
| External 32-kHz Clock     | CAPTURE    | ALT4     | External clock input of 32 kHz, used when the internal                                                                                                                                                                                                                 |
|                           | CSPI1_SS1  | ALT2     | configured either from CAPTURE or CSPI1_SS1.                                                                                                                                                                                                                           |
| Clock Out                 | CLKO       | ALT0     | Clock-out pin from CCM, clock source is controllable and can also be used for debug.                                                                                                                                                                                   |
| Power Ready               | GPIO1_0    | ALT1     | PMIC power-ready signal, which can be configured                                                                                                                                                                                                                       |
|                           | TX1        | ALT1     |                                                                                                                                                                                                                                                                        |
| Tamper Detect             | GPIO1_1    | ALT6     | Tamper-detect logic is used to issue a security violation. This logic is activated if the tamper-detect input is asserted. Tamper-detect logic is enabled by the bit of IOMUXC_GPRA[2]. After enabling the logic, it is impossible to disable it until the next reset. |

#### **Table 5. Special Function Related Pins**

## 4 Electrical Characteristics

The following sections provide the device-level and module-level electrical characteristics for the i.MX35 processor.

## 4.1 i.MX35 Chip-Level Conditions

This section provides the device-level electrical characteristics for the IC. See Table 6 for a quick reference to the individual tables and sections.

| Table | 6. i | .MX35 | Chip-Level | Conditions |
|-------|------|-------|------------|------------|
|-------|------|-------|------------|------------|

| Characteristics          | Table/Location     |
|--------------------------|--------------------|
| Absolute Maximum Ratings | Table 7 on page 13 |
| i.MX35 Operating Ranges  | Table 8 on page 13 |
| Interface Frequency      | Table 9 on page 14 |

### CAUTION

Stresses beyond those listed in Table 7 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in Table 8 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

| Parameter                 | Symbol                          | Min. | Max.              | Units |
|---------------------------|---------------------------------|------|-------------------|-------|
| Supply voltage (core)     | VDD <sub>max</sub> <sup>1</sup> | -0.5 | 1.47              | V     |
| Supply voltage (I/O)      | NVCC <sub>max</sub>             | -0.5 | 3.6               | V     |
| Input voltage range       | V <sub>Imax</sub>               | -0.5 | 3.6               | V     |
| Storage temperature       | T <sub>storage</sub>            | -40  | 125               | °C    |
| ESD damage immunity:      | V <sub>esd</sub>                |      |                   | V     |
| Human Body Model (HBM)    |                                 | —    | 2000 <sup>2</sup> |       |
| Charge Device Model (CDM) |                                 | —    | 500 <sup>3</sup>  |       |

#### Table 7. Absolute Maximum Ratings

<sup>1</sup> VDD is also known as QVCC.

<sup>2</sup> HBM ESD classification level according to the AEC-Q100-002 standard

<sup>3</sup> Corner pins max. 750 V

### 4.1.1 i.MX35 Operating Ranges

Table 8 provides the recommended operating ranges. The term NVCC in this section refers to the associated supply rail of an input or output.

| Table 8. | i.MX35 | Operating | Ranges |
|----------|--------|-----------|--------|
|----------|--------|-----------|--------|

| Parameter               | Symbol          | Min. | Typical | Max. | Units |
|-------------------------|-----------------|------|---------|------|-------|
| Core Operating Voltage  | V <sub>DD</sub> | 1.22 |         | 1.47 | V     |
| 0 < farm < 400 MHz      |                 |      |         |      |       |
| Core Operating Voltage  |                 | 1.33 | _       | 1.47 | V     |
| 0 < farm < 532 MHz      |                 |      |         |      |       |
| State Retention Voltage |                 | 1    | _       | -    | V     |
| EMI <sup>1</sup>        | NVCC_EMI1,2,3   | 1.7  | _       | 3.6  | V     |
| WTDG, Timer, CCM, CSPI1 | NVCC_CRM        | 1.75 | _       | 3.6  | V     |
| NANDF                   | NVCC_NANDF      | 1.75 | _       | 3.6  | V     |
| ATA, USB generic        | NVCC_ATA        | 1.75 | —       | 3.6  | V     |
| eSDHC1                  | NVCC_SDIO       | 1.75 | _       | 3.6  | V     |
| CSI, SDIO2              | NVCC_CSI        | 1.75 | _       | 3.6  | V     |
| JTAG                    | NVCC_JTAG       | 1.75 | _       | 3.6  | V     |
| LCDC, TTM, I2C1         | NVCC_LCDC       | 1.75 | —       | 3.6  | V     |

| Parameter                           | Symbol                | Min. | Typical | Max. | Units |
|-------------------------------------|-----------------------|------|---------|------|-------|
| I2Sx2,ESAI, I2C2, UART2, UART1, FEC | NVCC_MISC             | 1.75 |         | 3.6  | V     |
| MLB                                 | NVCC_MLB <sup>2</sup> | 1.75 |         | 3.6  | V     |
| USB OTG PHY                         | PHY1_VDDA             | 3.17 | 3.3     | 3.43 | V     |
| USB OTG PHY                         | USBPHY1_VDDA_BIAS     | 3.17 | 3.3     | 3.43 | V     |
| USB OTG PHY                         | USBPHY1_UPLLVDD       | 3.17 | 3.3     | 3.43 | V     |
| USB HOST PHY                        | PHY2_VDD              | 3.0  | 3.3     | 3.6  | V     |
| OSC24M                              | OSC24M_VDD            | 3.0  | 3.3     | 3.6  | V     |
| OSC_AUDIO                           | OSC_AUDIO_VDD         | 3.0  | 3.3     | 3.6  | V     |
| MPLL                                | MVDD                  | 1.4  | _       | 1.65 | V     |
| PPLL                                | PVDD                  | 1.4  | _       | 1.65 | V     |
| Fusebox program supply voltage      | FUSE_VDD <sup>3</sup> | 3.0  | 3.6     | 3.6  | V     |
| Operating Ambient Temperature Range | Та                    | -20  | —       | 70   | °C    |
| Operating Ambient Temperature Range | Та                    | -40  | _       | 85   | °C    |

#### Table 8. i.MX35 Operating Ranges (continued)

<sup>1</sup> EMI I/O interface power supply should be set up according to external memory. For example, if using SDRAM then NVCC\_EMI1,2,3 should all be set at 3.3 V (typ.). If using MDDR or DDR2, NVC\_EMI1,2,3 must be set at 1.8 V (typ.).

<sup>2</sup> MLB Interface I/O pins can be programmed to function as GPIO for the consumer and industrial parts by setting NVCC\_MLB to 1.8 or 3.3 V. NVCC\_MLB can be left floating.

<sup>3</sup> The Fusebox read supply is connected to supply of the full speed USB PHY. FUSE\_VDD is only used for programming. It is recommended that FUSE\_VDD be connected to ground when not being used for programming. FUSE\_VDD should be supplied by following the power up sequence given in Section 4.3.1, "Powering Up."

### 4.1.2 Interface Frequency Limits

Table 9 provides information on interface frequency limits.

#### **Table 9. Interface Frequency**

| ID | Parameter          | Symbol            | Min. | Тур. | Max. | Units |
|----|--------------------|-------------------|------|------|------|-------|
| 1  | JTAG TCK Frequency | f <sub>JTAG</sub> | DC   | 5    | 10   | MHz   |

## 4.2 Power Modes

Table 10 provides descriptions of the power modes of the i.MX35 processor.

| Power | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | QVCC<br>Perij | QVCC (ARM/L2<br>Peripheral) |        | MVDD/PVDD |        | OSC24M_VDD<br>OSC_AUDO_VDD |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------|--------|-----------|--------|----------------------------|--|
| Wode  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Тур.          | Max.                        | Тур.   | Max.      | Тур.   | Max.                       |  |
| Wait  | VDD1,2,3,4 = 1.1 V (min.)<br>ARM is in wait for interrupt mode.<br>MAX is active.<br>L2 cache is kept powered.<br>MCU PLL is on (400 MHz)<br>PER PLL is off (can be configured)<br>(default: 300 MHz)<br>Module clocks are gated off (can be<br>configured by CGR register).<br>OSC 24M is ON.<br>OSC audio is off (can be configured).<br>RNGC internal osc is off.                                                                                                                               | 16 mA         |                             | 7.2 mA |           | 1.2 mA |                            |  |
| Doze  | <ul> <li>VDD1,2,3,4 = 1.1 V (min.)</li> <li>ARM is in wait for interrupt mode.</li> <li>MAX is halted.</li> <li>L2 cache is kept powered.</li> <li>L2 cache control logic off.</li> <li>AWB enabled.</li> <li>MCU PLL is on(400 MHz)</li> <li>PER PLL is off (can be configured).</li> <li>(300 Mhz).</li> <li>Module clocks are gated off (can be configured by CGR register).</li> <li>OSC 24M is ON.</li> <li>OSC audio is off (can be configured)</li> <li>RNGC internal osc is off</li> </ul> | 12.4 mA       |                             | 7.2 mA |           | 1.2 mA |                            |  |
| Stop  | VDD1,2,3,4 = 1.1 V (min.)<br>ARM is in wait for interrupt mode.<br>MAX is halted<br>L2 cache is kept powered.<br>L2 cache control logic off.<br>AWB enabled.<br>MCU PLL is off.<br>PER PLL is off.<br>All clocks are gated off.<br>OSC 24 MHz is on<br>OSC audio is off<br>RNGC internal osc is off                                                                                                                                                                                                | 1.1 mA        |                             | 400 µA |           | 1.2 mA |                            |  |

#### Table 10. i.MX35 Power Modes

| Power     | Description                                                                                                                                                                                                                                                                                        | QVCC (ARM/L2<br>Peripheral) |      | MVDD/PVDD |      | OSC24M_VDD<br>OSC_AUDO_VDD |      |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-----------|------|----------------------------|------|
| Mode      |                                                                                                                                                                                                                                                                                                    | Тур.                        | Max. | Тур.      | Max. | Тур.                       | Max. |
| Static    | VDD1,2,3,4 = 1.1 V (min.)<br>ARM is in wait for interrupt mode.<br>MAX is halted<br>L2 cache is kept powered.<br>L2 cache control logic off.<br>AWB enabled.<br>MCU PLL is off.<br>PER PLL is off.<br>All clocks are gated off.<br>OSC 24MHz is on<br>OSC audio is off<br>RNGC internal osc is off | 820 µA                      | _    | 50 µA     |      | 24 µA                      |      |
| Note: Typ | pical column: TA = 25 °C                                                                                                                                                                                                                                                                           |                             |      |           |      |                            |      |

Table 10. i.MX35 Power Modes (continued)

## 4.3 Supply Power-Up/Power-Down Requirements and Restrictions

This section provides power-up and power-down sequence guidelines for the i.MX35 processor.

#### CAUTION

Any i.MX35 board design must comply with the power-up and power-down sequence guidelines as described in this section to guarantee reliable operation of the device. Any deviation from these sequences can result in irreversible damage to the i.MX35 processor (worst-case scenario).

#### NOTE

Deviation from these sequences may also result in one or more of the following:

- Excessive current during power-up phase
- Prevent the device from booting
- Programming of unprogrammed fuses

### 4.3.1 Powering Up

The power-up sequence should be completed as follows:

- 1. Assert Power on Reset ( $\overline{POR}$ ).
- 2. Turn on digital logic domain and IO power supply: VDDn, NVCCx
- 3. Wait until VDD*n* and NVCC*x* power supplies are stable +  $32 \mu s$ .

- Turn on all other power supplies: PHY1\_VDDA, USBPHY1\_VDDA\_BIAS, PHY2\_VDD, USBPHY1\_UPLLVDD, OSC24M\_VDD, OSC\_AUDIO\_VDD, MVDD, PVDD, FUSEVDD. (Always FUSE\_VDD should be connected to ground, except when eFuses are to be programmed.)
- 5. Wait until PHY1\_VDDA, USBPHY1\_VDDA\_BIAS, PHY2\_VDD, USBPHY1\_UPLLVDD, OSC24M\_VDD, OSC\_AUDIO\_VDD, MVDD, PVDD, (FUSEVDD, optional). Power supplies are stable + 100 μs.
- 6. Deassert the  $\overline{POR}$  signal.

Figure 2 shows the power-up sequence and timing.



#### Figure 2. i.MX35 Power-Up Sequence and Timing

### 4.3.2 Powering Down

The power-up sequence in reverse order is recommended for powering down. However, all power supplies can be shut down at the same time.

## 4.4 Reset Timing

There are two ways of resetting the i.MX35 using external pins:

• Power On Reset (using the POR\_B pin)

• System Reset (using the RESET\_IN\_B pin)

### 4.4.1 Power On Reset

POR\_B is normally connected to a power management integrated circuit (PMIC). The PMIC asserts POR\_B while the power supplies are turned on and negates POR\_B after the power up sequence is finished. See Figure 2.

Assuming the i.MX35 chip is already fully powered; it is still possible to reset all of the modules to their default reset by asserting POR\_B for at least 4 CKIL cycles and later de-asserting POR\_B. This method of resetting the i.MX35 can also be supported by tying the POR\_B and RESET\_IN\_B pins together.



Figure 3. Timing Between POR\_B and CKIL for Complete Reset of i.MX35

### 4.4.2 System Reset

System reset can be achieved by asserting RESET\_IN\_B for at least 4 CKIL cycles and later negating RESET\_IN\_B. The following modules are not reset upon system reset: RTC, PLLs, CCM, and IIM. POR\_B pin must be deasserted all the time.



Figure 4. Timing Between RESET\_IN\_B and CKIL for i.MX35 System Reboot

## 4.5 **Power Characteristics**

The table shows values representing maximum current numbers for the i.MX35 under worst case voltage and temperature conditions. These values are derived from the i.MX35 with core clock speeds up to

532 MHz. Common supplies have been bundled according to the i.MX35 power-up sequence requirements. Peak numbers are provided for system designers so that the i.MX35 power supply requirements will be satisfied during startup and transient conditions. Freescale recommends that system current measurements be taken with customer-specific use-cases to reflect normal operating conditions in the end system.

| Power Supply                                                                          | Voltage (V) | Max Current (mA) |
|---------------------------------------------------------------------------------------|-------------|------------------|
| QVCC                                                                                  | 1.47        | 400              |
| MVDD, PVDD                                                                            | 1.65        | 20               |
| NVCC_EMI1, NVCC_EMI2, NVCC_EMI3, NVCC_LCDC, NVCC_NFC                                  | 1.9         | 90               |
| FUSE_VDD <sup>1</sup>                                                                 | 3.6         | 62               |
| NVCC_MISC, NVCC_CSI, NVCC_SDIO, NVCC_CRM, NVCC_ATA, NVCC_MLB, NVCC_JTAG               | 3.6         | 60               |
| OSC24M_VDD, OSC_AUDIO_VDD, PHY1_VDDA, PHY2_VDD,<br>USBPHY1_UPLLVDD, USBPHY1_VDDA_BIAS | 3.6         | 25               |

This rail is connected to ground; it only needs a voltage if eFuses are to be programmed. FUSE\_VDD should be supplied by following the power up sequence given in Section 4.3.1, "Powering Up."

The method for obtaining max current is as follows:

- 1. Measure worst case power consumption on individual rails using directed test on i.MX35.
- 2. Correlate worst case power consumption power measurements with worst case power consumption simulations.
- 3. Combine common voltage rails based on power supply sequencing requirements
- 4. Guard band worst case numbers for temperature and process variation. Guard band is based on process data and correlated with actual data measured on i.MX35.
- 5. The sum of individual rails is greater than real world power consumption, as a real system does not typically maximize power consumption on all peripherals simultaneously.

### 4.6 Thermal Characteristics

The thermal resistance characteristics for the device are given in Table 12. These values were measured under the following conditions:

- Two-layer substrate
- Substrate solder mask thickness: 0.025 mm
- Substrate metal thicknesses: 0.016 mm
- Substrate core thickness: 0.200 mm
- Core via I.D: 0.168 mm, Core via plating 0.016 mm.
- Full array map design, but nearly all balls under die are power or ground.
- Die Attach: 0.033 mm non-conductive die attach, k = 0.3 W/m K
- Mold compound: k = 0.9 W/m K

| Rating                                              | Condition               | Symbol              | Value | Unit |
|-----------------------------------------------------|-------------------------|---------------------|-------|------|
| Junction to ambient <sup>1</sup> natural convection | Single layer board (1s) | R <sub>eJA</sub>    | 53    | ºC/W |
| Junction to ambient <sup>1</sup> natural convection | Four layer board (2s2p) | R <sub>eJA</sub>    | 30    | ºC/W |
| Junction to ambient <sup>1</sup> (at 200 ft/min)    | Single layer board (1s) | R <sub>eJMA</sub>   | 44    | ºC/W |
| Junction to ambient <sup>1</sup> (at 200 ft/min)    | Four layer board (2s2p) | R <sub>eJMA</sub>   | 27    | ºC/W |
| Junction to boards <sup>2</sup>                     | —                       | R <sub>eJB</sub>    | 19    | ºC/W |
| Junction to case (top) <sup>3</sup>                 | —                       | R <sub>eJCtop</sub> | 10    | ºC/W |
| Junction to package top <sup>4</sup>                | Natural convection      | $\Psi_{JT}$         | 2     | ºC/W |

Table 12. Thermal Resistance Data

<sup>1</sup> Junction-to-ambient thermal resistance determined per JEDC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

<sup>2</sup> Junction-to-board thermal resistance determined per JEDC JESD51-8. Thermal test board meets JEDEC specification for this package.

<sup>3</sup> Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

<sup>4</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, this thermal characterization parameter is written as Psi-JT.

## 4.7 I/O Pin DC Electrical Characteristics

I/O pins are of two types: GPIO and DDR. DDR pins can be configured in three different drive strength modes: mobile DDR, SDRAM, and DDR2. The SDRAM and mobile DDR modes can be further customized at three drive strength levels: normal, high, and max.

Table 13 shows currents for the different DDR pin drive strength modes.

| Drive Mode         | Normal | High   | Max.    |
|--------------------|--------|--------|---------|
| Mobile DDR (1.8 V) | 3.6 mA | 7.2 mA | 10.8 mA |
| SDRAM (1.8 V)      | —      | —      | 6.5 mA  |
| SDRAM (3.3 V)      | 4 mA   | 8 mA   | 12 mA   |
| DDR2 (1.8 V)       | _      | _      | 13.4 mA |

Table 13. DDR Pin Drive Strength Mode Current Levels

Table 14 shows the DC electrical characteristics for GPIO, DDR2, mobile DDR, and SDRAM pins. The term NVCC refers to the power supply voltage that feeds the I/O of the module in question. For example, NVCC for the SD/MMC interface refers to NVCC\_SDIO.

| Pin  | DC Electrical Characteristics                                                                 | Symbol                                                                   | Test Condition                                 | Min.                                                | Тур.       | Max.                     | Unit |
|------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------|------------|--------------------------|------|
| GPIO | High-level output voltage                                                                     | Voh                                                                      | loh = -1 mA<br>loh = specified drive           | $\frac{\text{NVCC} - 0.15}{0.8 \times \text{NVCC}}$ | _          | _                        | V    |
|      | Low-level output voltage                                                                      | Vol                                                                      | lol = 1 mA<br>lol = specified drive            | _                                                   | —          | 0.15<br>0.2 × NVCC       | V    |
|      | High-level output current for slow mode $(Voh = 0.8 \times NVCC)$                             | loh                                                                      | Ioh Standard drive<br>High drive<br>Max. drive |                                                     | _          | —                        | mA   |
|      | High-level output currentIohStandard drivefor fast modeHigh drive(Voh = 0.8 × NVCC)Max. drive |                                                                          | -4.0<br>-6.0<br>-8.0                           | _                                                   | _          | mA                       |      |
|      | Low-level output current<br>for slow mode<br>(Voh = $0.2 \times NVCC$ )                       | utput current IoI Standard drive<br>bde High drive<br>× NVCC) Max. drive |                                                | 2.0<br>4.0<br>8.0                                   | _          | _                        | mA   |
|      | Low-level output current<br>for fast mode<br>(Voh = $0.2 \times NVCC$ )                       | Iol Standard drive<br>High drive<br>Max. drive                           |                                                | 4.0<br>6.0<br>8.0                                   | _          | _                        | mA   |
|      | High-level DC Input<br>Voltage with 1.8 V,<br>3.3 V NVCC (for digital<br>cells in input mode) | VIH                                                                      | _                                              | 0.7 × NVCC                                          |            | NVCC                     | V    |
|      | Low-level DC Input<br>Voltage with 1.8 V,<br>3.3 V NVCC (for digital<br>cells in input mode   | VIL                                                                      | VIL —                                          |                                                     | _          | 0.3 × NVCC               | V    |
|      | Input Hysteresis                                                                              | VHYS                                                                     | OVDD = 3.3 V<br>OVDD = 1.8 V                   | _                                                   | 410<br>330 | _                        | mV   |
|      | Schmitt trigger VT+                                                                           | VT+                                                                      | _                                              | $0.5 \times NVCC$                                   | —          |                          | V    |
|      | Schmitt trigger VT-                                                                           | VT–                                                                      | —                                              | —                                                   | —          | $0.5 \times \text{NVCC}$ | V    |
|      | Pull-up resistor<br>(22 kΩ PU)                                                                | Rpu                                                                      | Vi = 0                                         | _                                                   | 22         | _                        | kΩ   |
|      | Pull-up resistor<br>(47 kΩ PU)                                                                | Rpu                                                                      | Vi = 0                                         | _                                                   | 47         | _                        | kΩ   |
|      | Pull-up resistor<br>(100 kΩ PU)                                                               | Rpu                                                                      | Vi = 0                                         | -                                                   | 100        | —                        | kΩ   |
|      | Pull-down resistor (100 k $\Omega$ PD)                                                        | Rpd                                                                      | Vi = NVCC                                      | —                                                   | 100        | —                        | kΩ   |
|      | External resistance to pull keeper up when enabled                                            | Rkpu                                                                     | lpu > 620 μA<br>@ min Vddio = 3.0 V            | —                                                   | —          | 4.8                      | kΩ   |
|      | External resistance to pull keeper down when enabled                                          | Rkpd                                                                     | lpu > 510 μA<br>@min Vddio = 3.0 V             | _                                                   |            | 5.9                      | kΩ   |

Table 14. I/O Pin DC Electrical Characteristics

| Pin           | DC Electrical Characteristics                        | Symbol         | Test Condition                             | Min.                      | Тур.            | Max.                | Unit |
|---------------|------------------------------------------------------|----------------|--------------------------------------------|---------------------------|-----------------|---------------------|------|
| DDR2          | High-level output voltage                            | Voh            | _                                          | NVCC - 0.28               | —               | —                   | V    |
|               | Low-level output voltage                             | Vol            | _                                          |                           | —               | 0.28                | V    |
|               | Output min. source current                           | loh            | _                                          | -13.4                     | —               | —                   | mA   |
|               | Output min. sink current                             | lol            | _                                          | 13.4                      | —               | —                   | mA   |
|               | DC input logic high                                  | VIH(dc)        | _                                          | NVCC ÷ 2 +<br>0.125       | —               | NVCC + 0.3          | V    |
|               | DC input logic low                                   | VIL(dc)        | _(dc)                                      |                           | —               | NVCC ÷ 2 –<br>0.125 | V    |
|               | DC input signal voltage<br>(for differential signal) | Vin(dc)        | _                                          | -0.3                      | —               | NVCC + 0.3          | V    |
|               | DC differential input voltage                        | Vid(dc)        | _                                          | 0.25                      | —               | NVCC + 0.6          | V    |
|               | Termination voltage                                  | Vtt            | _                                          | NVCC ÷ 2 –<br>0.04        | NV<br>CC<br>÷ 2 | NVCC ÷ 2 +<br>0.04  | V    |
|               | Input current (no<br>pull-up/down)                   | IIN            | _                                          | —                         | —               | ±1                  | μA   |
|               | Tri-state I/O supply current                         | lcc – N<br>VCC | _                                          | —                         | —               | ±1                  | μA   |
| Mobile<br>DDR | High-level output voltage                            | _              | IOH = -1mA<br>IOH = specified drive        | NVCC - 0.08<br>0.8 × NVCC | —               | —                   | V    |
|               | Low-level output voltage                             | _              | IoL = 1mA<br>IoL = specified drive         | —                         | —               | 0.08<br>0.2 × NVCC  | V    |
|               | High-level output current<br>(Voh = 0.8 × NVCCV)     | _              | Standard drive<br>High drive<br>Max. drive | -3.6<br>-7.2<br>-10.8     | _               | _                   | mA   |
|               | Low-level output current (Vol = $0.2 \times NVCCV$ ) | _              | Standard Drive<br>High Drive<br>Max. Drive | 3.6<br>7.2<br>10.8        | —               | _                   | mA   |
|               | High-Level DC CMOS input voltage                     | VIH            | _                                          | $0.7 \times NVCC$         |                 | NVCC + 0.3          | V    |
|               | Low-Level DC CMOS input voltage                      | VIL            | _                                          | -0.3                      |                 | $0.2 \times NVCC$   | V    |
|               | Differential receiver VTH+                           | VTH+           | _                                          |                           | —               | 100                 | mV   |
|               | Differential receiver VTH-                           | VTH-           | _                                          | -100                      | —               |                     | mV   |
|               | Input current (no<br>pull-up/down)                   | IIN            | VI = 0<br>VI = NVCC                        | —                         | —               | ±1                  | μA   |
|               | Tri-state I/O supply current                         | lcc – N<br>VCC | VI = NVCC or 0                             | _                         |                 | ±1                  | μA   |

#### Table 14. I/O Pin DC Electrical Characteristics (continued)

| Pin            | DC Electrical Characteristics      | Symbol        | Test Condition                                        | Min.                  | Тур. | Max.      | Unit |
|----------------|------------------------------------|---------------|-------------------------------------------------------|-----------------------|------|-----------|------|
| SDR            | High-level output voltage          | Voh           | loh = 5.7 mA                                          | OVDD - 0.28           | —    | _         | V    |
| (1.8 V)        | Low-level output voltage           | Vol           | loh = 5.7 mA                                          |                       | _    | 0.4       | V    |
|                | High-level output current          | loh           | Max. drive                                            | 5.7                   | —    | _         | mA   |
|                | Low-level output current           | lol           | Max. drive                                            | 7.3                   | _    | _         | mA   |
|                | High-level DC Input Voltage        | VIH           | —                                                     | 1.4                   | _    | 1.98      | V    |
|                | Low-level DC Input Voltage         | VIL           | —                                                     | -0.3                  | —    | 0.8       | V    |
|                | Input current (no<br>pull-up/down) | IIN           | VI = 0<br>VI=NVCC                                     | —                     | _    | 150<br>80 | μA   |
|                | Tri-state I/O supply current       | Icc<br>(NVCC) | VI = OVDD or 0                                        | —                     |      | 1180      | μA   |
|                | Tri-state core supply current      | Icc<br>(NVCC) | VI = VDD or 0                                         | —                     |      | 1220      | μA   |
| SDR<br>(3.3 V) | High-level output voltage          | Voh           | loh=specified drive<br>(loh = -4, -8, -12,<br>-16 mA) | 2.4                   | _    | _         | V    |
|                | Low-level output voltage           | Vol           | loh=specified drive (loh = 4,<br>8, 12, 16 mA)        | —                     |      | 0.4       | V    |
|                | High-level output current          | loh           | Standard drive<br>High drive<br>Max. drive            | -4.0<br>-8.0<br>-12.0 | _    | _         | mA   |
|                | Low-level output current           | lol           | Standard drive<br>High drive<br>Max. drive            | 4.0<br>8.0<br>12.0    | _    | _         | mA   |
|                | High-level DC Input Voltage        | VIH           | —                                                     | 2.0                   | _    | 3.6       | V    |
|                | Low-level DC Input Voltage         | VIL           | —                                                     | –0.3V                 | _    | 0.8       | V    |
|                | Input current (no<br>pull-up/down) | IIN           | VI = 0<br>VI = NVCC                                   | _                     | —    | ±1        | μΑ   |
|                | Tri-state I/O supply current       | Icc<br>(NVCC) | VI = NVCC or 0                                        |                       | —    | ±1        | μA   |

#### Table 14. I/O Pin DC Electrical Characteristics (continued)

## 4.8 I/O Pin AC Electrical Characteristics

Figure 5 shows the load circuit for output pins.



CL includes package, probe and jig capacitance

Figure 5. Load Circuit for Output Pin

Figure 6 shows the output pin transition time waveform.



Figure 6. Output Pin Transition Time Waveform

### 4.8.1 AC Electrical Test Parameter Definitions

AC electrical characteristics in Table 16 through Table 21 are not applicable for the output open drain pull-down driver.

The dI/dt parameters are measured with the following methodology:

- The zero voltage source is connected between pin and load capacitance.
- The current (through this source) derivative is calculated during output transitions.

#### Table 15. AC Requirements of I/O Pins

| Parameter           | Symbol  | Min.            | Max.            | Units |
|---------------------|---------|-----------------|-----------------|-------|
| AC input logic high | VIH(ac) | NVCC ÷ 2 + 0.25 | NVCC + 0.3      | V     |
| AC input logic low  | VIL(ac) | -0.3            | NVCC ÷ 2 – 0.25 | V     |

## Table 16. AC Electrical Characteristics of GPIO Pins in Slow Slew Rate Mode [NVCC = 3.0 V-3.6 V]

| Parameter                             | Symbol | Test<br>Condition | Min.<br>Rise/Fall      | Typ. Rise/Fall         | Max.<br>Rise/Fall      | Units |
|---------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|
| Duty cycle                            | Fduty  | —                 | 40                     | —                      | 60                     | %     |
| Output pin slew rate (max. drive)     | tps    | 25 pF<br>50 pF    | 0.79/1.12<br>0.49/0.73 | 1.30/1.77<br>0.84/1.23 | 2.02/2.58<br>1.19/1.58 | V/ns  |
| Output pin slew rate (high drive)     | tps    | 25 pF<br>50 pF    | 0.48/0.72<br>0.27/0.42 | 0.76/1.10<br>0.41/0.62 | 1.17/1.56<br>0.63/0.86 | V/ns  |
| Output pin slew rate (standard drive) | tps    | 25 pF<br>50 pF    | 0.25/0.40<br>0.14/0.21 | 0.40/0.59<br>0.21/0.32 | 0.60/0.83<br>0.32/0.44 | V/ns  |
| Output pin di/dt (max. drive)         | tdit   | 25 pF<br>50 pF    | 15<br>16               | 36<br>38               | 76<br>80               | mA/ns |
| Output pin di/dt (high drive)         | tdit   | 25 pF<br>50 pF    | 8<br>9                 | 20<br>21               | 45<br>47               | mA/ns |
| Output pin di/dt (standard drive)     | tdit   | 25 pF<br>50 pF    | 4<br>4                 | 10<br>10               | 22<br>23               | mA/ns |

| Parameter                             | Symbol | Test Condition | Min.<br>Rise/Fall      | Тур.                   | Max.<br>Rise/Fall      | Units |
|---------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------|
| Duty cycle                            | Fduty  | —              | 40                     | —                      | 60                     | %     |
| Output pin slew rate (max. drive)     | tps    | 25 pF<br>50 pF | 0.30/0.42<br>0.20/0.29 | 0.54/0.73<br>0.35/0.50 | 0.91/1.20<br>0.60/0.80 | V/ns  |
| Output pin slew rate (high drive)     | tps    | 25 pF<br>50 pF | 0.19/0.28<br>0.12/0.18 | 0.34/0.49<br>0.34/0.49 | 0.58/0/79<br>0.36/0.49 | V/ns  |
| Output pin slew rate (standard drive) | tps    | 25 pF<br>50 pF | 0.12/0.18<br>0.07/0.11 | 0.20/0.30<br>0.11/0.17 | 0.34/0.47<br>0.20/0.27 | V/ns  |
| Output pin di/dt (max. drive)         | tdit   | 25 pF<br>50 pF | 7<br>7                 | 21<br>22               | 56<br>58               | mA/ns |
| Output pin di/dt (high drive)         | tdit   | 25 pF<br>50 pF | 5<br>5                 | 14<br>15               | 38<br>40               | mA/ns |
| Output pin di/dt (standard drive)     | tdit   | 25 pF<br>50 pF | 2<br>2                 | 7<br>7                 | 18<br>19               | mA/ns |

## Table 17. AC Electrical Characteristics of GPIO Pins in Slow Slew Rate Mode [NVCC = 1.65 V-1.95 V]

## Table 18. AC Electrical Characteristics of GPIO Pins in Fast Slew Rate Mode for [NVCC = 3.0 V-3.6 V]

| Parameter                             | Symbol | Test Condition | Min.<br>rise/fall      | Тур.                   | Max.<br>Rise/Fall      | Units |
|---------------------------------------|--------|----------------|------------------------|------------------------|------------------------|-------|
| Duty cycle                            | Fduty  | —              | 40                     | —                      | 60                     | %     |
| Output pin slew rate (max. drive)     | tps    | 25 pF<br>50 pF | 0.96/1.40<br>0.54/0.83 | 1.54/2.10<br>0.85/1.24 | 2.30/3.00<br>1.26/1.70 | V/ns  |
| Output pin slew rate (high drive)     | tps    | 25 pF<br>50 pF | 0.76/1.10<br>0.41/0.64 | 1.19/1.71<br>0.63/0.95 | 1.78/2.39<br>0.95/1.30 | V/ns  |
| Output pin slew rate (standard drive) | tps    | 25 pF<br>50 pF | 0.52/0.78<br>0.28/0.44 | 0.80/1.19<br>0.43/0.64 | 1.20/1.60<br>0.63/0.87 | V/ns  |
| Output pin di/dt (max. drive)         | tdit   | 25 pF<br>50 pF | 46<br>49               | 108<br>113             | 250<br>262             | mA/ns |
| Output pin di/dt (high drive)         | tdit   | 25 pF<br>50 pF | 35<br>37               | 82<br>86               | 197<br>207             | mA/ns |
| Output pin di/dt (standard drive)     | tdit   | 25 pF<br>50 pF | 22<br>23               | 52<br>55               | 116<br>121             | mA/ns |