# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: IMX6DQCEC Rev. 1, 11/2012

**VROHS** 

MCIMX6QxDxxxxC MCIMX6QxExxxxC MCIMX6DxDxxxxC MCIMX6DxExxxxC

## i.MX 6Dual/6Quad Applications Processors for Consumer Products



Package Information Case FCPBGA 21 x 21 mm, 0.8 mm pitch

### Ordering Information

See Table 1 on page 4

## 1 Introduction

The i.MX 6Dual and i.MX 6Quad processors represent Freescale Semiconductor's latest achievement in integrated multimedia applications processors. These processors are part of a growing family of multimedia-focused products that offer high performance processing and are optimized for lowest power consumption.

The i.MX 6Dual and i.MX 6Quad processors feature Freescale's advanced implementation of the quad ARM Cortex<sup>TM</sup>-A9 core, which operates at speeds up to 1 GHz. They include 2D and 3D graphics processors, 3D 1080p video processing, and integrated power management. Each processor provides a 64-bit DDR3/LVDDR3/LPDDR2-1066 memory interface and a number of other interfaces for connecting peripherals, such as WLAN, Bluetooth<sup>TM</sup>, GPS, hard drive, displays, and camera sensors.

The i.MX 6Dual/6Quad processors are specifically useful for applications such as the following:

• Netbooks (web tablets)

#### 1. Introduction ..... 3. Modules List ...... 11 32 **Recommended Connections for Unused Analog** 4.2. Power Supplies Requirements and Restrictions . 33 4.3. Integrated LDO Voltage Regulator Parameters . . 34 4.5. On-Chip Oscillators ...... 37 4.7. I/O AC Parameters ...... 42 Output Buffer Impedance Parameters ...... 46 4.8. 4.9. System Modules Timing ..... 49 4.10. General-Purpose Media Interface (GPMI) Timing 66 5. Boot Mode Configuration ..... 139 5.1. Boot Mode Configuration Pins ..... 139 5.2. Boot Devices Interfaces Allocation ..... 141 6. Package Information and Contact Assignments ..... 142 6.1. 21 x 21 mm Package Information ..... 142





#### Introduction

- Nettops (Internet desktop devices)
- High-end mobile Internet devices (MID)
- High-end PDAs
- High-end portable media players (PMP) with HD video capability
- Gaming consoles
- Portable navigation devices (PND)

The i.MX 6Dual/6Quad processors have some very exciting features, for example:

- Applications processors—The processors enhance the capabilities of high-tier portable applications by fulfilling the ever increasing MIPS needs of operating systems and games. Freescale's Dynamic Voltage and Frequency Scaling (DVFS) provides significant power reduction, allowing the device to run at lower voltage and frequency with sufficient MIPS for tasks, such as audio decode.
- Multilevel memory system—The multilevel memory system of each processor is based on the L1 instruction and data caches, L2 cache, and internal and external memory. The processors support many types of external memory devices, including DDR3, low voltage DDR3, LPDDR2, NOR Flash, PSRAM, cellular RAM, NAND Flash (MLC and SLC), OneNAND<sup>TM</sup>, and managed NAND, including eMMC up to rev 4.4.
- Smart speed technology—The processors have power management throughout the device that enables the rich suite of multimedia features and peripherals to consume minimum power in both active and various low power modes. Smart speed technology enables the designer to deliver a feature-rich product, requiring levels of power far lower than industry expectations.
- Dynamic voltage and frequency scaling—The processors improve the power efficiency of devices by scaling the voltage and frequency to optimize performance.
- Multimedia powerhouse—The multimedia performance of each processor is enhanced by a multilevel cache system, Neon MPE (Media Processor Engine) co-processor, a multi-standard hardware video codec, 2 autonomous and independent image processing units (IPU), and a programmable smart DMA (SDMA) controller.
- Powerful graphics acceleration—Each processor provides three independent, integrated graphics processing units: an OpenGL<sup>®</sup> ES 2.0 3D graphics accelerator with four shaders (up to 200 MT/s and OpenCL support), 2D graphics accelerator, and dedicated OpenVG<sup>TM</sup> 1.1 accelerator.
- Interface flexibility—Each processor supports connections to a variety of interfaces: LCD controller for up to four displays (including parallel display, HDMI1.4, MIPI display, and LVDS display), dual CMOS sensor interface (parallel or through MIPI), high-speed USB on-the-go with PHY, high-speed USB host with PHY, multiple expansion card ports (high-speed MMC/SDIO host and other), 10/100/1000 Mbps Gigabit Ethernet controller, and a variety of other popular interfaces (such as UART, I<sup>2</sup>C, and I<sup>2</sup>S serial audio, SATA-II, and PCIe-II).
- Advanced security—The processors deliver hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, secure boot, and secure software downloads. The security features are discussed in detail in the i.MX 6Dual/6Quad security reference manual. Contact your local Freescale representative for more information.

• Integrated power management—The processors integrate linear regulators and internally generate voltage levels for different domains. This significantly simplifies system power management structure.

```
Introduction
```

## 1.1 Ordering Information

Table 1 shows examples of orderable part numbers covered by this datasheet. Table 1 does not include all possible orderable part numbers. The latest part numbers are available on freescale.com/imx6series. If your desired part number is not listed in Table 1, or you have questions about available parts, see freescale.com/imx6series or contact your Freescale representative.

| Part Number     | Quad/Dual CPU | Options                | Speed<br>Grade | Temperature<br>Grade | Package                                            |
|-----------------|---------------|------------------------|----------------|----------------------|----------------------------------------------------|
| MCIMX6Q5EYM10AC | i.MX 6Quad    | With VPU, GPU          | 1 GHz          | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) |
| MCIMX6Q5EYM10CC | i.MX 6Quad    | With VPU, GPU,<br>HDCP | 1 GHz          | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) |
| MCIMX6D5EYM10AC | i.MX 6Dual    | With VPU, GPU          | 1 GHz          | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) |
| MCIMX6D5EYM10CC | i.MX 6Dual    | With VPU, GPU,<br>HDCP | 1 GHz          | Extended<br>Consumer | 21 mm x 21 mm, 0.8 mm<br>pitch, FCBGA (non-lidded) |

Table 1. Example Consumer Grade Orderable Part Numbers

Figure 1 describes the part number nomenclature so that users can identify the characteristics of the specific part number they have (for example, cores, frequency, temperature grade, fuse options, silicon revision). Figure 1 applies to the i.MX 6Quad and i.MX 6Dual.

The primary characteristic that describes which datasheet a specific part applies to is the temperature grade (junction) field:

- The i.MX 6Dual/6Quad Automotive and Infotainment Applications Processors datasheet (IMX6DQAEC) covers parts listed with "A (Automotive temp)"
- The i.MX 6Dual/6Quad Applications Processors for Consumer Products datasheet (IMX6DQCEC) covers parts listed with "D (Consumer temp)" or "E (Extended Consumer temp)"
- The i.MX 6Dual/6Quad Applications Processors for Industrial Products datasheet (IMX6DQIEC) covers parts listed with "C (Industrial temp)"

Ensure that you have the right datasheet for your specific part by checking the temperature grade (junction) field and matching it to the right datasheet. If you have questions, see freescale.com/imx6series or contact your Freescale representative.

#### Introduction



1. If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to 792 MHz.

2. If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to 996 MHz.

#### Figure 1. Part Number Nomenclature—i.MX 6Quad and i.MX 6Dual

#### Introduction

## 1.2 Features

The i.MX 6Dual/6Quad processors are based on ARM Cortex-A9 MPCore<sup>™</sup> Platform, which has the following features:

- ARM Cortex-A9 MPCore 4xCPU Processor (with TrustZone)
- The core configuration is symmetric, where each core includes:
  - 32 KByte L1 Instruction Cache
  - 32 KByte L1 Data Cache
  - Private Timer and Watchdog
  - Cortex-A9 NEON MPE (Media Processing Engine) Co-processor

The ARM Cortex-A9 MPCore complex includes:

- General Interrupt Controller (GIC) with 128 interrupt support
- Global Timer
- Snoop Control Unit (SCU)
- 1 MB unified I/D L2 cache, shared by two/four cores
- Two Master AXI (64-bit) bus interfaces output of L2 cache
- Frequency of the core (including Neon and L1 cache) as per Table 7, "Operating Ranges," on page 23
- NEON MPE coprocessor
  - SIMD Media Processing Architecture
  - NEON register file with 32x64-bit general-purpose registers
  - NEON Integer execute pipeline (ALU, Shift, MAC)
  - NEON dual, single-precision floating point execute pipeline (FADD, FMUL)
  - NEON load/store and permute pipeline

The memory system consists of the following components:

- Level 1 Cache—32 KB Instruction, 32 KB Data cache per core
- Level 2 Cache—Unified instruction and data (1 MByte)
- On-Chip Memory:
  - Boot ROM, including HAB (96 KB)
  - Internal multimedia / shared, fast access RAM (OCRAM, 256 KB)
  - Secure/non-secure RAM (16 KB)
- External memory interfaces:
  - 16-bit, 32-bit, and 64-bit DDR3-1066, LVDDR3-1066, and 1/2 LPDDR2-1066 channels, supporting DDR interleaving mode, for 2x32 LPDDR2-1066
  - 8-bit NAND-Flash, including support for Raw MLC/SLC, 2 KB, 4 KB, and 8 KB page size, BA-NAND, PBA-NAND, LBA-NAND, OneNAND<sup>™</sup> and others. BCH ECC up to 40 bit.
  - 16/32-bit NOR Flash. All EIMv2 pins are muxed on other interfaces.
  - 16/32-bit PSRAM, Cellular RAM

Each i.MX 6Dual/6Quad processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously):

- Hard Disk Drives—SATA II, 3.0 Gbps
- Displays—Total five interfaces available. Total raw pixel rate of all interfaces is up to 450 Mpixels/sec, 24 bpp. Up to four interfaces may be active in parallel.
  - One Parallel 24-bit display port, up to 225 Mpixels/sec (for example, WUXGA at 60 Hz or dual HD1080 and WXGA at 60 Hz)
  - LVDS serial ports—One port up to 165 Mpixels/sec or two ports up to 85 MP/sec (for example, WUXGA at 60 Hz) each
  - HDMI 1.4 port
  - MIPI/DSI, two lanes at 1 Gbps
- Camera sensors:
  - Parallel Camera port (up to 20 bit and up to 240 MHz peak)
  - MIPI CSI-2 serial camera port, supporting up to 1000 Mbps/lane in 1/2/3-lane mode and up to 800 Mbps/lane in 4-lane mode. The CSI-2 Receiver core can manage one clock lane and up to four data lanes. Each i.MX 6Dual/6Quad processor has four lanes.
- Expansion cards:
  - Four MMC/SD/SDIO card ports all supporting:
    - 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR-104 mode (104 MB/s max)
    - 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)
- USB:
  - One High Speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB PHY
  - Three USB 2.0 (480 Mbps) hosts:
    - One HS host with integrated High Speed PHY
    - Two HS hosts with integrated HS-IC USB (High Speed Inter-Chip USB) PHY
- Expansion PCI Express port (PCIe) v2.0 one lane
  - PCI Express (Gen 2.0) dual mode complex, supporting Root complex operations and Endpoint operations. Uses x1 PHY configuration.
- Miscellaneous IPs and interfaces:
  - Three I2S/SSI/AC97, up to 1.4 Mbps each
  - Enhanced Serial Audio Interface (ESAI), up to 1.4 Mbps per channel
  - Five UARTs, up to 4.0 Mbps each:
    - Providing RS232 interface
    - Supporting 9-bit RS485 multidrop mode
    - One of the five UARTs (UART1) supports 8-wire while others four supports 4-wire. This is due to the SoC IOMUX limitation, since all UART IPs are identical.
  - Five eCSPI (Enhanced CSPI)

#### Introduction

- Three I2C, supporting 400 kbps
- Gigabit Ethernet Controller (IEEE1588 compliant), 10/100/1000<sup>1</sup> Mbps
- Four Pulse Width Modulators (PWM)
- System JTAG Controller (SJC)
- GPIO with interrupt capabilities
- 8x8 Key Pad Port (KPP)
- Sony Philips Digital Interconnect Format (SPDIF), Rx and Tx
- Two Controller Area Network (FlexCAN), 1 Mbps each
- Two Watchdog timers (WDOG)
- Audio MUX (AUDMUX)

The i.MX 6Dual/6Quad processors integrate advanced power management unit and controllers:

- Provide PMU, including LDO supplies, for on-chip resources
- Use Temperature Sensor for monitoring the die temperature
- Support DVFS techniques for low power modes
- Use Software State Retention and Power Gating for ARM and MPE
- Support various levels of system power modes
- Use flexible clock gating control scheme

The i.MX 6Dual/6Quad processors use dedicated hardware accelerators to meet the targeted multimedia performance. The use of hardware accelerators is a key factor in obtaining high performance at low power consumption numbers, while having the CPU core relatively free for performing other tasks.

The i.MX 6Dual/6Quad processors incorporate the following hardware accelerators:

- VPU—Video Processing Unit
- IPUv3H—Image Processing Unit version 3H (2 IPUs)
- GPU3Dv4—3D Graphics Processing Unit (OpenGL ES 2.0) version 4
- GPU2Dv2—2D Graphics Processing Unit (BitBlt)
- GPUVG—OpenVG 1.1 Graphics Processing Unit
- ASRC—Asynchronous Sample Rate Converter

Security functions are enabled and accelerated by the following hardware:

- ARM TrustZone including the TZ architecture (separation of interrupts, memory mapping, etc.)
- SJC—System JTAG Controller. Protecting JTAG from debug port attacks by regulating or blocking the access to the system debug features.
- CAAM—Cryptographic Acceleration and Assurance Module, containing 16 KB secure RAM and True and Pseudo Random Number Generator (NIST certified)
- SNVS—Secure Non-Volatile Storage, including Secure Real Time Clock

1. The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Dual/6Quad errata document (IMX6DQCE).

- CSU—Central Security Unit. Enhancement for the IC Identification Module (IIM). Will be configured during boot and by eFUSEs and will determine the security level operation mode as well as the TZ policy.
- A-HAB—Advanced High Assurance Boot—HABv4 with the new embedded enhancements: SHA-256, 2048-bit RSA key, version control mechanism, warm boot, CSU, and TZ initialization.

Architectural Overview

## 2 Architectural Overview

The following subsections provide an architectural overview of the i.MX 6Dual/6Quad processor system.

## 2.1 Block Diagram

Figure 2 shows the functional modules in the i.MX 6Dual/6Quad processor system.



Figure 2. i.MX 6Dual/6Quad Consumer Grade System Block Diagram

### NOTE

The numbers in brackets indicate number of module instances. For example, PWM (4) indicates four separate PWM peripherals.

The i.MX 6Dual/6Quad processors contain a variety of digital and analog modules. Table 2 describes these modules in alphabetical order.

| Block<br>Mnemonic | Block Name                                                                         | Subsystem                                  | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 512x8 Fuse<br>Box | Electrical Fuse Array                                                              | Security                                   | Electrical Fuse Array. Enables to setup Boot Modes, Security Levels,<br>Security Keys, and many other system parameters.<br>The i.MX 6Dual/6Quad processors consist of 512x8-bit fuse box<br>accessible through OCOTP_CTRL interface.                                                                                                                                                                                                                                                                                                                                                |
| APBH-DMA          | NAND Flash and<br>BCH ECC DMA<br>Controller                                        | System<br>Control<br>Peripherals           | DMA controller used for GPMI2 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ARM               | ARM Platform                                                                       | ARM                                        | The ARM Cortex-A9 platform consists of 4x (four) Cortex-A9 cores version r2p10 and associated sub-blocks, including Level 2 Cache Controller, SCU (Snoop Control Unit), GIC (General Interrupt Controller), private timers, Watchdog, and CoreSight debug modules.                                                                                                                                                                                                                                                                                                                   |
| ASRC              | Asynchronous<br>Sample Rate<br>Converter                                           | Multimedia<br>Peripherals                  | The Asynchronous Sample Rate Converter (ASRC) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversion of up to 10 channels of about -120dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs.                                                                                                                                               |
| AUDMUX            | Digital Audio Mux                                                                  | Multimedia<br>Peripherals                  | The AUDMUX is a programmable interconnect for voice, audio, and<br>synchronous data routing between host serial interfaces (for example,<br>SSI1, SSI2, and SSI3) and peripheral serial interfaces (audio and voice<br>codecs). The AUDMUX has seven ports with identical functionality and<br>programming models. A desired connectivity is achieved by configuring<br>two or more AUDMUX ports.                                                                                                                                                                                    |
| BCH40             | Binary-BCH ECC<br>Processor                                                        | System<br>Control<br>Peripherals           | The BCH40 module provides up to 40-bit ECC encryption/decryption for NAND Flash controller (GPMI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CAAM              | Cryptographic<br>Accelerator and<br>Assurance Module                               | Security                                   | CAAM is a cryptographic accelerator and assurance module. CAAM<br>implements several encryption and hashing functions, a run-time<br>integrity checker, and a Pseudo Random Number Generator (PRNG).<br>The pseudo random number generator is certified by Cryptographic<br>Algorithm Validation Program (CAVP) of National Institute of Standards<br>and Technology (NIST). Its DRBG validation number is 94 and its SHS<br>validation number is 1455.<br>CAAM also implements a Secure Memory mechanism. In i.MX<br>6Dual/6Quad processors, the security memory provided is 16 KB. |
| CCM<br>GPC<br>SRC | Clock Control<br>Module, Global<br>Power Controller,<br>System Reset<br>Controller | Clocks,<br>Resets, and<br>Power<br>Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Table 2. i.MX 6Dual/6Quad Modules List

| Block<br>Mnemonic                         | Block Name                           | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------|--------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSI                                       | MIPI CSI-2 Interface                 | Multimedia<br>Peripherals        | The CSI IP provides MIPI CSI-2 standard camera interface port. The CSI-2 interface supports up to 1 Gbps for up to 3 data lanes and up to 800 Mbps for 4 data lanes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CSU                                       | Central Security Unit                | Security                         | The Central Security Unit (CSU) is responsible for setting<br>comprehensive security policy within the i.MX 6Dual/6Quad platform.<br>The Security Control Registers (SCR) of the CSU are set during boot<br>time by the HAB and are locked to prevent further writing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CTI-0<br>CTI-1<br>CTI-2<br>CTI-3<br>CTI-4 | Cross Trigger<br>Interfaces          | Debug / Trace                    | Cross Trigger Interfaces allows cross-triggering based on inputs from<br>masters attached to CTIs. The CTI module is internal to the Cortex-A9<br>Core Platform.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| СТМ                                       | Cross Trigger Matrix                 | Debug / Trace                    | Cross Trigger Matrix IP is used to route triggering events between CTIs.<br>The CTM module is internal to the Cortex-A9 Core Platform.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DAP                                       | Debug Access Port                    | System<br>Control<br>Peripherals | <ul> <li>The DAP provides real-time access for the debugger without halting the core to:</li> <li>System memory and peripheral registers</li> <li>All debug configuration registers</li> <li>The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-A9 Core Platform.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                           |
| DCIC-0<br>DCIC-1                          | Display Content<br>Integrity Checker | Automotive IP                    | The DCIC provides integrity check on portion(s) of the display. Each i.MX 6Dual/6Quad processor has two such modules, one for each IPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DSI                                       | MIPI DSI interface                   | Multimedia<br>Peripherals        | The MIPI DSI IP provides DSI standard display port interface. The DSI interface support 80 Mbps to 1 Gbps speed per data lane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| eCSPI1-5                                  | Configurable SPI                     | Connectivity<br>Peripherals      | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ENET                                      | Ethernet Controller                  | Connectivity<br>Peripherals      | The Ethernet Media Access Controller (MAC) is designed to support 10/100/1000 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The i.MX 6Dual/6Quad processors also consist of hardware assist for IEEE 1588 standard. For details, see the ENET chapter of the i.MX 6Dual/6Quad reference manual.<br><b>Note:</b> The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Dual/6Quad errata document (IMX6DQCE). |
| EPIT-1<br>EPIT-2                          | Enhanced Periodic<br>Interrupt Timer | Timer<br>Peripherals             | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly.                                                                                                                                                                                                                                                                                                                                          |

| Table 2. i.MX 6Dual/6Quad Modules Lis | t (continued) |
|---------------------------------------|---------------|
|---------------------------------------|---------------|

| Block                                                              |                                        | <u>.</u>                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------|----------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonic                                                           | Block Name                             | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ESAI                                                               | Enhanced Serial<br>Audio Interface     | Connectivity<br>Peripherals      | The Enhanced Serial Audio Interface (ESAI) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other processors. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. All serial transfers are synchronized to a clock. Additional synchronization signals are used to delineate the word frames. The normal mode of operation is used to transfer data at a periodic rate, one word per period. The network mode is also intended for periodic transfers; however, it supports up to 32 words (time slots) per period. This mode can be used to build time division multiplexed (TDM) networks. In contrast, the on-demand mode is intended for non-periodic transfers of data and to transfer data serially at high speed when the data becomes available. The ESAI has 12 pins for data and clocking connection to external devices. |
| FlexCAN-1<br>FlexCAN-2                                             | Flexible Controller<br>Area Network    | Connectivity<br>Peripherals      | The CAN protocol was primarily, but not only, designed to be used as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the Electromagnetic interference (EMI) environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module is a full implementation of the CAN protocol specification, Version 2.0 B, which supports both standard and extended message frames.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5<br>GPIO-6<br>GPIO-7 | General Purpose I/O<br>Modules         | System<br>Control<br>Peripherals | Used for general purpose input/output to external devices. Each GPIO module supports 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPMI                                                               | General Media<br>Interface             | Connectivity<br>Peripherals      | The GPMI module supports up to 8x NAND devices. 40-bit ECC encryption/decryption for NAND Flash controller (GPMI2). The GPMI supports separate DMA channels per NAND device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GPT                                                                | General Purpose<br>Timer               | Timer<br>Peripherals             | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock.                                                                                                                                                                                                                                                                                                                                   |
| GPU2Dv2                                                            | Graphics Processing<br>Unit-2D, ver. 2 | Multimedia<br>Peripherals        | The GPU2Dv2 provides hardware acceleration for 2D graphics algorithms, such as Bit BLT, stretch BLT, and many other 2D functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| Table 2. i.MX 6Dual/6Quad Mo | odules List (continued) |
|------------------------------|-------------------------|
|------------------------------|-------------------------|

| Block<br>Mnemonic                                              | Block Name                                    | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------|-----------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPU3Dv4                                                        | Graphics Processing<br>Unit, ver. 4           | Multimedia<br>Peripherals        | The GPU3Dv4 provides hardware acceleration for 3D graphics<br>algorithms with sufficient processor power to run desktop quality<br>interactive graphics applications on displays up to HD1080 resolution.<br>The GPU3D provides OpenGL ES 2.0, including extensions, OpenGL<br>ES 1.1, and OpenVG 1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPUVGv2                                                        | Vector Graphics<br>Processing Unit,<br>ver. 2 | Multimedia<br>Peripherals        | OpenVG graphics accelerator provides OpenVG 1.1 support as well as other accelerations, including Real-time hardware curve tesselation of lines, quadratic and cubic Bezier curves, 16x Line Anti-aliasing, and various Vector Drawing functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| HDMI Tx                                                        | HDMI Tx interface                             | Multimedia<br>Peripherals        | The HDMI module provides HDMI standard interface port to an HDMI 1.4 compliant display.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HSI                                                            | MIPI HSI interface                            | Connectivity<br>Peripherals      | The MIPI HSI provides a standard MIPI interface to the applications processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| l <sup>2</sup> C-1<br>l <sup>2</sup> C-2<br>l <sup>2</sup> C-3 | I <sup>2</sup> C Interface                    | Connectivity<br>Peripherals      | $I^2C$ provide serial interface for external devices. Data rates of up to 400 kbps are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IOMUXC                                                         | IOMUX Control                                 | System<br>Control<br>Peripherals | This module enables flexible IO multiplexing. Each IO pad has default<br>and several alternate functions. The alternate functions are software<br>configurable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IPUv3H-1<br>IPUv3H-2                                           | Image Processing<br>Unit, ver. 3H             | Multimedia<br>Peripherals        | <ul> <li>IPUv3H enables connectivity to displays and video sources, relevant processing and synchronization and control capabilities, allowing autonomous operation.</li> <li>The IPUv3H supports concurrent output to two display ports and concurrent input from two camera ports, through the following interfaces</li> <li>Parallel Interfaces for both display and camera</li> <li>Single/dual channel LVDS display interface</li> <li>HDMI transmitter</li> <li>MIPI/CSI-2 receiver</li> <li>The processing includes:</li> <li>Image conversions: resizing, rotation, inversion, and color space conversion</li> <li>A high-quality de-interlacing filter</li> <li>Video/graphics combining</li> <li>Image enhancement: color adjustment and gamut mapping, gamma correction, and contrast enhancement</li> <li>Support for display backlight reduction</li> </ul> |
| КРР                                                            | Key Pad Port                                  | Connectivity<br>Peripherals      | <ul> <li>KPP Supports 8 x 8 external key pad matrix. KPP features are:</li> <li>Open drain design</li> <li>Glitch suppression circuit design</li> <li>Multiple keys detection</li> <li>Standby key press detection</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### Table 2. i.MX 6Dual/6Quad Modules List (continued)

| Block<br>Mnemonic                | Block Name                    | Subsystem                     | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------|-------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDB                              | LVDS Display Bridge           | Connectivity<br>Peripherals   | <ul> <li>LVDS Display Bridge is used to connect the IPU (Image Processing Unit) to External LVDS Display Interface. LDB supports two channels; each channel has following signals:</li> <li>One clock pair</li> <li>Four data pairs</li> <li>Each signal pair contains LVDS special differential pad (PadP, PadM).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MMDC                             | Multi-Mode DDR<br>Controller  | Connectivity<br>Peripherals   | <ul> <li>DDR Controller has the following features:</li> <li>Support 16/32/64-bit DDR3-1066 (LV) or LPDDR2-1066</li> <li>Supports both dual x32 for LPDDR2 and x64 DDR3 / LPDDR2 configurations (including 2x32 interleaved mode)</li> <li>Support up to 4 GByte DDR memory space</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OCOTP_CTRL                       | OTP Controller                | Security                      | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals, requiring permanent non-volatility. |
| OCRAM                            | On-Chip Memory<br>Controller  | Data Path                     | The On-Chip Memory controller (OCRAM) module is designed as an interface between system's AXI bus and internal (on-chip) SRAM memory module.<br>In i.MX 6Dual/6Quad processors, the OCRAM is used for controlling the 256 KB multimedia RAM through a 64-bit AXI bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OSC 32 kHz                       | OSC 32 kHz                    | Clocking                      | Generates 32.768 kHz clock from an external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PCle                             | PCI Express 2.0               | Connectivity<br>Peripherals   | The PCIe IP provides PCI Express Gen 2.0 functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PMU                              | Power-Management<br>Functions | Data Path                     | Integrated power management unit. Used to provide power to various SoC domains.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PWM-1<br>PWM-2<br>PWM-3<br>PWM-4 | Pulse Width<br>Modulation     | Connectivity<br>Peripherals   | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RAM<br>16 KB                     | Secure/non-secure<br>RAM      | Secured<br>Internal<br>Memory | Secure/non-secure Internal RAM, interfaced through the CAAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RAM<br>256 KB                    | Internal RAM                  | Internal<br>Memory            | Internal RAM, which is accessed through OCRAM memory controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ROM<br>96KB                      | Boot ROM                      | Internal<br>Memory            | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ROMCP                            | ROM Controller with<br>Patch  | Data Path                     | ROM Controller with ROM Patch support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Block<br>Mnemonic       | Block Name                                  | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------|---------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SATA                    | Serial ATA                                  | Connectivity<br>Peripherals      | The SATA controller and PHY is a complete mixed-signal IP solution designed to implement SATA II, 3.0 Gbps HDD connectivity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SDMA                    | Smart Direct<br>Memory Access               | System<br>Control<br>Peripherals | <ul> <li>The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing. It has the following features:</li> <li>Powered by a 16-bit Instruction-Set micro-RISC engine</li> <li>Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels</li> <li>48 events with total flexibility to trigger any combination of channels</li> <li>Memory accesses including linear, FIFO, and 2D addressing</li> <li>Shared peripherals between ARM and SDMA</li> <li>Very fast context-switching with 2-level priority based preemptive multi-tasking</li> <li>DMA units with auto-flush and prefetch capability</li> <li>Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address)</li> <li>DMA ports can handle unit-directional and bi-directional flows (copy mode)</li> <li>Up to 8-word buffer for configurable burst transfers</li> <li>Support of byte-swapping and CRC calculations</li> <li>Library of Scripts and API is available</li> </ul> |
| SJC                     | System JTAG<br>Controller                   | System<br>Control<br>Peripherals | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX 6Dual/6Quad processors use JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards. The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 6Dual/6Quad SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SNVS                    | Secure Non-Volatile<br>Storage              | Security                         | Secure Non-Volatile Storage, including Secure Real Time Clock,<br>Security State Machine, Master Key Control, and Violation/Tamper<br>Detection and reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SPDIF                   | Sony Philips Digital<br>Interconnect Format | Multimedia<br>Peripherals        | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. It supports Transmitter and Receiver functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SSI-1<br>SSI-2<br>SSI-3 | I2S/SSI/AC97<br>Interface                   | Connectivity<br>Peripherals      | The SSI is a full-duplex synchronous interface, which is used on the processor to provide connectivity with off-chip audio peripherals. The SSI supports a wide variety of protocols (SSI normal, SSI network, I2S, and AC-97), bit depths (up to 24 bits per word), and clock / frame sync options.<br>The SSI has two pairs of 8x24 FIFOs and hardware support for an external DMA controller in order to minimize its impact on system performance. The second pair of FIFOs provides hardware interleaving of a second audio stream that reduces CPU overhead in use cases where two time slots are being used simultaneously.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### Table 2. i.MX 6Dual/6Quad Modules List (continued)

| Block<br>Mnemonic                              | Block Name                                   | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------|----------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEMPMON                                        | Temperature Monitor                          | System<br>Control<br>Peripherals | The temperature monitor/sensor IP module for detecting high<br>temperature conditions. The temperature read out does not reflect case<br>or ambient temperature. It reflects the temperature in proximity of the<br>sensor location on the die. Temperature distribution may not be<br>uniformly distributed; therefore, the read out value may not be the<br>reflection of the temperature value for the entire die.                                                                                                                                                                                            |
| TZASC                                          | Trust-Zone Address<br>Space Controller       | Security                         | The TZASC (TZC-380 by ARM) provides security address region control functions required for intended application. It is used on the path to the DRAM controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| UART-1<br>UART-2<br>UART-3<br>UART-4<br>UART-5 | UART Interface                               | Connectivity<br>Peripherals      | <ul> <li>Each of the UARTv2 modules support the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)</li> <li>Programmable baud rates up to 4 MHz. This is a higher max baud rate relative to the 1.875 MHz, which is stated by the TIA/EIA-232-F standard and the i.MX31 UART modules.</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA 1.0 support (up to SIR speed of 115200 bps)</li> <li>Option to operate as 8-pins full UART, DCE, or DTE</li> </ul> |
| USBOH3A                                        | USB 2.0 High Speed<br>OTG and 3x HS<br>Hosts | Connectivity<br>Peripherals      | <ul> <li>USBOH3 contains:</li> <li>One high-speed OTG module with integrated HS USB PHY</li> <li>One high-speed Host module with integrated HS USB PHY</li> <li>Two identical high-speed Host modules connected to HSIC USB ports.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    |

| Block<br>Mnemonic             | Block Name                                                                             | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|-------------------------------|----------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| uSDHC-1<br>uSDHC-2<br>uSDHC-4 | SD/MMC and SDXC<br>Enhanced<br>Multi-Media Card /<br>Secure Digital Host<br>Controller | Connectivity<br>Peripherals | <ul> <li>i.MX 6Dual/6Quad specific SoC characteristics:</li> <li>All four MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are:</li> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v4.2/4.3/4.4 including high-capacity (size &gt; 2 GB) cards HC MMC. Hardware reset as specified for eMMC cards is supported at ports #3 and #4 only.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDHC cards up to 32 GB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v1.10</li> <li>Fully compliant with SD Card Specification, Part A2, SD Host Controller Standard Specification, v2.00</li> <li>All four ports support:</li> <li>1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max)</li> <li>1-bit, 4-bit, or 8-bit transfer modes specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)</li> <li>However, the SoC-level integration and I/O muxing logic restrict the functionality to the following:</li> <li>Instances #1 and #2 are primarily intended to serve as external slots or interfaces to on-board SDIO devices. These ports are equipped with "Card Detection" and "Write Protection" pads and do not support hardware reset.</li> <li>Instances #3 and #4 are primarily intended to serve interfaces to embedded MMC memory or interfaces to on-board SDIO devices. These ports 41 and #2 in four bit configuration (SD interface). Port #3 is placed in his own independent I/O power domains for Ports #1 and #2 in four bit configuration (SD interface). Port #3 is placed in his own independent power domain and port #4 shares power domain with some other interfaces.</li> </ul> |  |  |  |  |  |
| VDOA                          | VDOA                                                                                   | Multimedia<br>Peripherals   | The Video Data Order Adapter (VDOA) is used to re-order video data from the "tiled" order used by the VPU to the conventional raster-scan order needed by the IPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| VPU                           | Video Processing<br>Unit                                                               | Multimedia<br>Peripherals   | A high-performing video processing unit (VPU), which covers many<br>SD-level and HD-level video decoders and SD-level encoders as a<br>multi-standard video codec engine as well as several important video<br>processing, such as rotation and mirroring.<br>See the i.MX 6Dual/6Quad reference manual for complete list of VPU's<br>decoding/encoding capabilities.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| WDOG-1                        | Watchdog                                                                               | Timer<br>Peripherals        | The Watchdog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the ARM core, and a second point evokes an external event on the WDOG line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

#### Table 2. i.MX 6Dual/6Quad Modules List (continued)

| Block<br>Mnemonic | Block Name                      | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|---------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WDOG-2<br>(TZ)    | Watchdog<br>(TrustZone)         | Timer<br>Peripherals        | The TrustZone Watchdog (TZ WDOG) timer module protects against<br>TrustZone starvation by providing a method of escaping normal mode<br>and forcing a switch to the TZ mode. TZ starvation is a situation where<br>the normal OS prevents switching to the TZ mode. Such a situation is<br>undesirable as it can compromise the system's security. Once the TZ<br>WDOG module is activated, it must be serviced by TZ software on a<br>periodic basis. If servicing does not take place, the timer times out. Upon<br>a time-out, the TZ WDOG asserts a TZ mapped interrupt that forces<br>switching to the TZ mode. If it is still not served, the TZ WDOG asserts<br>a security violation signal to the CSU. The TZ WDOG module cannot be<br>programmed or deactivated by a normal mode Software. |
| EIM               | NOR-Flash /PSRAM<br>interface   | Connectivity<br>Peripherals | <ul> <li>The EIM NOR-FLASH / PSRAM provides:</li> <li>Support 16-bit (in muxed IO mode only) PSRAM memories (sync and async operating modes), at slow frequency</li> <li>Support 16-bit (in muxed IO mode only) NOR-Flash memories, at slow frequency</li> <li>Multiple chip selects</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| XTALOSC           | Crystal Oscillator<br>interface |                             | The XTALOSC module enables connectivity to external crystal oscillator device. In a typical application use-case, it is used for 24 MHz oscillator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Table 2. i.MX 6Dual/6Quad Modules List (cor | ntinued) |
|---------------------------------------------|----------|
|---------------------------------------------|----------|

## 3.1 Special Signal Considerations

The package contact assignments can be found in Section 6, "Package Information and Contact Assignments." Signal descriptions are defined in the i.MX 6Dual/6Quad reference manual. Special signal consideration information is contained in Chapter 1 of Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG).

## 3.2 Recommended Connections for Unused Analog Interfaces

The recommended connections for unused analog interfaces can be found in Section 1.8, "Unused analog interfaces," of the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG).

## 4 Electrical Characteristics

This section provides the device and module-level electrical characteristics for the i.MX 6Dual/6Quad processors.

## 4.1 Chip-Level Conditions

This section provides the device-level electrical characteristics for the SoC. See Table 3 for a quick reference to the individual tables and sections.

| For these characteristics,         | Topic appears |
|------------------------------------|---------------|
| Absolute Maximum Ratings           | on page 21    |
| FCPBGA Package Thermal Resistance  | on page 21    |
| Operating Ranges                   | on page 23    |
| External Clock Sources             | on page 25    |
| Maximal Supply Currents            | on page 26    |
| Low Power Mode Supply Currents     | on page 28    |
| USB PHY Current Consumption        | on page 29    |
| SATA Typical Power Consumption     | on page 31    |
| PCIe 2.0 Maximum Power Consumption | on page 32    |
| HDMI Maximum Power Consumption     | on page 32    |

Table 3. i.MX 6Dual/6Quad Chip-Level Conditions

## 4.1.1 Absolute Maximum Ratings

### CAUTION

Stresses beyond those listed under Table 4 may affect reliability or cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Operating Ranges or Parameters tables is not implied.

| Parameter Description                                                      | Symbol                                                | Min  | Мах                    | Unit |  |
|----------------------------------------------------------------------------|-------------------------------------------------------|------|------------------------|------|--|
| Core supply voltages                                                       | VDDARM_IN<br>VDDSOC_IN                                | -0.3 | 1.5                    | V    |  |
| Internal supply voltages                                                   | VDDARM_CAP<br>VDDARM23_CAP<br>VDDSOC_CAP<br>VDDPU_CAP | -0.3 | 1.3                    | V    |  |
| GPIO supply voltage                                                        | Supplies denoted as I/O supply                        | -0.5 | 3.6                    | V    |  |
| DDR I/O supply voltage                                                     | Supplies denoted as I/O supply                        | -0.4 | 1.975                  | V    |  |
| LVDS I/O supply voltage                                                    | Supplies denoted as I/O supply                        | -0.3 | 2.8                    | V    |  |
| VDDHIGH_IN supply voltage                                                  | VDDHIGH_IN                                            | -0.3 | 3.6                    | V    |  |
| USB VBUS                                                                   | VBUS                                                  | _    | 5.25                   | V    |  |
| Input voltage on USB_OTG_DP, USB_OTG_DN,<br>USB_H1_DP, USB_H1_DN pins      | USB_DP/USB_DN                                         | -0.3 | 3.63                   | V    |  |
| Input/output voltage range                                                 | V <sub>in</sub> /V <sub>out</sub>                     | -0.5 | OVDD <sup>1</sup> +0.3 | V    |  |
| ESD damage immunity:                                                       | V <sub>esd</sub>                                      |      |                        |      |  |
| <ul><li>Human Body Model (HBM)</li><li>Charge Device Model (CDM)</li></ul> |                                                       |      | 2000<br>500            | V    |  |
| Storage temperature range                                                  | T <sub>STORAGE</sub>                                  | -40  | 150                    | °C   |  |

#### Table 4. Absolute Maximum Ratings

<sup>1</sup> OVDD is the I/O supply voltage.

### 4.1.2 Thermal Resistance

### 4.1.2.1 FCPBGA Package Thermal Resistance

Table 5 provides the FCPBGA package thermal resistance data.

#### Table 5. FCPBGA Package Thermal Resistance Data

| Thermal Parameter                     | Test Conditions                                           | Symbol              | Value | Unit |
|---------------------------------------|-----------------------------------------------------------|---------------------|-------|------|
| Junction to Ambient <sup>1</sup>      | Single-layer board (1s); natural convection <sup>2</sup>  | R <sub>θJA</sub>    | 31    | °C/W |
|                                       | Four-layer board (2s2p); natural convection <sup>2</sup>  | R <sub>θJA</sub>    | 22    | °C/W |
| Junction to Ambient <sup>1</sup>      | Single-layer board (1s); air flow 200 ft/min <sup>3</sup> | R <sub>0JMA</sub>   | 24    | °C/W |
|                                       | Four-layer board (2s2p); air flow 200 ft/min <sup>3</sup> | R <sub>0JMA</sub>   | 18    | °C/W |
| Junction to Board <sup>1,4</sup>      | —                                                         | R <sub>0JB</sub>    | 12    | °C/W |
| Junction to Case (top) <sup>1,5</sup> | —                                                         | R <sub>0JCtop</sub> | <0.1  | °C/W |

<sup>1</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

#### **Electrical Characteristics**

- <sup>2</sup> Per JEDEC JESD51-3 with the single layer board horizontal. Thermal test board meets JEDEC specification for the specified package.
- <sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.
- <sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

## 4.1.3 **Operating Ranges**

Table 7 provides the operating ranges of the i.MX 6Dual/6Quad processors.

| Parameter<br>Description      | Symbol                                | Min                  | Тур  | Max <sup>1</sup> | Unit | Comment                                                                                                                                          |
|-------------------------------|---------------------------------------|----------------------|------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Run mode: LDO<br>enabled      | VDDARM_IN<br>VDDARM23_IN <sup>2</sup> | 1.35 <sup>3</sup>    |      | 1.5              | V    | LDO Output Set Point (VDDARM_CAP <sup>4</sup> ) of 1.225 V minimum for operation up to 852 MHz or 996 MHz (depending on the device speed grade). |
|                               |                                       | 1.25 <sup>3</sup>    |      | 1.5              | V    | LDO Output Set Point (VDDARM_CAP <sup>4</sup> ) of 1.125 V minimum for operation up to 792 MHz.                                                  |
|                               |                                       | 1.05 <sup>3</sup>    |      | 1.5              | V    | LDO Output Set Point (VDDARM_CAP <sup>4</sup> ) of 0.925 V minimum for operation up to 396 MHz.                                                  |
|                               | VDDSOC_IN <sup>5</sup>                | 1.350 <sup>3,6</sup> |      | 1.5              | V    | 264 MHz < VPU $\leq$ 352 MHz; VDDSOC and VDDPU LDO outputs (VDDSOC_CAP and VDDPU_CAP) require 1.225 V minimum.                                   |
|                               |                                       | 1.275 <sup>3,6</sup> |      | 1.5              | V    | VPU ≤ 264 MHz; VDDSOC and VDDPU LDO<br>outputs (VDDSOC_CAP and VDDPU_CAP)<br>require 1.15 V minimum.                                             |
| Run mode: LDO<br>bypassed     | VDDARM_IN<br>VDDARM23_IN <sup>2</sup> | 1.225                |      | 1.3              | V    | LDO bypassed for operation up to 852 MHz or<br>996 MHz (depending on the device speed<br>grade).                                                 |
|                               |                                       | 1.125                |      | 1.3              | V    | LDO bypassed for operation up to 792 MHz.                                                                                                        |
|                               |                                       | 0.925                |      | 1.3              | V    | LDO bypassed for operation up to 396 MHz.                                                                                                        |
|                               | VDDSOC_IN <sup>5</sup>                | 1.225 <sup>6</sup>   |      | 1.3              | V    | 264 MHz < VPU ≤ 352 MHz                                                                                                                          |
|                               |                                       | 1.15 <sup>6</sup>    |      | 1.3              | V    | VPU ≤ 264 MHz                                                                                                                                    |
| Standby/DSM Mode              | VDDARM_IN<br>VDDARM23_IN <sup>2</sup> | 0.9                  |      | 1.3              | V    | See Table 11, "Stop Mode Current and Power Consumption," on page 28.                                                                             |
|                               | VDDSOC_IN                             | 0.9                  |      | 1.3              | V    |                                                                                                                                                  |
| VDDHIGH internal<br>Regulator | VDDHIGH_IN <sup>7</sup>               | 2.8                  |      | 3.3              | V    | Must match the range of voltges that the rechargeable backup battery supports.                                                                   |
| Backup battery supply range   | VDD_SNVS_IN <sup>7</sup>              | 2.8                  |      | 3.3              | V    | Should be supplied from the same supply as VDDHIGH_IN, if the system does not require keeping real time and other data on OFF state.             |
| USB supply voltages           | USB_OTG_VBUS                          | 4.4                  |      | 5.25             | V    |                                                                                                                                                  |
|                               | USB_H1_VBUS                           | 4.4                  |      | 5.25             | V    |                                                                                                                                                  |
| DDR I/O supply                | NVCC_DRAM                             | 1.14                 | 1.2  | 1.3              | V    | LPDDR2, DDR3-U                                                                                                                                   |
|                               |                                       | 1.425                | 1.5  | 1.575            | V    | DDR3                                                                                                                                             |
|                               |                                       | 1.283                | 1.35 | 1.45             | V    | DDR3_L                                                                                                                                           |

### Table 7. Operating Ranges

#### **Electrical Characteristics**

| Supply for RGMII I/O<br>power group <sup>8</sup> | NVCC_RGMII                                                                                                                                                    | 1.15  |                     | 2.625 | V  | <ul> <li>1.15 V – 1.30 V in HSIC 1.2 V mode</li> <li>1.43 V – 1.58 V in RGMII 1.5 V mode</li> <li>1.70 V – 1.90 V in RGMII 1.8 V mode</li> <li>2.25 V – 2.625 V in RGMII 2.5 V mode</li> </ul>                                    |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO supplies <sup>8</sup>                       | NVCC_CSI,<br>NVCC_EIM0,<br>NVCC_EIM1,<br>NVCC_EIM2,<br>NVCC_ENET,<br>NVCC_GPIO,<br>NVCC_LCD,<br>NVCC_LCD,<br>NVCC_SD1,<br>NVCC_SD2,<br>NVCC_SD3,<br>NVCC_JTAG | 1.65  | 1.8,<br>2.8,<br>3.3 | 3.6   | V  | Isolation between the NVCC_EIMx and<br>NVCC_SDx different supplies allow them to<br>operate at different voltages within the<br>specified range.<br>Example: NVCC_EIM1 can operate at 1.8 V<br>while NVCC_EIM2 operates at 3.3 V. |
|                                                  | NVCC_LVDS2P5 <sup>9</sup><br>NVCC_MIPI                                                                                                                        | 2.25  | 2.5                 | 2.75  | V  |                                                                                                                                                                                                                                   |
| HDMI supply                                      | HDMI_VP                                                                                                                                                       | 0.99  | 1.1                 | 1.3   | V  |                                                                                                                                                                                                                                   |
| voltages                                         | HDMI_VPH                                                                                                                                                      | 2.25  | 2.5                 | 2.75  | V  |                                                                                                                                                                                                                                   |
| PCIe supply voltages                             | PCIE_VP                                                                                                                                                       | 1.023 | 1.1                 | 1.3   | V  |                                                                                                                                                                                                                                   |
|                                                  | PCIE_VPH                                                                                                                                                      | 2.325 | 2.5                 | 2.75  | V  |                                                                                                                                                                                                                                   |
|                                                  | PCIE_VPTX                                                                                                                                                     | 1.023 | 1.1                 | 1.3   | V  |                                                                                                                                                                                                                                   |
| SATA Suppy voltages                              | SATA_VP                                                                                                                                                       | 0.99  | 1.1                 | 1.3   | V  |                                                                                                                                                                                                                                   |
|                                                  | SATA_VPH                                                                                                                                                      | 2.25  | 2.5                 | 2.75  | V  |                                                                                                                                                                                                                                   |
| Junction temperature<br>Extended Consumer        | Тյ                                                                                                                                                            | -20   | _                   | 105   | °C | See Consumer qualification report for details (including product lifetime information).                                                                                                                                           |
| Junction temperature<br>Standard Consumer        | Тյ                                                                                                                                                            | 0     | —                   | 95    | °C | See Consumer qualification report for details (including product lifetime information).                                                                                                                                           |

#### Table 7. Operating Ranges (continued)

<sup>1</sup> Applying the maximum voltage results in maximum power consumption and heat generation. Freescale recommends a voltage set point = (Vmin + the supply tolerance). This results in an optimized power/speed ratio.

<sup>2</sup> For Quad core system, connect to VDDARM\_IN. For Dual core system, may be shorted to GND together with VDDARM23\_CAP to reduce leakage.

<sup>3</sup> VDDARM\_IN and VDDSOC\_IN must be at least 125 mV higher than the LDO Output Set Point for correct voltage regulation.

- <sup>4</sup> VDDARM\_CAP must not exceed VDD\_CACHE\_CAP by more than 50 mV. VDD\_CACHE\_CAP must not exceed VDDARM\_CAP by more than 200 mV.
- <sup>5</sup> VDDSOC\_CAP and VDDPU\_CAP must be equal.
- <sup>6</sup> VDDSOC and VDDPU output voltages must be set according to this rule: VDDARM-VDDSOC/PU<50mV.
- <sup>7</sup> While setting VDD\_SNVS\_IN voltage with respect to Charging Currents and RTC, see Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG).
- <sup>8</sup> All digital I/O supplies (NVCC\_xxxx) must be powered under normal conditions whether the associated I/O pins are in use or not, and associated I/O pins need to have a pull-up or pull-down resistor applied to limit any floating gate current.
- <sup>9</sup> This supply also powers the pre-drivers of the DDR I/O pins; therefore, it must always be provided, even when LVDS is not used.

Table 8 shows on-chip LDO regulators that can supply on-chip loads.

| Voltage Source          | Load                       | Comment                               |
|-------------------------|----------------------------|---------------------------------------|
| VDDHIGH_CAP             | NVCC_LVDS2P5               | Board-level connection to VDDHIGH_CAP |
|                         | NVCC_MIPI                  |                                       |
|                         | HDMI_VPH                   |                                       |
|                         | PCIE_VPH                   |                                       |
|                         | SATA_VPH                   |                                       |
| VDDSOC_CAP <sup>2</sup> | VDD_CACHE_CAP <sup>3</sup> | Board-level connection to VDDSOC_CAP  |
|                         | HDMI_VP                    |                                       |
|                         | PCIE_VP                    |                                       |
|                         | PCIE_VPTX                  |                                       |
|                         | SATA_VP                    |                                       |

Table 8. On-Chip LDOs<sup>1</sup> and their On-Chip Loads

On-chip LDOs are designed to supply the i.MX 6Dual/6Quad loads and must not be used to supply external loads.

<sup>2</sup> VDDARM\_CAP/VDDARM23\_CAP must not exceed VDDSOC\_CAP by more than 50 mV.

<sup>3</sup> VDD\_CACHE\_CAP must not exceed VDDARM\_CAP by more than 200 mV. VDDARM\_CAP must not exceed VDD\_CACHE\_CAP by more than 50 mV.

## 4.1.4 External Clock Sources

Each i.MX 6Dual/6Quad processor has two external input system clocks: a low frequency (RTC\_XTAL) and a high frequency (XTAL).

The RTC\_XTAL is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can substitute the RTC\_XTAL, in case accuracy is not important.

The system clock input XTAL is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier.

Table 9 shows the interface frequency requirements.

**Table 9. External Input Clock Frequency** 

| Parameter Description              | Symbol            | Min | Тур                       | Мах | Unit |
|------------------------------------|-------------------|-----|---------------------------|-----|------|
| RTC_XTAL Oscillator <sup>1,2</sup> | f <sub>ckil</sub> | _   | 32.768 <sup>3</sup> /32.0 | _   | kHz  |
| XTAL Oscillator <sup>4,2</sup>     | f <sub>xtal</sub> |     | 24                        |     | MHz  |

<sup>1</sup> External oscillator or a crystal with internal oscillator amplifier.

<sup>2</sup> The required frequency stability of this clock source is application dependent. For recommendations, see Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG).