# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



#### **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: IMX6SLCEC Rev. 1, 11/2012



### MCIMX6L

Package Information Plastic Package 13 x 13 mm, 0.5 mm pitch

#### Ordering Information

See Table 1 on page 3

### 1 Introduction

i.MX 6SoloLite

The i.MX 6SoloLite processor represents Freescale's latest achievement in integrated multimedia applications processors, which are part of a growing family of multimedia-focused products that offer high performance processing and are optimized for lowest power consumption.

**Applications Processors** 

for Consumer Products

The processor features Freescale's advanced implementation of the a single ARM Cortex<sup>TM</sup>-A9 core, which operates at speeds up to 1 GHz. It includes 2D graphics processor and integrated power management. The processor provides a 32-bit DDR3-800 memory interface and a number of other interfaces for connecting peripherals, such as WLAN, Bluetooth<sup>TM</sup>, GPS, hard drive, displays, and camera sensors.

The i.MX 6SoloLite processor is specifically useful for applications, such as:

- Color and monochrome eReaders
- Entry level tablets
- Barcode scanners

| 1. | Intro                                       | Introduction                                                                                                    |    |  |  |  |  |  |
|----|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--|
|    | 1.1.                                        | Ordering Information                                                                                            |    |  |  |  |  |  |
|    | 1.2                                         |                                                                                                                 |    |  |  |  |  |  |
| 2. | Archi                                       | itectural Overview                                                                                              |    |  |  |  |  |  |
|    | 2.1.                                        |                                                                                                                 |    |  |  |  |  |  |
| З. |                                             | les List                                                                                                        |    |  |  |  |  |  |
| 0. | 3.1.                                        | Special Signal Considerations                                                                                   |    |  |  |  |  |  |
|    | 3.2                                         |                                                                                                                 |    |  |  |  |  |  |
|    | 0.2.                                        | Interfaces                                                                                                      | 17 |  |  |  |  |  |
| 4  | Flect                                       | rical Characteristics                                                                                           |    |  |  |  |  |  |
|    | 4.1                                         | Chip-Level Conditions                                                                                           |    |  |  |  |  |  |
|    | 4.2                                         | Power Supplies Requirements and Restrictions                                                                    |    |  |  |  |  |  |
|    | 4.3.                                        | Integrated LDO Voltage Regulator Parameters                                                                     |    |  |  |  |  |  |
|    | 4.4                                         | PLL's Electrical Characteristics                                                                                |    |  |  |  |  |  |
|    | 4.5                                         | On-Chip Oscillators                                                                                             |    |  |  |  |  |  |
|    | 4.6.                                        | I/O DC Parameters                                                                                               |    |  |  |  |  |  |
|    | 4.7                                         | I/O AC Parameters                                                                                               |    |  |  |  |  |  |
|    | 4.8.                                        | Output Buffer Impedance Parameters                                                                              |    |  |  |  |  |  |
|    | 4.0.                                        | System Modules Timing                                                                                           |    |  |  |  |  |  |
|    |                                             | External Peripheral Interface Parameters                                                                        |    |  |  |  |  |  |
| 5. |                                             | the second se |    |  |  |  |  |  |
| э. | 5.1.                                        | Mode Configuration                                                                                              |    |  |  |  |  |  |
|    | ••••                                        | Boot Mode Configuration Pins                                                                                    |    |  |  |  |  |  |
| ~  | 5.2.                                        |                                                                                                                 |    |  |  |  |  |  |
| 6. | Package Information and Contact Assignments |                                                                                                                 |    |  |  |  |  |  |
| _  |                                             | 13 x 13mm Package Information                                                                                   |    |  |  |  |  |  |
| 7. | Revision History 114                        |                                                                                                                 |    |  |  |  |  |  |





© 2012 Freescale Semiconductor, Inc. All rights reserved.

#### Introduction

The i.MX 6SoloLite processor features:

- Applications processor—The processor enhances the capabilities of high-tier portable applications by fulfilling the ever increasing MIPS needs of operating systems and games. Freescale's Dynamic Voltage and Frequency Scaling (DVFS) provides significant power reduction, allowing the device to run at lower voltage and frequency with sufficient MIPS for tasks, such as audio decode.
- Multilevel memory system—The multilevel memory system of each processor is based on the L1 instruction and data caches, L2 cache, and internal and external memory. The processor supports many types of external memory devices, including DDR3, low voltage DDR3, LPDDR2, NOR Flash, PSRAM, cellular RAM, and managed NAND, including eMMC up to rev 4.4.
- Smart speed technology—The processor has power management throughout the IC that enables the rich suite of multimedia features and peripherals to consume minimum power in both active and various low power modes. Smart speed technology enables the designer to deliver a feature-rich product, requiring levels of power far lower than industry expectations.
- Dynamic voltage and frequency scaling—The processor improves the power efficiency of devices by scaling the voltage and frequency to optimize performance.
- Multimedia powerhouse—The multimedia performance of each processor is enhanced by a multilevel cache system, Neon MPE (Media Processor Engine) co-processor, and a programmable smart DMA (SDMA) controller.
- Powerful graphics acceleration—Each processor provides three independent, integrated graphics processing units: 2D BLit engine, a 2D graphics accelerator, and dedicated OpenVG<sup>™</sup> 1.1 accelerator.
- Interface flexibility—The processor supports connections to a variety of interfaces: LCD controller, CMOS sensor interface (parallel), high-speed USB on-the-go with PHY, high-speed USB host PHY, multiple expansion card ports (high-speed MMC/SDIO host and other), 10/100 Mbps Ethernet controller, and a variety of other popular interfaces (such as UART, I<sup>2</sup>C, and I<sup>2</sup>S serial audio).
- Electronic Paper Display Controller—The processor integrates EPD controller that supports E-INK color and monochrome with up to 2048 x 1536 resolution at 106 Hz refresh, 4096 x 4096 resolution at 20 Hz refresh and 5-bit grayscale (32-levels per color channel). The processor also integrates an EPD controller that supports SiPix monochrome panels.
- Advanced security—The processor delivers hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, secure boot, and secure software downloads. The security features are discussed in detail in the i.MX 6SoloLite security reference manual. Contact your local Freescale representative for more information.
- Integrated power management—The processor integrates linear regulators and generate internally all the voltage levels for different domains. This significantly simplifies system power management structure.
- GPIO with interrupt capabilities—The new GPIO pad design supports configurable dual voltage rails at 1.8V and 3.3V supplies. The pad is configurable to interface at either voltage level.

3

Introduction

### 1.1 Ordering Information

Table 1 shows the orderable part numbers covered by this datasheet. Table 1 does not include all possible orderable part numbers. The latest part numbers are available on freescale.com/imx6series. If your desired part number is not listed in Table 1, or you have questions about available parts, see freescale.com/imx6series or contact your Freescale representative.

| Part Number <sup>1</sup> | Mask Set | Options         | Speed<br>Grade | Temperature<br>(Tj) | Package <sup>2</sup>     |
|--------------------------|----------|-----------------|----------------|---------------------|--------------------------|
| MCIMX6L8DVN10AA          | N20G     | With GPU, E-ink | 1 GHz          | 0 to +95C           | 13x13mm, 0.5mm pitch BGA |
| MCIMX6L7DVN10SA          | N20G     | With Sipix      | 1 GHz          | 0 to +95C           | 13x13mm, 0.5mm pitch BGA |
| MCIMX6L3EVN10AA          | N20G     | With GPU        | 1 GHz          | -40 to +105C        | 13x13mm, 0.5mm pitch BGA |
| MCIMX6L2EVN10AA          | N20G     |                 | 1 GHz          | -40 to +105C        | 13x13mm, 0.5mm pitch BGA |

| Table 1. | Orderable | Part | Numbers |
|----------|-----------|------|---------|
|          |           |      |         |

<sup>1</sup> Part numbers with a PC prefix indicate non-production engineering parts.

 $^2\,$  Case 2240 is RoHS compliant, lead-free MSL (moisture sensitivity level) 3.

Figure 1 describes the part number nomenclature so that users can identify the characteristics of the specific part number they have (for example, Cores, Frequency, Temperature Grade, Fuse options, Silicon revision).

Ensure that you have the right datasheet for your specific part by checking the Temperature Grade (Junction) field and matching it to the right datasheet. If you have questions, see freescale.com/imx6series or contact your Freescale representative.



Figure 1. Part Number Nomenclature—i.MX 6SoloLite

### 1.2 Features

The i.MX 6SoloLite processor is based on ARM Cortex-A9 MPCore<sup>™</sup> Platform, which has the following features:

- ARM Cortex-A9 MPCore CPU Processor (with TrustZone)
- The core configuration is symmetric, where each core includes:
  - 32 KByte L1 Instruction Cache
  - 32 KByte L1 Data Cache
  - Private Timer and Watchdog
  - Cortex-A9 NEON MPE (Media Processing Engine) Co-processor

The ARM Cortex-A9 MPCore complex includes:

- General Interrupt Controller (GIC) with 128 interrupt support
- Global Timer
- Snoop Control Unit (SCU)
- 256 KB unified I/D L2 cache
- Two Master AXI (64-bit) bus interfaces output of L2 cache
- Frequency of the core (including Neon and L1 cache) as per Table 9, "Operating Ranges," on page 21
- NEON MPE coprocessor
  - SIMD Media Processing Architecture
  - NEON register file with 32x64-bit general-purpose registers
  - NEON Integer execute pipeline (ALU, Shift, MAC)
  - NEON dual, single-precision floating point execute pipeline (FADD, FMUL)
  - NEON load/store and permute pipeline

The memory system consists of the following components:

- Level 1 Cache—32 KB Instruction, 32 KB Data cache per core
- Level 2 Cache—Unified instruction and data (256 KByte)
- On-Chip Memory:
  - Boot ROM, including HAB (96 KB)
  - Internal multimedia / shared, fast access RAM (OCRAM, 256 KB)
- External memory interfaces:
  - 16-bit, and 32-bit DDR3-800, and LPDDR2-800 channels
  - 16/32-bit NOR Flash.
  - 16/32-bit PSRAM, Cellular RAM (32 bits or less)

Each i.MX 6SoloLite processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously):

- Displays—Total three interfaces are available.
  - LCD, 24bit display port, up to 225 Mpixels/sec (for example, WUXGA at 60 Hz)

#### Introduction

- EPDC, color, and monochrome E-INK, up to 1650x2332 resolution and 5-bit grayscale
- SPDC, color, and monochrome SiPix panels
- Camera sensors:
  - Parallel Camera port (up to 16 bit)
- Expansion cards:
  - Four MMC/SD/SDIO card ports all supporting:
    - 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR-104 mode (104 MB/s max)
    - 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)
- USB:
  - Two High Speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB Phy
  - One USB 2.0 (480 Mbps) hosts:
    - One HS hosts with integrated HS-IC USB (High Speed Inter-Chip USB) Phy
- Miscellaneous IPs and interfaces:
  - Three I<sup>2</sup>S/SSI/AC97 supported
  - Five UARTs, up to 4.0 Mbps each:
    - Providing RS232 interface
    - Supporting 9-bit RS485 multidrop mode
    - One of the five UARTs (UART1) supports 8-wire while others four supports 4-wire. This is due to the SoC IOMUX limitation, since all UART IPs are identical.
  - Four eCSPI (Enhanced CSPI)
  - Three  $I^2C$ , supporting 400 kbps
  - Ethernet Controller, 10/100 Mbps
  - Four Pulse Width Modulators (PWM)
  - System JTAG Controller (SJC)
  - GPIO with interrupt capabilities
  - 8x8 Key Pad Port (KPP)
  - Sony Philips Digital Interface (SPDIF), Rx and Tx
  - Two Watchdog timers (WDOG)
  - Audio MUX (AUDMUX)

The i.MX 6SoloLite processor integrates advanced power management unit and controllers:

- Provide PMU, including LDO supplies, for on-chip resources
- Use Temperature Sensor for monitoring the die temperature
- Support DVFS techniques for low power modes
- Use Software State Retention and Power Gating for ARM and MPE
- Support various levels of system power modes
- Use flexible clock gating control scheme

7

Introduction

- The i.MX 6SoloLite processor incorporates the following hardware accelerators:
  - GPU2Dv2—2D Graphics Processing Unit (BitBlt)
  - GPUVG—OpenVG 1.1 Graphics Processing Unit
  - PXP—PiXel Processing Pipeline. Off loading key pixel processing operations are required to support the EPD display applications.

The i.MX 6SoloLite processor uses dedicated HW accelerators to meet the targeted multimedia performance. The use of HW accelerators is a key factor in obtaining high performance at low power

consumption numbers, while having the CPU core relatively free for performing other tasks.

Security functions are enabled and accelerated by the following hardware:

- ARM TrustZone including the TZ architecture (separation of interrupts, memory mapping, etc.)
- SJC—System JTAG Controller. Protecting JTAG from debug port attacks by regulating or blocking the access to the system debug features.
- SNVS—Secure Non-Volatile Storage, including Secure Real Time Clock
- CSU—Central Security Unit. Enhancement for the IC Identification Module (IIM). Will be configured during boot and by eFUSEs and will determine the security level operation mode as well as the TZ policy.
- A-HAB—Advanced High Assurance Boot—HABv4 with the new embedded enhancements: SHA-256, 2048-bit RSA key, version control mechanism, warm boot, CSU, and TZ initialization.

#### NOTE

The actual feature set depends on the part numbers as described in Table 1, "Orderable Part Numbers," on page 3. Functions, such as 2D hardware graphics acceleration, E-Ink or SiPix may not be enabled for specific part numbers. Architectural Overview

### 2 Architectural Overview

The following subsections provide an architectural overview of the i.MX 6SoloLite processor system.

### 2.1 Block Diagram

Figure 2 shows the functional modules in the i.MX 6SoloLite processor system.



Figure 2. i.MX 6SoloLite System Block Diagram

#### NOTE

The numbers in brackets indicate number of module instances. For example, PWM (4) indicates four separate PWM peripherals.

The i.MX 6SoloLite processor contains a variety of digital and analog modules. Table 2 describes these modules in alphabetical order.

| Block<br>Mnemonic                         | Block Name                                                                         | Subsystem                               | Brief Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 128x8 Fuse<br>Box                         | Electrical Fuse<br>Array                                                           | Security                                | Electrical Fuse Array. Enables to setup Boot Modes, Security Levels, Security Keys, and many other system parameters.<br>The i.MX 6SoloLite processor consists of 2-128x8-bit fuse box accessible through OCOTP_CTRL interface.                                                                                                                                                                   |
| ARM                                       | ARM Platform                                                                       | ARM                                     | The ARM Cortex-A9 platform consists of a Cortex-A9 core version r2p10 and associated sub-blocks, including Level 2 Cache Controller, SCU (Snoop Control Unit), GIC (General Interrupt Controller), private timers, Watchdog, and CoreSight debug modules.                                                                                                                                         |
| AUDMUX                                    | Digital Audio Mux                                                                  | Multimedia<br>Peripherals               | The AUDMUX is a programmable interconnect for voice, audio, and<br>synchronous data routing between host serial interfaces (for example, SSI1,<br>SSI2, and SSI3) and peripheral serial interfaces (audio and voice codecs).<br>The AUDMUX has seven ports with identical functionality and programming<br>models. A desired connectivity is achieved by configuring two or more<br>AUDMUX ports. |
| CCM<br>GPC<br>SRC                         | Clock Control<br>Module, Global<br>Power Controller,<br>System Reset<br>Controller | Clocks,<br>Resets, and<br>Power Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management.                                                                                                                                                                                                                                                                           |
| CSU                                       | Central Security<br>Unit                                                           | Security                                | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX 6SoloLite platform. The Security Control Registers (SCR) of the CSU are set during boot time by the HAB and are locked to prevent further writing.                                                                                                                                       |
| CTI-1<br>CTI-2<br>CTI-3<br>CTI-4<br>CTI-5 | Cross Trigger<br>Interfaces                                                        | Debug / Trace                           | Cross Trigger Interfaces allows cross-triggering based on inputs from masters attached to CTIs. The CTI module is internal to the Cortex-A9 Core Platform.                                                                                                                                                                                                                                        |
| СТМ                                       | Cross Trigger<br>Matrix                                                            | Debug / Trace                           | Cross Trigger Matrix IP is used to route triggering events between CTIs. The CTM module is internal to the Cortex-A9 Core Platform.                                                                                                                                                                                                                                                               |
| DAP                                       | Debug Access<br>Port                                                               | System<br>Control<br>Peripherals        | <ul> <li>The DAP provides real-time access for the debugger without halting the core to:</li> <li>System memory and peripheral registers</li> <li>All debug configuration registers</li> <li>The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-A9 Core Platform.</li> </ul>                                                                     |
| DCP                                       | Data<br>co-processor                                                               | Security                                | This module provides support for general encryption and hashing functions typically used for security functions. Because its basic job is moving data from memory to memory, it also incorporates a memory-copy (memcopy) function for both debugging and as a more efficient method of copying data between memory blocks than the DMA-based approach.                                           |

Table 2. i.MX 6SoloLite Modules List

| Block<br>Mnemonic                                              | Block Name                                 | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| eCSPI-1<br>eCSPI-2<br>eCSPI-3<br>eCSPI-4                       | Configurable SPI                           | Connectivity<br>Peripherals      | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EIM                                                            | NOR-Flash<br>/PSRAM<br>interface           | Connectivity<br>Peripherals      | <ul> <li>The EIM NOR-FLASH / PSRAM provides:</li> <li>Support 16-bit (in muxed IO mode only) PSRAM memories (sync and async operating modes), at slow frequency</li> <li>Support 16-bit (in muxed IO mode only) NOR-Flash memories, at slow frequency</li> <li>Multiple chip selects</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                               |
| EPDC                                                           | Electrophoretic<br>Display<br>Controller   | Peripherals                      | The EPDC is a feature-rich, low power, and high-performance direct-drive, active matrix EPD controller. It is specifically designed to drive E-INK <sup>TM</sup> EPD panels, supporting a wide variety of TFT backplanes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| EPIT-1<br>EPIT-2                                               | Enhanced<br>Periodic Interrupt<br>Timer    | Timer<br>Peripherals             | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly.                                                                                                                                                                                                                                                                                                |
| FEC                                                            | Fast Ethernet<br>Controller                | Connectivity<br>Peripherals      | The Ethernet Media Access Controller (MAC) is designed to support 10 and 100 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5                 | General Purpose<br>I/O Modules             | System<br>Control<br>Peripherals | Used for general purpose input/output to external ICs. Each GPIO module supports 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GPT                                                            | General Purpose<br>Timer                   | Timer<br>Peripherals             | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with<br>programmable prescaler and compare and capture register. A timer counter<br>value can be captured using an external event and can be configured to<br>trigger a capture event on either the leading or trailing edges of an input pulse.<br>When the timer is configured to operate in "set and forget" mode, it is capable<br>of providing precise interrupts at regular intervals with minimal processor<br>intervention. The counter has output compare logic to provide the status and<br>interrupt at comparison. This timer can be configured to run either on an<br>external clock or on an internal clock. |
| GPU2Dv2                                                        | Graphics<br>Processing<br>Unit-2D, ver 2   | Multimedia<br>Peripherals        | The GPU2Dv2 provides hardware acceleration for 2D graphics algorithms, such as Bit BLT, stretch BLT, and many other 2D functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GPUVGv2                                                        | Vector Graphics<br>Processing Unit<br>ver2 | Multimedia<br>Peripherals        | OpenVG graphics accelerator provides OpenVG 1.1 support as well as other accelerations, including Real-time hardware curve tesselation of lines, quadratic and cubic Bezier curves, 16x Line Anti-aliasing, and various Vector Drawing functions.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| l <sup>2</sup> C-1<br>l <sup>2</sup> C-2<br>l <sup>2</sup> C-3 | I <sup>2</sup> C Interface                 | Connectivity<br>Peripherals      | I <sup>2</sup> C provide serial interface for external devices. Data rates of up to 400 kbps are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Table 2. i.MX 6SoloLite Modules List | (continued) |
|--------------------------------------|-------------|
|--------------------------------------|-------------|

| Block<br>Mnemonic                | Block Name                                   | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------|----------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOMUXC                           | IOMUX Control                                | System<br>Control<br>Peripherals | This module enables flexible IO multiplexing. Each IO pad has default and several alternate functions. The alternate functions are software configurable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| КРР                              | Key Pad Port                                 | Connectivity<br>Peripherals      | <ul> <li>KPP Supports 8 x 8 external key pad matrix. KPP features are:</li> <li>Open drain design</li> <li>Glitch suppression circuit design</li> <li>Multiple keys detection</li> <li>Standby key press detection</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| LCDIF                            | LCD Interface                                | Multimedia<br>Peripherals        | The LCDIF provides display data for external LCD panels from simple<br>text-only displays to WVGA, 16/18/24 bpp color TFT panels. The LCDIF<br>supports all of these different interfaces by providing fully programmable<br>functionality and sharing register space, FIFOs, and ALU resources at the<br>same time. The LCDIF supports RGB (DOTCLK) modes as well as system<br>mode including both VSYNC and WSYNC modes.                                                                                                                                                                                                                                                                                                                     |
| MMDC                             | Multi-Mode DDR<br>Controller                 | Connectivity<br>Peripherals      | DDR Controller has the following features:<br>• Support 16/32-bit DDR3-800 or LPDDR2-800<br>• Supports up to 2 GByte DDR memory space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OCOTP_C<br>TRL                   | OTP Controller                               | Security                         | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals, requiring permanent non-volatility. |
| OCRAM                            | On-Chip Memory<br>controller                 | Data Path                        | The On-Chip Memory controller (OCRAM) module is designed as an interface<br>between system's AXI bus and internal (on-chip) SRAM memory module.<br>In i.MX 6SoloLite processor, the OCRAM is used for controlling the 128 KB<br>multimedia RAM through a 64-bit AXI bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OCRAM_L<br>2                     | On-Chip Memory<br>Controller for L2<br>Cache | Data Path                        | The On-Chip Memory controller for L2 cache (OCRAM_L2) module is designed as an interface between system's AXI bus and internal (on-chip) L2 cache memory module during boot mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| OSC 32<br>kHz                    | OSC 32 kHz                                   | Clocking                         | Generates 32.768 kHz clock from external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PMU                              | Power-Managem<br>ent functions               | Data Path                        | Integrated power management unit. Used to provide power to various SoC domains.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PWM-1<br>PWM-2<br>PWM-3<br>PWM-4 | Pulse Width<br>Modulation                    | Connectivity<br>Peripherals      | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Block<br>Mnemonic | Block Name                        | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|-----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PXP               | PiXel Processing<br>Pipeline      | Display<br>Peripherals           | A high-performance pixel processor capable of 1 pixel/clock performance for combined operations, such as color-space conversion, alpha blending, gamma-mapping, and rotation. The PXP is enhanced with features specifically for gray scale applications. In addition, the PXP supports traditional pixel/frame processing paths for still-image and video processing applications, allowing it to interface with the integrated EPD. either of the integrated EPD controllers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RAM<br>128 KB     | Internal RAM                      | Internal<br>Memory               | Internal RAM, which is accessed through OCRAM memory controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RNGB              | Random Number<br>Generator        | Security                         | Random number generating module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ROM<br>96KB       | Boot ROM                          | Internal<br>Memory               | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ROMCP             | ROM Controller<br>with Patch      | Data Path                        | ROM Controller with ROM Patch support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SDMA              | Smart Direct<br>Memory Access     | System<br>Control<br>Peripherals | <ul> <li>The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing. It has the following features:</li> <li>Powered by a 16-bit Instruction-Set micro-RISC engine</li> <li>Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels</li> <li>48 events with total flexibility to trigger any combination of channels</li> <li>Memory accesses including linear, FIFO, and 2D addressing</li> <li>Shared peripherals between ARM and SDMA</li> <li>Very fast Context-Softwareitching with 2-level priority based preemptive multi-tasking</li> <li>DMA units with auto-flush and prefetch capability</li> <li>Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address)</li> <li>DMA ports can handle unit-directional and bi-directional flows (copy mode)</li> <li>Up to 8-word buffer for configurable burst transfers</li> <li>Support of byte-swapping and CRC calculations</li> <li>Library of Scripts and API is available</li> </ul> |
| SJC               | System JTAG<br>Controller         | System<br>Control<br>Peripherals | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX 6SoloLite processor uses JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards.<br>The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 6SoloLite SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SNVS              | Secure<br>Non-Volatile<br>Storage | Security                         | Secure Non-Volatile Storage, including Secure Real Time Clock, Security State Machine, Master Key Control, and Violation/Tamper Detection and reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### Table 2. i.MX 6SoloLite Modules List (continued)

| Block<br>Mnemonic                              | Block Name                                      | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------------------|-------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPDC                                           | Electrophoretic<br>Display<br>Controller        | Peripherals                      | The SPDC is a feature-rich, low power, and high-performance direct-drive, active matrix EPD controller. It is specifically designed to drive SiPix <sup>™</sup> EPD panels, supporting a wide variety of TFT backplanes.                                                                                                                                                                                                                                                                                                                                                                                                    |
| SPDIF                                          | Sony Phillips<br>Digital Interface              | Multimedia<br>Peripherals        | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. Has Transmitter and Receiver functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SSI-1<br>SSI-2<br>SSI-3                        | I2S/SSI/AC97<br>Interface                       | Connectivity<br>Peripherals      | The SSI is a full-duplex synchronous interface, which is used on the AP to provide connectivity with off-chip audio peripherals. The SSI supports a wide variety of protocols (SSI normal, SSI network, I2S, and AC-97), bit depths (up to 24 bits per word), and clock / frame sync options.<br>The SSI has two pairs of 8x24 FIFOs and hardware support for an external DMA controller in order to minimize its impact on system performance. The second pair of FIFOs provides hardware interleaving of a second audio stream that reduces CPU overhead in use cases where two time slots are being used simultaneously. |
| TEMPMON                                        | Temperature<br>Monitor                          | System<br>Control<br>Peripherals | The temperature monitor/sensor IP, for detecting high temperature conditions.<br>The Temperature sensor IP for detecting die temperature. The temperature<br>read out does not reflect case or ambient temperature, but the proximity of the<br>temperature sensor location on the die. Temperature distribution may not be<br>uniformly distributed, therefore the read out value may not be the reflection of<br>the temperature value of the entire die.                                                                                                                                                                 |
| TZASC                                          | Trust-Zone<br>Address Space<br>Controller       | Security                         | The TZASC (TZC-380 by ARM) provides security address region control functions required for intended application. It is used on the path to the DRAM controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| UART-1<br>UART-2<br>UART-3<br>UART-4<br>UART-5 | UART Interface                                  | Connectivity<br>Peripherals      | <ul> <li>Each of the UARTv2 modules support the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)</li> <li>Programmable baud rates up to 4 MHz. This is a higher max baud rate relative to the 1.875 MHz, which is stated by the TIA/EIA-232-F standard and the i.MX31 UART modules.</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA 1.0 support (up to SIR speed of 115200 bps)</li> <li>Option to operate as 8-pins full UART, DCE, or DTE</li> </ul>            |
| USBOH2A                                        | 2x USB 2.0 High<br>Speed OTG and<br>1x HS Hosts | Connectivity<br>Peripherals      | USBO2H contains:<br>• One Two high-speed OTG module with integrated HS USB PHY<br>• One identical high-speed Host modules connected to HSIC USB ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Block<br>Mnemonic                        | Block Name                                                                                | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uSDHC-1<br>uSDHC-2<br>uSDHC-2<br>uSDHC-4 | SD/MMC and<br>SDXC<br>Enhanced<br>Multi-Media Card<br>/ Secure Digital<br>Host Controller | Connectivity<br>Peripherals | <ul> <li>i.MX 6SoloLite specific SoC characteristics:</li> <li>All four MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are:</li> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v4.2/4.3/4.4 including high-capacity (size &gt; 2 GB) cards HC MMC. HW reset as specified for eMMC cards is supported at ports #3 and #4 only.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDHC cards up to 32 GB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO card Specification, Part E1, v1.10</li> <li>Fully compliant with SD Card Specification, Part E1, v1.10</li> <li>Fully compliant with SD Card Specification, Part E1, v1.10</li> <li>Fully compliant with SD Card Specification, Part E1, v1.10</li> <li>Fully compliant with SD Card Specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max)</li> <li>1-bit or 4-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)</li> <li>However, the SoC level integration and I/O muxing logic restrict the functionality to the following:</li> <li>Instances #1 and #2 are primarily intended to serve as external slots or interfaces to on-board SDIO devices. These ports are equipped with "Card detection" and "Write Protection" pads and do not support HW reset</li> <li>All ports can work with 1.8 V and 3.3 V cards. There are two completely independent I/O power domains for Ports #1 and #2 in four bit configuration (SD interface). Port #3 is placed in his own independent power domain and port #4 shares power domain with some other interfaces.</li> </ul> |
| WDOG-1                                   | Watchdog                                                                                  | Timer<br>Peripherals        | The Watchdog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the ARM core, and a second point evokes an external event on the WDOG line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| WDOG-2<br>(TZ)                           | Watchdog<br>(TrustZone)                                                                   | Timer<br>Peripherals        | The TrustZone Watchdog (TZ WDOG) timer module protects against<br>TrustZone starvation by providing a method of escaping normal mode and<br>forcing a switch to the TZ mode. TZ starvation is a situation where the normal<br>OS prevents switching to the TZ mode. Such situation is undesirable as it can<br>compromise the system's security. Once the TZ WDOG module is activated,<br>it must be serviced by TZ software on a periodic basis. If servicing does not<br>take place, the timer times out. Upon a time-out, the TZ WDOG asserts a TZ<br>mapped interrupt that forces switching to the TZ mode. If it is still not served,<br>the TZ WDOG asserts a security violation signal to the CSU. The TZ WDOG<br>module cannot be programmed or deactivated by a normal mode Software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| XTALOSC                                  | Crystal Oscillator<br>I/F                                                                 | Clocking                    | The XTALOSC module enables connectivity to external crystal oscillator device. In a typical application use-case, it is used for 24 MHz oscillator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### 3.1 Special Signal Considerations

Table 3 lists special signal considerations for the i.MX 6SoloLite processor. The signal names are listed in alphabetical order.

The package contact assignments can be found in Section 6, "Package Information and Contact Assignments." Signal descriptions are provided in the i.MX 6SoloLite reference manual.

| Signal Name   | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK1_P/CLK1_N | <ul> <li>One general purpose differential high speed clock Input/output is provided.<br/>It could be used to:</li> <li>To feed external reference clock to the PLLs and further to the modules inside SoC, for example as alternate reference clock for Audio interfaces, etc.</li> <li>To output internal SoC clock to be used outside the SoC as either reference clock or as a functional clock for peripherals.<br/>See the i.MX 6SoloLite reference manual for details on the respective clock trees.<br/>The clock inputs/outputs are LVDS differential pairs compatible with TIA/EIA-644 standard, the maximal clock out frequency range supported is 528 MHz.<br/>Alternatively one may use single ended signal to drive CLK1_P input. In this case corresponding CLK1_N input should be tied to the constant voltage level equal 1/2 of the input signal swing.<br/>Termination should be provided in case of high frequency signals.<br/>See LVDS pad electrical specification for further details.<br/>After initialization, the CLK1 input/output could be disabled (if not used). If unused, the CLK1_N/P pair may be left floating.</li> </ul> |
| DRAM_VREF     | When using DRAM_VREF with DDR I/O, the nominal reference voltage must be half of the NVCC_DRAM supply. The user must tie DRAM_VREF to a precision external resistor divider. Use a 1 k $\Omega$ 0.5% resistor to GND and a 1 k $\Omega$ 0.5% resistor to NVCC_DRAM. Shunt each resistor with a closely-mounted 0.1 $\mu$ F capacitor. To reduce supply current, a pair of 1.5 k $\Omega$ 0.1% resistors can be used. Using resistors with recommended tolerances ensures the ± 2% DRAM_VREF tolerance (per the DDR3 specification) is maintained when four DDR3 ICs plus the i.MX 6SoloLite are drawing current on the resistor divider. It is recommended to use regulated power supply for "big" memory configurations (more that eight devices).                                                                                                                                                                                                                                                                                                                                                                                                          |
| GPANAIO       | This signal is reserved for Freescale manufacturing use only. User must leave this connection floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| JTAG_nnnn     | The JTAG interface is summarized in Table 4. Use of external resistors is unnecessary. However, if external resistors are used, the user must ensure that the on-chip pull-up/down configuration is followed. For example, do not use an external pull down on an input that has on-chip pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               | JTAG_TDO is configured with a keeper circuit such that the floating condition is eliminated if an external pull resistor is not present. An external pull resistor on JTAG_TDO is detrimental and should be avoided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               | JTAG_MOD is referenced as SJC_MOD in the i.MX 6SoloLite reference manual. Both names refer to the same signal. JTAG_MOD must be externally connected to GND for normal operation. Termination to GND through an external pull-down resistor (such as 1 k $\Omega$ ) is allowed. JTAG_MOD set to hi configures the JTAG interface to mode compliant with IEEE1149.1 standard. JTAG_MOD set to low configures the JTAG interface for common Software debug adding all the system TAPs to the chain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| NC            | These signals are No Connect (NC) and should be floated by the user.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 3. Special Signal Considerations

| Signal Name         | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ONOFF               | In normal mode may be connected to ON/OFF button (De-bouncing provided at this input). Internally this pad is pulled up. Short connection to GND in OFF mode causes internal power management state machine to change state to ON. In ON mode short connection to GND generates interrupt (intended to Software controllable power down). Long above ~5s connection to GND causes "forced" OFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| POR_B               | This cold reset negative logic input resets all modules and logic in the IC.<br>May be used in addition to internally generated power on reset signal (logical AND, both internal and<br>external signals are considered active low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RTC_XTALI/RTC_XTALO | If the user wishes to configure RTC_XTALI and RTC_XTALO as an RTC oscillator, a 32.768 kHz crystal ( $\leq 100 \text{ k}\Omega \text{ ESR}$ , 10 pF load) should be connected between RTC_XTALI and RTC_XTALO. Keep in mind the capacitors implemented on either side of the crystal are about twice the crystal load capacitor. To hit the exact oscillation frequency, the board capacitors need to be reduced to account for board and chip parasitics. The integrated oscillation amplifier is self biasing, but relatively weak. Care must be taken to limit parasitic leakage from RTC_XTALI and RTC_XTALO to either power or ground (>100 M\Omega). This will debias the amplifier and cause a reduction of startup margin. Typically RTC_XTALI and RTC_XTALO should bias to approximately 0.5 V. If it is desired to feed an external low frequency clock into RTC_XTALI the RTC_XTALO pin should be left floating or driven with a complimentary signal. The logic level of this forcing clock should not exceed VDD_SNVS_CAP level and the frequency should be <100 kHz under typical conditions. In case when high accuracy real time clock are not required system may use internal low frequency ring oscillator. It is recommended to connect RTC_XTALI to GND and keep RTC_XTALO floating. |
| TEST_MODE           | TEST_MODE is for Freescale factory use. This signal is internally connected to an on-chip pull-down device. The user must either float this signal or tie it to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| XTALI/XTALO         | A 24.0 MHz crystal should be connected between XTALI and XTALO. level and the frequency should<br>be <32 MHz under typical conditions.<br>The crystal must be rated for a maximum drive level of 250 $\mu$ W. An ESR (equivalent series<br>resistance) of typically 80 $\Omega$ is recommended. Freescale BSP (board support package) software<br>requires 24 MHz on XTALI/XTALO.<br>The crystal can be eliminated if an external 24 MHz oscillator is available in the system. In this case,<br>XTALI must be directly driven by the external oscillator and XTALO is floated. The XTALI signal level<br>must swing from ~0.8 x NVCC_PLL_OUT to ~0.2 V.<br>This clock is used as a reference for USB, PCIe, and SATA, so there are strict frequency tolerance<br>and jitter requirements. See the XTALOSC chapter and relevant interface specifications chapters of<br>the i.MX 6SoloLite reference manual, for details.                                                                                                                                                                                                                                                                                                                                                                                 |
| ZQPAD               | DRAM calibration resistor 240 $\Omega$ 1% used as reference during DRAM output buffer driver calibration should be connected between this pad and GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### Table 4. JTAG Controller Interface Summary

| JTAG     | I/О Туре       | On-Chip Termination |
|----------|----------------|---------------------|
| JTAG_TCK | Input          | 47 kΩ pull-up       |
| JTAG_TMS | Input          | 47 kΩ pull-up       |
| JTAG_TDI | Input          | 47 kΩ pull-up       |
| JTAG_TDO | 3-state output | Keeper              |

| JTAG       | I/О Туре | On-Chip Termination |
|------------|----------|---------------------|
| JTAG_TRSTB | Input    | 47 kΩ pull-up       |
| JTAG_MOD   | Input    | 100 kΩ pull-up      |

#### Table 4. JTAG Controller Interface Summary (continued)

#### 3.2 Recommended Connections for Unused Analog Interfaces

Table 5 shows the recommended connections for unused analog interfaces.

#### Table 5. Recommended Connections for Unused Analog Interfaces

| Module | Pad Name                                                                                  | Recommendations if Unused? |
|--------|-------------------------------------------------------------------------------------------|----------------------------|
| ССМ    | CLK1_N, CLK1_P                                                                            | Float                      |
| USB    | USB_H1_DN, USB_H1_DP, USB_H1_VBUS, USB_OTG_CHD_B,<br>USB_OTG_DN, USB_OTG_DP, USB_OTG_VBUS | Float                      |

### **4** Electrical Characteristics

This section provides the device and module-level electrical characteristics for the i.MX 6SoloLite processor.

#### 4.1 Chip-Level Conditions

This section provides the device-level electrical characteristics for the IC. See Table 6 for a quick reference to the individual tables and sections.

Table 6. i.MX 6SoloLite Chip-Level Conditions

| For these characteristics,               | Topic appears |
|------------------------------------------|---------------|
| Absolute Maximum Ratings                 | on page 18    |
| BGA Case 2240 Package Thermal Resistance | on page 18    |
| Operating Ranges                         | on page 21    |
| External Clock Sources                   | on page 22    |
| Maximal Supply Currents                  | on page 23    |
| Low Power Mode Supply Currents           | on page 24    |
| USB PHY Current Consumption              | on page 26    |

#### 4.1.1 Absolute Maximum Ratings

#### CAUTION

Stresses beyond those listed under Table 7 may affect reliability or cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Operating Ranges or Parameters tables is not implied.

| Parameter Description                                                 | Symbol                                   | Min  | Max <sup>1</sup>       | Unit |
|-----------------------------------------------------------------------|------------------------------------------|------|------------------------|------|
| Core supply voltages                                                  | VDD_ARM_IN<br>VDD_SOC_IN<br>VDD_PU_IN    | -0.3 | 1.5                    | V    |
| Internal supply voltages                                              | VDD_ARM_CAP<br>VDD_SOC_CAP<br>VDD_PU_CAP | -0.3 | 1.3                    | V    |
| GPIO supply voltage                                                   | Supplies denoted as I/O supply           | -0.5 | 3.6                    | V    |
| DDR I/O supply voltage                                                | Supplies denoted as I/O supply           | -0.4 | 1.975                  | V    |
| VDD_HIGH_IN supply voltage                                            | VDD_HIGH_IN                              | -0.3 | 3.6                    | V    |
| USB VBUS                                                              | VBUS                                     | —    | 5.25                   | V    |
| Input voltage on USB_OTG_DP, USB_OTG_DN,<br>USB_H1_DP, USB_H1_DN pins | USB_DP/USB_DN                            | -0.3 | 3.63                   | V    |
| Input/output voltage range                                            | V <sub>in</sub> /V <sub>out</sub>        | -0.5 | OVDD <sup>2</sup> +0.3 | V    |
| ESD Immunity (HBM)                                                    | Vesd_CDM                                 | —    | 2000                   | V    |
| ESD Immunity (CDM)                                                    | Vesd_CDM                                 | —    | 500                    | V    |
| Storage temperature range                                             | T <sub>STORAGE</sub>                     | -40  | 150                    | °C   |

#### Table 7. Absolute Maximum Ratings

<sup>1</sup> Exceeding maximum may result in breakdown, or reduction in IC life time, performance, and/or reliability.

<sup>2</sup> OVDD is the I/O supply voltage.

#### 4.1.2 Thermal Resistance

#### 4.1.2.1 BGA Case 2240 Package Thermal Resistance

Table 8 provides the MAPBGA package thermal resistance data.

Table 8. Package Thermal Resistance Data

| Rating                                                | Board                   | Symbol                | No Lid | Unit |
|-------------------------------------------------------|-------------------------|-----------------------|--------|------|
| Junction to Ambient <sup>1</sup> (natural convection) | Single layer board (1s) | $R_{	extsf{	heta}JA}$ | 51     | °C/W |
|                                                       | Four layer board (2s2p) | $R_{	extsf{	heta}JA}$ | 28     | °C/W |

| Rating                                           | Board                   | Symbol              | No Lid | Unit |
|--------------------------------------------------|-------------------------|---------------------|--------|------|
| Junction to Ambient <sup>1</sup> (at 200 ft/min) | Single layer board (1s) | R <sub>θJMA</sub>   | 40     | °C/W |
|                                                  | Four layer board (2s2p) | R <sub>θJMA</sub>   | 24     | °C/W |
| Junction to Board <sup>2</sup>                   | -                       | R <sub>θJB</sub>    | 14     | °C/W |
| Junction to Case <sup>3</sup> (Top)              | -                       | R <sub>0JCtop</sub> | 9      | °C/W |
| Junction to Package Top <sup>4</sup>             | Natural Convection      | $\Psi_{JT}$         | 2      | °C/W |

#### Table 8. Package Thermal Resistance Data (continued)

<sup>1</sup> Junction-to-Ambient Thermal Resistance was determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package.

<sup>2</sup> Junction-to-Board Thermal Resistance was determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package.

<sup>3</sup> Junction-to-Case at the top of the package was determined by using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.

<sup>4</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

### 4.1.3 **Operating Ranges**

Figure 3 shows major power systems blocks and internal/external connections for the i.MX 6Sololite proessor.



Figure 3. i.MX 6SoloLite SoC Power Block Diagram

Table 9 provides the operating ranges of the i.MX 6SoloLite processor.

| Parameter<br>Description      | Symbol                               | Min                  | Тур | Max <sup>1</sup> | Unit | Comment                                                                                                                             |
|-------------------------------|--------------------------------------|----------------------|-----|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| Run mode: LDO<br>enabled      | VDD_ARM_IN                           | 1.375 <sup>2</sup>   |     | 1.5              | V    | LDO output set at 1.250V minimum for operation up to 996MHz.                                                                        |
|                               |                                      | 1.275 <sup>2</sup>   |     | 1.5              | V    | LDO output set at 1.150V minimum for operation up to 792MHz                                                                         |
|                               |                                      | 1.075 <sup>2</sup>   |     | 1.5              | V    | LDO output set at 0.95V minimum for operation up to 396MHz                                                                          |
|                               |                                      | 1.075 <sup>2</sup>   |     | 1.5              | V    | LDO output set at 0.950V minimum for operation up to 192MHz                                                                         |
|                               |                                      | 1.050 <sup>2</sup>   |     | 1.5              | V    | LDO output set at 0.9250V minimum for operation up to 24MHz                                                                         |
|                               | VDD_SOC_IN <sup>3</sup><br>VDD_PU_IN | 1.275 <sup>2,4</sup> |     | 1.5              | V    | VDD_SOC and VDD_PU LDO outputs<br>(VDD_SOC_CAP and VDD_PU_CAP)<br>require 1.15 V minimum.                                           |
| Run mode: LDO                 | VDD_ARM_IN                           | 1.250                |     | 1.3              | V    | LDO bypassed for operation up to 996 MHz.                                                                                           |
| bypassed                      |                                      | 1.150                |     | 1.3              | V    | LDO bypassed for operation up to 792 MHz.                                                                                           |
|                               |                                      | 0.950                |     | 1.3              | V    | LDO bypassed for operation up to 396 MHz.                                                                                           |
|                               |                                      | 0.950                |     | 1.3              | V    | LDO bypassed for operation up to 192MHz                                                                                             |
|                               |                                      | 0.925                |     | 1.3              | V    | LDO bypassed for operation up to 24MHz                                                                                              |
|                               | VDD_SOC_IN <sup>3</sup><br>VDD_PU_IN | 1.15 <sup>4</sup>    |     | 1.3              | V    |                                                                                                                                     |
| Standby/DSM Mode              | VDD_ARM_IN                           | 0.9                  |     | 1.3              | V    | See Table 12, "Stop Mode Current and                                                                                                |
|                               | VDD_SOC_IN<br>VDD_PU_IN              | 0.9                  |     | 1.3              | V    | Power Consumption," on page 24.                                                                                                     |
| VDDHIGH internal<br>Regulator | VDD_HIGH_IN <sup>5</sup>             | 2.8                  |     | 3.3              | V    | Must match the range of voltges that the rechargeable backup battery supports.                                                      |
| Backup battery supply range   | VDD_SNVS_IN <sup>5</sup>             | 2.8                  |     | 3.3              | V    | Should be supplied from the same supply as VDDHIGH_IN if the system does not require keeping real time and other data on OFF state. |
| USB supply voltages           | USB_OTG1_VBUS<br>USB_OTG2_VBUS       | 4.4                  |     | 5.25             | V    |                                                                                                                                     |
| DDR I/O supply                | NVCC_DRAM                            | 1.14                 | 1.2 | 1.3              | V    | LPDDR2                                                                                                                              |
|                               |                                      | 1.425                | 1.5 | 1.575            | V    | DDR3                                                                                                                                |
|                               | NVCC_DRAM_2P5                        | 2.5                  | 2.5 | 2.75             | V    |                                                                                                                                     |

Table 9. Operating Ranges

| Parameter<br>Description   | Symbol         | Min  | Тур | Max <sup>1</sup> | Unit | Comment                                                                                                    |
|----------------------------|----------------|------|-----|------------------|------|------------------------------------------------------------------------------------------------------------|
| GPIO supplies <sup>6</sup> | NVCC33_IO      | 2.8  | 3.0 | 3.3              | V    | Worst case, assuming all SOC I/O operating<br>at 1.8V. NVCC33_IO must always be<br>greater than NVCC18_IO. |
|                            | NVCC18_IO      | 1.62 | 1.8 | 1.98             | V    |                                                                                                            |
|                            | NVCC_1P2V      |      | 1.2 |                  |      |                                                                                                            |
| Junction<br>temperature    | Т <sub>Ј</sub> | 0    |     | 95               | °C   | Consumer                                                                                                   |
| Junction<br>temperature    | Тյ             | -40  |     | 105              |      | Extended Consumer                                                                                          |

#### Table 9. Operating Ranges (continued)

Applying the maximum voltage results in maximum power consumption and heat generation. Freescale recommends a voltage set point = (Vmin + the supply tolerance). This results in an optimized power/speed ratio.

<sup>2</sup> VDD\_ARM\_IN and VDDSOC\_IN must be at least 125 mV higher than the LDO Output Set Point for correct voltage regulation.

<sup>3</sup> VDD\_SOC\_CAP and VDD\_PU\_CAP must be equal.

<sup>4</sup> VDDSOC and VDDPU output voltage must be set to this rule: VDDARM-VDDSOC/PU<50mV

<sup>5</sup> While setting VDD\_SNVS\_IN voltage with respect to Charging Currents and RTC, refer to Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG).

<sup>6</sup> All digital I/O supplies (NVCC\_xxxx) must be powered under normal conditions whether the associated I/O pins are in use or not, and associated I/O pins need to have a pull-up or pull-down resistor applied to limit any floating gate current.

#### 4.1.4 External Clock Sources

Each i.MX 6SoloLite processor has two external input system clocks: a low frequency (RTC\_XTAL) and a high frequency (XTAL).

The RTC\_XTAL is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and Watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can substitute the RTC\_XTAL, in case accuracy is not important.

The system clock input XTAL is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier.

Table 10 shows the interface frequency requirements.

| Table 10. External Input | <b>Clock Frequency</b> |
|--------------------------|------------------------|
|--------------------------|------------------------|

| Parameter Description              | Symbol            | Min | Тур                       | Max | Unit |
|------------------------------------|-------------------|-----|---------------------------|-----|------|
| RTC_XTAL Oscillator <sup>1,2</sup> | f <sub>ckil</sub> | _   | 32.768 <sup>3</sup> /32.0 | _   | kHz  |
| XTAL Oscillator <sup>4,2</sup>     | f <sub>xtal</sub> |     | 24                        |     | MHz  |

<sup>1</sup> External oscillator or a crystal with internal oscillator amplifier.

<sup>2</sup> The required frequency stability of this clock source is application dependent. For recommendations, see Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG).

- <sup>3</sup> Recommended nominal frequency 32.768 kHz.
- <sup>4</sup> External oscillator or a fundamental frequency crystal with internal oscillator amplifier.

The typical values shown in Table 10 are required for use with Freescale BSPs to ensure precise time keeping and USB operation. For RTC\_XTAL operation, two clock sources are available:

- On-chip 40 kHz ring oscillator: This clock source has the following characteristics:
  - Approximately 25 µA more Idd than crystal oscillator
  - Approximately ±50% tolerance
  - No external component required
  - Starts up quicker than 32 kHz crystal oscillator
- External crystal oscillator with on-chip support circuit
  - At power up, ring oscillator is utilized. After crystal oscillator is stable, the clock circuit switches over to the crystal oscillator automatically.
  - Higher accuracy than ring oscillator
  - If no external crystal is present, then the ring oscillator is utilized

The decision of choosing a clock source should be taken based on real-time clock use and precision timeout.

#### 4.1.5 Maximal Supply Currents

The Power Virus numbers shown in Table 11 represent a use case designed specifically to show the maximum current consumption possible. All cores are running at the defined maximum frequency and are limited to L1 cache accesses only to ensure no pipeline stalls. Although a valid condition, it would have a very limited practical use case, if at all, and be limited to an extremely low duty cycle unless the intention was to specifically show the worst case power consumption.

The MMPF0100xxxx, Freescale's power management IC targeted for the i.MX 6x family, supports the Power Virus mode operating at 1% duty cycle. Higher duty cycles are allowed, but a robust thermal design is required for the increased system power dissipation.

See the i.MX 6SoloLite Power Consumption Measurement Application Note for more details on typical power consumption under various use case definitions.

| Power Line  | Conditions                                     | Max Current      | Unit |
|-------------|------------------------------------------------|------------------|------|
| VDD_ARM_IN  | 1 GHz ARM clock based on Power Virus operation | 1100             | mA   |
| VDD_SOC_IN  | 1 GHz ARM clock                                | 650              | mA   |
| VDD_PU_IN   | 1 GHz ARM clock                                | 150              | mA   |
| VDD_HIGH_IN | —                                              | 30 <sup>1</sup>  | mA   |
| VDD_SNVS_IN | —                                              | 250 <sup>2</sup> | μA   |

#### Table 11. Maximal Supply Currents (continued)

| Power Line                     | Conditions                  | Max Current                          | Unit<br>mA |
|--------------------------------|-----------------------------|--------------------------------------|------------|
| USB_OTG1_VBUS<br>USB_OTG2_VBUS | _                           | 25 <sup>3</sup>                      |            |
|                                | Primary Interface (IO) Supp | lies                                 | •          |
| NVCC_DRAM                      | —                           | 4                                    |            |
| NVCC33_IO                      | N=156                       | Use maximal IO Equation <sup>5</sup> |            |
| NVCC18_IO                      | N=156                       | Use maximal IO Equation <sup>5</sup> |            |
|                                | MISC                        |                                      |            |
| DRAM_VREF                      | —                           | 1                                    | mA         |

<sup>1</sup> The actual maximum current drawn from VDDHIGH\_IN will be as shown plus any additional current drawn from the VDDHIGH\_CAP outputs, depending upon actual application configuration (for example, NVCC\_DRAM\_2P5 supplies).

<sup>2</sup> The maximum VDD\_SNVS\_IN current may be higher depending on specific operating configurations, such as BOOT\_MODE[1:0] not equal to 00, or use of the Tamper feature. During initial power on, VDD\_SNVS\_IN can draw up to 1 mA, if available. VDD\_SNVS\_CAP charge time will increase if less than 1 mA is available.

<sup>3</sup> This is the maximum current per active USB physical interface.

<sup>4</sup> The DRAM power consumption is dependent on several factors, such as external signal termination. DRAM power calculators are typically available from the memory vendors. They take in account factors, such as signal termination. See the i.MX 6SoloLite Power Consumption Measurement Application Note or examples of DRAM power consumption during specific use case scenarios.

<sup>5</sup> General equation for estimated, maximal power consumption of an IO power supply:

 $Imax = N \times C \times V \times (0.5 \times F)$ 

Where:

N-Number of IO pins supplied by the power line

C—Equivalent external capacitive load

V—IO voltage

(0.5 xF)-Data change rate. Up to 0.5 of the clock rate (F)

In this equation, Imax is in Amps, C in Farads, V in Volts, and F in Hertz.

#### 4.1.6 Low Power Mode Supply Currents

Table 12 shows the current core consumption (not including I/O) of i.MX 6SoloLite processor in selected low power modes.

| Mode | Test Conditions                                                                                                                                                                                                                      | Supply               | Typical <sup>1</sup> | Unit |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| WAIT | <ul> <li>ARM, SoC, and PU LDOs are set to 1.225 V</li> <li>HIGH LDO set to 2.5 V</li> <li>Clocks are gated</li> <li>DDR is in self refresh</li> <li>PLLs are active in bypass (24 MHz)</li> <li>Supply voltages remain ON</li> </ul> | VDD_ARM_IN (1.375 V) | 4                    | mA   |
|      |                                                                                                                                                                                                                                      | VDD_SOC_IN (1.375 V) | 7.5                  |      |
|      |                                                                                                                                                                                                                                      | VDD_PU_IN (1.375 V)  | 1.5                  |      |
|      |                                                                                                                                                                                                                                      | VDD_HIGH_IN(3.0 V)   | 9                    |      |
|      |                                                                                                                                                                                                                                      | Total                | 44.9                 | mW   |

#### Table 12. Stop Mode Current and Power Consumption

|                 | •                                                                                                                                                                                                                                |                      |      |    |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----|
| STOP_ON         | ARM LDO set to 0.9 V                                                                                                                                                                                                             | VDD_ARM_IN (1.375 V) | 2.5  | mA |
|                 | <ul> <li>SoC and PU LDOs set to 1.225 V</li> <li>HIGH LDO set to 2.5 V</li> <li>PLLs disabled</li> <li>DDR is in self refresh</li> </ul>                                                                                         | VDD_SOC_IN (1.375 V) | 7.5  |    |
|                 |                                                                                                                                                                                                                                  | VDD_PU_IN (1.375 V)  | 1.5  |    |
|                 |                                                                                                                                                                                                                                  | VDD_HIGH_IN (3.0 V)  | 4.5  |    |
|                 |                                                                                                                                                                                                                                  | Total                | 29.3 | mW |
| STOP_OFF        | <ul> <li>ARM LDO set to 0.9 V</li> <li>SoC LDO set to 1.225 V</li> <li>PU LDO is power gated</li> <li>HIGH LDO set to 2.5 V</li> <li>PLLs disabled</li> <li>DDR is in self refresh</li> </ul>                                    | VDD_ARM_IN (1.375 V) | 2.5  | mA |
|                 |                                                                                                                                                                                                                                  | VDD_SOC_IN (1.375 V) | 7.5  | -  |
|                 |                                                                                                                                                                                                                                  | VDD_PU_IN (1.375 V)  | 0.1  |    |
|                 |                                                                                                                                                                                                                                  | VDD_HIGH_IN (3.0 V)  | 4.0  |    |
|                 |                                                                                                                                                                                                                                  | Total                | 25.9 | mW |
| STANDBY         | <ul> <li>ARM and PU LDOs are power gated</li> <li>SoC LDO is in bypass</li> <li>HIGH LDO is set to 2.5 V</li> <li>PLLs are disabled</li> <li>Low voltage</li> <li>Well Bias ON</li> <li>XTAL is enabled</li> </ul>               | VDD_ARM_IN (0.9 V)   | 0.1  | mA |
|                 |                                                                                                                                                                                                                                  | VDD_SoC_IN (0.9 V)   | 1.0  | -  |
|                 |                                                                                                                                                                                                                                  | VDD_PU_IN (0.9 V)    | 0.1  |    |
|                 |                                                                                                                                                                                                                                  | VDD_HIGH_IN (3.0 V)  | 3    |    |
|                 |                                                                                                                                                                                                                                  | Total                | 10.1 | mW |
| Deep Sleep Mode | <ul> <li>ARM and PU LDOs are power gated</li> <li>SoC LDO is in bypass</li> <li>HIGH LDO is set to 2.5 V</li> <li>PLLs are disabled</li> <li>Low voltage</li> <li>Well Bias ON</li> <li>XTAL and bandgap are disabled</li> </ul> | VDD_ARM_IN (0.9 V)   | 0.1  | mA |
|                 |                                                                                                                                                                                                                                  | VDD_SoC_IN (0.9 V)   | 0.75 | 1  |
|                 |                                                                                                                                                                                                                                  | VDD_PU_IN (0.9 V)    | 0.1  |    |
|                 |                                                                                                                                                                                                                                  | VDD_HIGH_IN (3.0 V)  | 0.15 |    |
|                 |                                                                                                                                                                                                                                  | Total                | 1.3  | mW |
|                 |                                                                                                                                                                                                                                  |                      |      |    |

<sup>1</sup> The typical values shown here are for information only and are not guaranteed. These values are average values measured on a worst-case wafer at 25°C.