

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Digitally-Enhanced Power Analog Controller with Integrated Synchronous Driver

## **Synchronous Buck Features:**

- Input Voltage: 4.5V to 40VOutput Voltage: 0.5V to 3.6V
  - Greater than 3.6V requires external divider
- · Switching Frequency: 100 kHz to 1.6 MHz
- · Quiescent Current: 5 mA Typical
- · High-Drive:
  - +5V Gate Drive
  - 1A/2A Source Current
  - 1A/2A Sink Current
- Low-Drive:
  - +5V Gate Drive
  - 2A Source Current
  - 4A Sink Current
- · Peak Current Mode Control
- · Differential Remote Output Sense
- · QEC-100 Qualified
- Multiple Output Systems:
  - Master or Slave
  - Frequency Synchronized
- Configurable Parameters:
  - Overcurrent Limit
  - Input Undervoltage Lockout
  - Output Overvoltage
  - Output Undervoltage
  - Internal Analog Compensation
  - Soft Start Profile
  - Synchronous Driver Dead Time
  - Switching Frequency
- · Thermal Shutdown

#### Microcontroller Features:

- · Precision 8 MHz Internal Oscillator Block:
  - Factory Calibrated
- · Interrupt Capable
  - Firmware
  - Interrupt-on-Change Pins
- · Only 35 Instructions to Learn
- · 4096 Words On-Chip Program Memory
- · High-Endurance Flash:
  - 100,000 Write Flash Endurance
  - Flash Retention: >40 years
- Watchdog Timer (WDT) with Independent Oscillator for Reliable Operation
- · Programmable Code Protection
- In-Circuit Debug (ICD) via Two Pins (MCP19119)
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via Two Pins
- 11 I/O Pins and One Input-Only Pin (MCP19118)
  - Three Open-Drain Pins
- 14 I/O Pins and One Input-Only Pin (MCP19119)
  - Three Open-Drain Pins
- Analog-to-Digital Converter (ADC):
  - 10-Bit Resolution
  - 12 Internal Channels
  - Eight External Channels
- Timer0: 8-Bit Timer/Counter with 8-Bit Prescaler
- Enhanced Timer1:
  - 16-Bit Timer/Counter with Prescaler
  - Two Selectable Clock Sources
- · Timer2: 8-Bit Timer/Counter with Prescaler
  - 8-Bit Period Register
- I<sup>2</sup>C<sup>™</sup> Communication:
  - 7-Bit Address Masking
  - Two Dedicated Address Registers
  - SMBus/PMBus™ Compatibility

## Pin Diagram – 24-Pin QFN (MCP19118)



TABLE 1: 24-PIN SUMMARY

| I/O               | 24-Pin QFN | ANSEL | A/D | Timers | MSSP | Interrupt          | Pull-Up          | Basic           | Additional                           |
|-------------------|------------|-------|-----|--------|------|--------------------|------------------|-----------------|--------------------------------------|
| GPA0              | 1          | Υ     | AN0 | _      | _    | IOC                | Υ                | _               | Analog Debug Output (1)              |
| GPA1              | 2          | Υ     | AN1 | _      | _    | IOC                | Υ                | _               | Sync. Signal In/Out (2, 3)           |
| GPA2              | 3          | Y     | AN2 | T0CKI  | _    | IOC<br>INT         | Y                | _               | _                                    |
| GPA3              | 5          | Υ     | AN3 |        | _    | IOC                | Υ                | _               | _                                    |
| GPA4              | 8          | N     | _   |        |      | IOC                | N                | _               | _                                    |
| GPA5              | 7          | N     | _   |        |      | IOC <sup>(4)</sup> | Y <sup>(5)</sup> | MCLR            | _                                    |
| GPA6              | 6          | N     | _   | _      | _    | IOC                | N                | ICSPDAT         | _                                    |
| GPA7              | 5          | N     | _   | _      | SCL  | IOC                | N                | ICSPCLK         | _                                    |
| GPB0              | 9          | N     | _   |        | SDA  | IOC                | N                | _               | _                                    |
| GPB1              | 23         | Υ     | AN4 |        |      | IOC                | Υ                | _               | Error Signal In/Out (3)              |
| GPB2              | 24         | Υ     | AN5 |        |      | IOC                | Υ                | _               | _                                    |
| $V_{IN}$          | 11         | Ν     | _   |        |      |                    |                  | V <sub>IN</sub> | Device Input Voltage                 |
| V <sub>DR</sub>   | 14         | Z     | 1   | 1      | I    | 1                  | 1                | V <sub>DR</sub> | Gate Drive Supply Input<br>Voltage   |
| $V_{DD}$          | 18         | N     | _   |        |      |                    |                  | $V_{DD}$        | Internal Regulator Output            |
| GND               | 10         | Ν     | _   |        |      |                    |                  | GND             | Small Signal Ground                  |
| P <sub>GND</sub>  | 12         | N     | _   | _      | _    | _                  | _                | _               | Large Signal Ground                  |
| LDRV              | 13         | N     | _   | _      | _    | _                  | _                | _               | Low-Side MOSFET Connection           |
| HDRV              | 16         | N     | _   |        | _    | _                  | _                | _               | High-Side MOSFET<br>Connection       |
| PHASE             | 15         | N     | _   | _      | _    | _                  | _                | _               | Switch Node                          |
| BOOT              | 17         | N     | _   | _      | _    | _                  | _                | _               | Floating Bootstrap Supply            |
| +V <sub>SEN</sub> | 21         | N     | _   |        | _    |                    | _                | _               | Output Voltage<br>Differential Sense |
| -V <sub>SEN</sub> | 22         | N     | _   | _      | _    | _                  | _                | _               | Output Voltage<br>Differential Sense |
| +I <sub>SEN</sub> | 20         | N     | _   | _      | _    | _                  | _                | _               | Current Sense Input                  |
| -I <sub>SEN</sub> | 19         | N     | _   |        | _    |                    | _                | _               | Current Sense Input                  |

Note 1: The Analog Debug Output is selected when the ATSTCON<BNCHEN> bit is set.

<sup>2:</sup> Selected when the device is functioning as multiple output master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.

<sup>3:</sup> Selected when the device is functioning as multi-phase master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.

<sup>4:</sup> The IOC is disabled when  $\overline{\text{MCLR}}$  is enabled.

<sup>5:</sup> Weak pull-up always enabled when MCLR is enabled, otherwise the pull-up is under user control.

## Pin Diagram - 28-Pin QFN (MCP19119)



TABLE 2: 28-PIN SUMMARY

|                   | _          |       |     |        |      |                    |                  |                   |                                                   |
|-------------------|------------|-------|-----|--------|------|--------------------|------------------|-------------------|---------------------------------------------------|
| I/O               | 28-Pin QFN | ANSEL | A/D | Timers | MSSP | Interrupt          | Pull-Up          | Basic             | Additional                                        |
| GPA0              | 1          | Υ     | AN0 | _      | _    | IOC                | Υ                | _                 | Analog Debug Output (1)                           |
| GPA1              | 2          | Υ     | AN1 | _      | _    | IOC                | Υ                | _                 | Sync. Signal In/Out (2, 3)                        |
| GPA2              | 3          | Y     | AN2 | T0CKI  | _    | IOC<br>INT         | Υ                | _                 | _                                                 |
| GPA3              | 5          | Υ     | AN3 |        | _    | IOC                | Υ                | _                 | _                                                 |
| GPA4              | 9          | N     | _   | _      | _    | IOC                | N                | _                 | _                                                 |
| GPA5              | 8          | N     |     | _      | _    | IOC <sup>(4)</sup> | Y <sup>(5)</sup> | MCLR              | _                                                 |
| GPA6              | 7          | N     | _   | _      | _    | IOC                | N                | _                 | _                                                 |
| GPA7              | 6          | N     | _   | _      | SCL  | IOC                | N                | _                 | _                                                 |
| GPB0              | 10         | N     | _   | _      | SDA  | IOC                | N                | _                 | _                                                 |
| GPB1              | 26         | Υ     | AN4 | _      | _    | IOC                | Υ                | _                 | Error Signal In/Out (3)                           |
| GPB2              | 28         | Υ     | AN5 | _      | _    | IOC                | Υ                | _                 | _                                                 |
| GPB4              | 4          | Y     | AN6 | _      | _    | IOC                | Y                | ICSPDAT<br>ICDDAT | _                                                 |
| GPB5              | 27         | Y     | AN7 | _      | _    | IOC                | Y                | ICSPCLK<br>ICDCLK | Alternate Sync<br>Signal In/Out <sup>(2, 3)</sup> |
| GPB6              | 21         | N     | _   | _      | _    | IOC                | Υ                | _                 | _                                                 |
| GPB7              | 11         | N     | _   | _      |      | IOC                | Υ                | _                 | _                                                 |
| $V_{IN}$          | 13         | Ν     |     | _      |      |                    |                  | V <sub>IN</sub>   | Device Input Voltage                              |
| $V_{DR}$          | 16         | Z     | 1   |        | I    | 1                  | 1                | V <sub>DR</sub>   | Gate Drive Supply Input<br>Voltage                |
| $V_{DD}$          | 20         | Ν     |     | _      |      |                    |                  | $V_{DD}$          | Internal Regulator Output                         |
| GND               | 12         | Ν     | _   | _      |      |                    |                  | GND               | Small Signal Ground                               |
| P <sub>GND</sub>  | 14         | N     | _   | _      | _    | _                  | _                | _                 | Large Signal Ground                               |
| LDRV              | 15         | N     | _   | _      | _    | _                  | _                | _                 | Low-Side MOSFET<br>Connection                     |
| HDRV              | 18         | N     | _   | _      | _    | -                  | _                | _                 | High-Side MOSFET<br>Connection                    |
| PHASE             | 17         | N     | _   | _      | _    | _                  | _                | _                 | Switch Node                                       |
| BOOT              | 19         | N     | _   | _      | _    | _                  | _                | _                 | Floating Bootstrap Supply                         |
| +V <sub>SEN</sub> | 24         | Ζ     | _   | _      | _    | _                  | _                | _                 | Output Voltage<br>Differential Sense              |
| -V <sub>SEN</sub> | 25         | N     | _   | _      | _    | _                  | _                | _                 | Output Voltage<br>Differential Sense              |
| +I <sub>SEN</sub> | 23         | N     | _   | _      | _    | _                  | _                | _                 | Current Sense Input                               |
| -I <sub>SEN</sub> | 22         | N     | _   | _      | _    | _                  | _                | _                 | Current Sense Input                               |

- Note 1: The Analog Debug Output is selected when the ATSTCON<BNCHEN> bit is set.
  - 2: Selected when the device is functioning as multiple output master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.
  - 3: Selected when the device is functioning as multi-phase master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.
  - 4: The IOC is disabled when  $\overline{\text{MCLR}}$  is enabled.
  - 5: Weak pull-up always enabled when MCLR is enabled, otherwise the pull-up is under user control.

## **Table of Contents**

| 1.0      | Device Overview                              | 9     |
|----------|----------------------------------------------|-------|
| 2.0      | Pin Description                              | 12    |
| 3.0      | Functional Description                       |       |
| 4.0      | Electrical Characteristics                   | 23    |
| 5.0      | Digital Electrical Characteristics           | 29    |
| 6.0      | Configuring the MCP19118/19                  | 37    |
| 7.0      | Typical Performance Curves                   | 53    |
| 8.0      | System Bench Testing                         | 57    |
| 9.0      | Device Calibration                           | 59    |
| 10.0     | Relative Efficiency Measurement              | 67    |
| 11.0     | Memory Organization                          | 69    |
| 12.0     | Device Configuration                         | 81    |
| 13.0     | Oscillator Modes                             | 83    |
| 14.0     | Resets                                       | 85    |
| 15.0     | Interrupts                                   | 93    |
| 16.0     | Power-Down Mode (Sleep)                      | . 101 |
|          | Watchdog Timer (WDT)                         |       |
| 18.0     | Flash Program Memory Control                 | . 105 |
| 19.0     | I/O Ports                                    | 111   |
|          | Interrupt-on-Change                          |       |
| 21.0     | Internal Temperature Indicator Module        | . 123 |
|          | Analog-to-Digital Converter (ADC) Module     |       |
|          | Timer0 Module                                |       |
|          | Timer1 Module with Gate Control              |       |
| 25.0     | Timer2 Module                                | . 140 |
| 26.0     | PWM Module                                   | . 143 |
|          | Master Synchronous Serial Port (MSSP) Module |       |
|          | In-Circuit Serial Programming™ (ICSP™)       |       |
|          | Instruction Set Summary                      |       |
|          | Development Support                          |       |
|          | Packaging Information                        |       |
|          | ndix A: Revision History                     |       |
|          |                                              |       |
|          | flicrochip Web Site                          |       |
|          | mer Change Notification Service              |       |
| Custo    | mer Support                                  | . 221 |
| Dark all | can be a different and a constraint          | 000   |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

**NOTES:** 

## 1.0 DEVICE OVERVIEW

The MCP19118/19 is a highly integrated, mixed signal, analog pulse-width modulation (PWM) current mode controller with an integrated microcontroller core for synchronous DC/DC step-down applications. Since the MCP19118/19 uses traditional analog control circuitry to regulate the output of the DC/DC converter, the integration of the PIC<sup>®</sup> microcontroller mid-range core is used to provide complete customization of device operating parameters, start-up and shutdown profiles, protection levels and fault handling procedures.

The MCP19118/19 is designed to efficiently operate from a single 4.5V to 40V supply. It features integrated synchronous drivers, bootstrap device, internal linear regulator and 4 kW nonvolatile memory, all in a space-saving 24-pin 4 mm x 4 mm QFN package (MCP19118) or 28-pin 5 mm x 5 mm QFN package (MCP19119).

After initial device configuration using Microchip's MPLAB® X Integrated Development Environment (IDE) software, the PMBus or I<sup>2</sup>C can be used by a host to communicate with, or modify, the operation of the MCP19118/19.

Two internal linear regulators generate two 5V rails. One 5V rail is used to provide power for the internal analog circuitry and is contained on-chip. The second 5V rail provides power to the PIC device and is present on the  $V_{DD}$  pin. It is recommended that a 1  $\mu F$  capacitor be placed between  $V_{DD}$  and  $P_{GND}.$  The  $V_{DD}$  pin may also be directly connected to the  $V_{DR}$  pin or connected through a low-pass RC filter. The  $V_{DR}$  pin provides power to the internal synchronous driver.

FIGURE 1-1: TYPICAL APPLICATION CIRCUIT







## 2.0 PIN DESCRIPTION

The MCP19118/19 family of devices features pins that have multiple functions associated with each pin. Table 2-1 provides a description of the different functions. See Section 2.1 "Detailed Pin Functional Description" for more detailed information.

TABLE 2-1: MCP19118/19 PINOUT DESCRIPTION

| Name                 | Function    | Input<br>Type     | Output<br>Type | Description                                     |
|----------------------|-------------|-------------------|----------------|-------------------------------------------------|
| GPA0/AN0/ANALOG_TEST | GPA0        | TTL               | CMOS           | General purpose I/O                             |
|                      | AN0         | AN                | _              | A/D Channel 0 input                             |
|                      | ANALOG_TEST | _                 | _              | Internal analog signal multiplexer output (1)   |
| GPA1/AN1/CLKPIN      | GPA1        | TTL               | CMOS           | General purpose I/O                             |
|                      | AN1         | AN                | _              | A/D Channel 1 input                             |
|                      | CLKPIN      |                   |                | Switching frequency clock input or output (2,3) |
| GPA2/AN2/T0CKI/INT   | GPA2        | TTL               | CMOS           | General purpose I/O                             |
|                      | AN2         | AN                | _              | A/D Channel 2 input                             |
|                      | T0CKI       | ST                | _              | Timer0 clock input                              |
|                      | INT         | ST                | _              | External interrupt                              |
| GPA3/AN3             | GPA3        | TTL               | CMOS           | General purpose I/O                             |
|                      | AN3         | AN                |                | A/D Channel 3 input                             |
| GPA4                 | GPA4        | TTL               | OD             | General purpose I/O                             |
| GPA5/MCLR            | GPA5        | TTL               | -              | General purpose input only                      |
|                      | MCLR        | ST                | _              | Master Clear with internal pull-up              |
| GPA6/ICSPDAT         | GPA6        | ST                | CMOS           | General purpose I/O                             |
|                      | ICSPDAT     |                   | CMOS           | Serial Programming Data I/O (MCP19118 Only)     |
| GPA7/SCL/ICSPCLK     | GPA7        | ST                | OD             | General purpose open-drain I/O                  |
|                      | SCL         | I <sup>2</sup> C™ | OD             | I <sup>2</sup> C clock                          |
|                      | ICSPCLK     | ST                |                | Serial Programming Clock (MCP19118 Only)        |
| GPB0/SDA             | GPB0        | TTL               | OD             | General purpose I/O                             |
|                      | SDA         | I <sup>2</sup> C  | OD             | I <sup>2</sup> C data input/output              |
| GPB1/AN4/EAPIN       | GPB1        | TTL               | CMOS           | General purpose I/O                             |
|                      | AN4         | AN                | _              | A/D Channel 4 input                             |
|                      | EAPIN       | _                 | _              | Error amplifier signal input/output (3)         |
| GPB2/AN5             | GPB2        | TTL               | CMOS           | General purpose I/O                             |
|                      | AN5         | AN                |                | A/D Channel 5 input                             |
| GPB4/AN6/ICSPDAT     | GPB4        | TTL               | CMOS           | General purpose I/O                             |
| (MCP19119 Only)      | AN6         | AN                | _              | A/D Channel 6 input                             |
|                      | ICSPDAT     | ST                | CMOS           | Serial Programming Data I/O                     |

Legend:AN = Analog input or outputCMOS = CMOS compatible input or outputOD = Open DrainTTL = TTL compatible inputST = Schmitt Trigger input with CMOS levels $I^2C$  = Schmitt Trigger input with  $I^2C$ 

Note 1: Analog Test is selected when the ATSTCON<BNCHEN> bit is set.

Selected when the device is functioning as multiple output master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.

<sup>3:</sup> Selected when the device is functioning as multi-phase master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.

TABLE 2-1: MCP19118/19 PINOUT DESCRIPTION (CONTINUED)

|                               |                   | 1             |                |                                                                                  |
|-------------------------------|-------------------|---------------|----------------|----------------------------------------------------------------------------------|
| Name                          | Function          | Input<br>Type | Output<br>Type | Description                                                                      |
| GPB5/AN7/ICSPCLK/             | GPB5              | TTL           | CMOS           | General purpose I/O                                                              |
| ALT_CLKPIN                    | AN7               | AN            | _              | A/D Channel 7 input                                                              |
| (MCP19119 Only)               | ISCPCLK           | ST            | _              | Serial Programming Clock                                                         |
|                               | ALT_CLKPIN        | _             | _              | Alternate switching frequency clock input or output <sup>(2,3)</sup>             |
| GPB6 ( <b>MCP19119 Only</b> ) | GPB6              | TTL           | CMOS           | General purpose I/O                                                              |
| GPB7 ( <b>MCP19119 Only</b> ) | GPB7              | TTL           | CMOS           | General purpose I/O                                                              |
| V <sub>IN</sub>               | V <sub>IN</sub>   | _             | _              | Device input supply voltage                                                      |
| $V_{DD}$                      | $V_{DD}$          | _             | _              | Internal +5V LDO output pin                                                      |
| $V_{DR}$                      | $V_{DR}$          | _             | _              | Gate drive supply input voltage pin                                              |
| GND                           | GND               | _             | _              | Small signal quiet ground                                                        |
| P <sub>GND</sub>              | $P_{GND}$         | _             | _              | Large signal power ground                                                        |
| LDRV                          | LDRV              | _             | _              | High-current drive signal connected to the gate of the low-side MOSFET           |
| HDRV                          | HDRV              | _             | _              | Floating high-current drive signal connected to the gate of the high-side MOSFET |
| PHASE                         | PHASE             | _             | _              | Synchronous buck switch node connection                                          |
| BOOT                          | BOOT              | _             | _              | Floating bootstrap supply                                                        |
| +V <sub>SEN</sub>             | +V <sub>SEN</sub> | _             | _              | Positive input of the output voltage sense differential amplifier                |
| -V <sub>SEN</sub>             | -V <sub>SEN</sub> | _             | _              | Negative input of the output voltage sense differential amplifier                |
| +I <sub>SEN</sub>             | +I <sub>SEN</sub> |               | _              | Current sense input                                                              |
| -I <sub>SEN</sub>             | -I <sub>SEN</sub> | _             | _              | Current sense input                                                              |
| EP                            | _                 | _             | _              | Exposed Thermal Pad                                                              |

Note 1: Analog Test is selected when the ATSTCON<BNCHEN> bit is set.

<sup>2:</sup> Selected when the device is functioning as multiple output master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.

<sup>3:</sup> Selected when the device is functioning as multi-phase master or slave by proper configuration of the MLTPH<2:0> bits in the BUFFCON register.

# 2.1 Detailed Pin Functional Description

## 2.1.1 GPA0 PIN

GPA0 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPA. An internal weak pull-up and interrupt-on-change are also available.

AN0 is an input to the A/D. To configure this pin to be read by the A/D on channel 0, bits TRISA0 and ANSA0 must be set.

When the ATSTCON<BNCHEN> bit is set, this pin is configured as the ANALOG\_TEST function. It is a buffered output of the internal analog signal multiplexer. Signals present on this pin are controlled by the BUFFCON register.

## 2.1.2 GPA1 PIN

GPA1 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPA. An internal weak pull-up and interrupt-on-change are also available.

AN1 is an input to the A/D. To configure this pin to be read by the A/D on channel 1, bits TRISA1 and ANSA1 must be set.

When the MCP19118/19 is configured as a multiple output or multi-phase master or slave, this pin is configured to be the switching frequency synchronization input or output, CLKPIN. See Section 3.10.6 "Multi-Phase System" and Section 3.10.7 "Multiple Output System" for more information.

### 2.1.3 GPA2 PIN

GPA2 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPA. An internal weak pull-up and interrupt-on-change are also available.

AN2 is an input to the A/D. To configure this pin to be read by the A/D on channel 2, bits TRISA2 and ANSA2 must be set.

When bit T0CS is set, the T0CKI function is enabled. See **Section 23.0** "**Timer0 Module**" for more information.

GPA2 can also be configured as an external interrupt by setting the INTE bit. See **Section 15.2** "GPA2/INT Interrupt" for more information.

#### 2.1.4 GPA3 PIN

GPA3 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPA. An internal weak pull-up and interrupt-on-change are also available.

AN3 is an input to the A/D. To configure this pin to be read by the A/D on channel 3, bits TRISA3 and ANSA3 must be set.

## 2.1.5 GPA4 PIN

GPA4 is a true open-drain general purpose pin whose data direction is controlled in TRISGPA. There is no internal connection between this pin and the device  $V_{DD}$ , making this pin ideal to be used as an SMBus Alert pin. This pin does not have a weak pull-up, but interrupt-on-change is available.

### 2.1.6 GPA5 PIN

GPA5 is a general purpose TTL input-only pin. An internal weak pull-up and interrupt-on-change are also available.

For programming purposes, this pin is to be connected to the MCLR pin of the serial programmer. See Section 28.0 "In-Circuit Serial Programming™ (ICSP™)" for more information.

#### 2.1.7 GPA6 PIN

GPA6 is a general purpose CMOS input/output pin whose data direction is controlled in TRISGPA. An interrupt-on-change is also available.

On the MCP19118, the ISCPDAT is the serial programming data input function. This is used in conjunction with ICSPCLK to serial program the device. This pin function is only implemented on the MCP19118.

### 2.1.8 GPA7 PIN

GPA7 is a true open-drain general purpose pin whose data direction is controlled in TRISGPA. There is no internal connection between this pin and the device  $V_{DD}$ . This pin does not have a weak pull-up, but interrupt-on-change is available.

When the MCP19118/19 is configured for I<sup>2</sup>C communication (see **Section 27.2** "I<sup>2</sup>C **Mode Overview**"), GPA7 functions as the I<sup>2</sup>C clock, SCL.

On the MCP19118, the ISCPCLK is the serial programming clock function. This is used in conjunction with ICSPDAT to serial program the device. This pin function is only implemented on the MCP19118.

### 2.1.9 GPB0 PIN

GPB0 is a true open-drain general purpose pin whose data direction is controlled in TRISGPB. There is no internal connection between this pin and the device  $V_{DD}$ . This pin does not have a weak pull-up, but interrupt-on-change is available.

When the MCP19118/19 is configured for I<sup>2</sup>C communication (see **Section 27.2** "I<sup>2</sup>C **Mode Overview**"), GPB0 functions as the I<sup>2</sup>C clock, SDA.

### 2.1.10 GPB1 PIN

GPB1 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPB. An internal weak pull-up and interrupt-on-change are also available.

AN4 is an input to the A/D. To configure this pin to be read by the A/D on channel 4, bits TRISB1 and ANSB1 must be set.

When the MCP19118/19 is configured as a multiple output or multi-phase master or slave, this pin is configured to be the error amplifier signal input or output. See Section 3.10.6 "Multi-Phase System" and Section 3.10.7 "Multiple Output System" for more information.

#### 2.1.11 GPB2 PIN

GPB2 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPB. An internal weak pull-up and interrupt-on-change are also available.

AN5 is an input to the A/D. To configure this pin to be read by the A/D on channel 5, bits TRISB2 and ANSB2 must be set.

### 2.1.12 GPB4 PIN

This pin and its associated functions are only available on the MCP19119 device.

GPB4 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPB. An internal weak pull-up and interrupt-on-change are also available.

AN6 is an input to the A/D. To configure this pin to be read by the A/D on channel 6, bits TRISB4 and ANSB4 must be set.

On the MCP19119, the ISCPDAT is the serial programming data input function. This is used in conjunction with ICSPCLK to serial program the device. This pin function is only implemented on the MCP19119.

#### 2.1.13 GBP5 PIN

This pin and its associated functions are only available on the MCP19119 device.

GPB5 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPB. An internal weak pull-up and interrupt-on-change are also available.

AN7 is an input to the A/D. To configure this pin to be read by the A/D on channel 7, bits TRISB5 and ANSB5 must be set.

On the MCP19119, the ISCPCLK is the serial programming clock function. This is used in conjunction with ICSPDAT to serial program the device. This pin function is only implemented on the MCP19119.

This pin can also be configured as an alternate switching frequency synchronization input or output, ALT\_CLKPIN, for use in multiple output or multi-phase systems. See Section 19.1 "Alternate Pin Function" for more information.

#### 2.1.14 GPB6 PIN

This pin and its associated functions are only available on the MCP19119 device.

GPB6 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPB. An internal weak pull-up and interrupt-on-change are also available.

#### 2.1.15 GPB7 PIN

This pin and its associated functions are only available on the MCP19119 device.

GPB7 is a general purpose TTL input or CMOS output pin whose data direction is controlled in TRISGPB. An internal weak pull-up and interrupt-on-change are also available.

## 2.1.16 V<sub>IN</sub> PIN

Device input power connection pin. It is recommended that capacitance be placed between this pin and the GND pin of the device.

## 2.1.17 V<sub>DD</sub> PIN

The output of the internal +5.0V regulator is connected to this pin. It is recommended that a 1.0  $\mu$ F bypass capacitor be connected between this pin and the GND pin of the device. The bypass capacitor should be placed physically close to the device.

## 2.1.18 V<sub>DR</sub> PIN

The 5V supply for the low-side driver is connected to this pin. The pin can be connected by an RC filter to the  $V_{DD}$  pin.

## 2.1.19 GND PIN

GND is the small signal ground connection pin. This pin should be connected to the exposed pad on the bottom of the package.

## 2.1.20 P<sub>GND</sub> PIN

Connect all large signal level ground returns to  $P_{GND}$ . These large-signal level ground traces should have a small loop area and minimal length to prevent coupling of switching noise to sensitive traces.

## 2.1.21 LDRV PIN

The gate of the low-side or rectifying MOSFET is connected to LDRV. The PCB trace connecting LDRV to the gate must be of minimal length and appropriate width to handle the high peak drive currents and fast voltage transitions.

### 2.1.22 HDRV PIN

The gate of the high-side MOSFET is connected to HDRV. This is a floating driver referenced to PHASE. The PCB trace connecting HDRV to the gate must be of minimal length and appropriate width to handle the high-peak drive current and fast voltage transitions.

## 2.1.23 PHASE PIN

The PHASE pin provides the return path for the high-side gate driver. The source of the high-side MOSFET, the drain of the low-side MOSFET and the inductor are connected to this pin.

### 2.1.24 BOOT PIN

The BOOT pin is the floating bootstrap supply pin for the high-side gate driver. A capacitor is connected between this pin and the PHASE pin to provide the necessary charge to turn on the high-side MOSFET.

## $2.1.25 + V_{SEN} PIN$

The noninverting input of the unity gain amplifier used for output voltage remote sensing is connected to the  $+V_{SEN}$  pin. This pin can be internally pulled-up to  $V_{DD}$  by setting the PE1<PUEN> bit.

## 2.1.26 -V<sub>SFN</sub> PIN

The inverting input of the unity gain amplifier used for output voltage remote sensing is connected to the -V<sub>SEN</sub> pin. This pin can be internally pulled-down to GND by setting the PE1<PDEN> bit.

## 2.1.27 +I<sub>SFN</sub> PIN

The noninverting input of the current sense amplifier is connected to the  $+I_{SEN}$  pin.

## 2.1.28 -I<sub>SEN</sub> PIN

The inverting input of the current sense amplifier is connected to the  $-I_{\mbox{\footnotesize{SEN}}}$  pin.

## 2.1.29 EXPOSED PAD (EP)

There is no internal connection to the Exposed Thermal Pad. The EP should be connected to the GND pin and to the GND PCB plane to aid in the removal of the heat.

## 3.0 FUNCTIONAL DESCRIPTION

## 3.1 Linear Regulators

Two internal linear regulators generate two 5V rails. One 5V rail is used to provide power for the internal analog circuitry and is contained on-chip. The second 5V rail provides power to the internal PIC core and is present on the  $V_{DD}$  pin. It is recommended that a 1  $\mu F$  capacitor be placed between  $V_{DD}$  and  $P_{GND}$ .

The  $V_{DR}$  pin provides power to the internal synchronous MOSFET driver.  $V_{DD}$  can be directly connected to  $V_{DR}$  or connected through a low-pass RC filter to provide noise filtering. A 1  $\mu$ F ceramic bypass capacitor should be placed between  $V_{DR}$  and  $P_{GND}$ . When connecting  $V_{DD}$  to  $V_{DR}$ , the gate drive current required to drive the external MOSFETs must be added to the MCP19118/19 quiescent current,  $I_{Q(max)}$ . This total current must be less than the maximum current,  $I_{DD-OUT}$ , available from  $V_{DD}$ , that is specified in Section 4.2 "Electrical Characteristics".

# EQUATION 3-1: TOTAL REGULATOR CURRENT

$$I_{DD-OUT} \geq (I_Q + I_{DRIVE} + I_{EXT})$$

#### Where:

- I<sub>DD-OUT</sub> is the total current available from V<sub>DD</sub>
- I<sub>O</sub> is the device quiescent current
- I<sub>DRIVE</sub> is the current required to drive the external MOSFETs
- I<sub>EXT</sub> is the amount of current used to power additional external circuitry

## **EQUATION 3-2: GATE DRIVE CURRENT**

$$I_{DRIVE} = (Q_{gHIGH} + Q_{gLOW}) \times F_{SW}$$

#### Where:

- I<sub>DRIVE</sub> is the current required to drive the external MOSFETs
- $Q_{gHIGH}$  is the total gate charge of the high-side MOSFET
- Q<sub>gLOW</sub> is the total gate charge of the low-side MOSFET
- F<sub>SW</sub> is the switching frequency

Alternatively, an external regulator can be used to power the synchronous driver. An external 5V source can be connected to  $V_{DR}$ . The amount of current required from this external source can be found in Equation 3-2. Care must be taken that the voltage applied to  $V_{DR}$  does not exceed the maximum ratings found in Section 4.1 "Absolute Maximum Ratings(†)".

## 3.2 Internal Synchronous Driver

The internal synchronous driver is capable of driving two N-Channel MOSFETs in a synchronous rectified buck converter topology. The gate of the floating MOSFET is connected to the HDRV pin. The source of this MOSFET is connected to the PHASE pin. The HDRV pin source and sink current is configurable. By setting the PE1<DRVSTR> bit, the high-side is capable of sourcing and sinking a peak current of 1A. By clearing this bit, the source and sink peak current is 2A.

**Note 1:** The PE1<DRVSTR> bit configures the peak source/sink current of the HDRV pin.

The MOSFET connected to the LDRV pin is not floating. The low-side MOSFET gate is connected to the LDRV pin and the source of this MOSFET is connected to  $P_{GND}$ . The drive strength of the LDRV pin is not configurable. This pin is capable of sourcing a peak current of 2A. The peak sink current is 4A. This helps keep the low-side MOSFET off when the high-side MOSFET is turning on.

Note 1: Refer to Figure 1-1 for a graphical representation of the MOSFET connections.

## 3.2.1 MOSFET DRIVER DEAD TIME

The MOSFET driver dead time is defined as the time between one drive signal going low and the complimentary drive signal going high. Refer to Figure 6-2. The MCP19118/19 has the capability to adjust both the high-side and low-side driver dead time independently. The adjustment of the driver dead time is controlled by the DEADCON register and is adjustable in 4 ns increments.

Note 1: The DEADCON register controls the amount of dead time added to the HDRV or LDRV signal. The dead time circuitry is enabled by the PE1<LDLYBY> and PE1<HDLYBY> bits.

## 3.2.2 MOSFET DRIVER CONTROL

The MCP19118/19 has the ability to disable the entire synchronous driver or just one side of the synchronous drive signal. The bits that control the MOSFET driver can be found in Register 8-1.

By setting the ATSTCON<DRVDIS> bit, the entire synchronous driver is disabled. The HDRV and LDRV signals are set low and the PHASE pin is floating. Clearing this bit allows normal operation.

Individual control of the HDRV or LDRV signal is accomplished by setting or clearing the ATSTCON<HIDIS> or ATSTCON<LODIS> bits. When either driver is disabled, the output signal is set low.

## 3.3 Output Voltage

The output voltage is configured by the settings contained in the OVCCON and OVFCON registers. No external resistor divider is needed to set the output voltage. Refer to Section 6.10 "Output Voltage Configuration".

The MCP19118/19 contains a unity gain differential amplifier used for remote sensing of the output voltage. Connect the +V $_{SEN}$  and -V $_{SEN}$  pins directly at the load for better load regulation. The +V $_{SEN}$  and -V $_{SEN}$  are the positive and negative inputs, respectively, of the differential amplifier.

## 3.4 Switching Frequency

The switching frequency is configurable over the range of 100 kHz to 1.6 MHz. The Timer2 module is used to generate the HDRV/LDRV switching frequency. Refer to **Section 26.0 "PWM Module"** for more information. Example 3-1 shows how to configure the MCP19118/19 for a switching frequency of 300 kHz.

**EXAMPLE 3-1:** CONFIGURING F<sub>SW</sub>

| BANKSEL | T2CON  |                     |
|---------|--------|---------------------|
| CLRF    | T2CON  | ;Turn off Timer2    |
| CLRF    | TMR2   | ;Initialize module  |
| MOVLW   | 0x19   | ;Fsw=300 kHz        |
| MOVWF   | PR2    |                     |
| MOVLW   | 0x0A   | ;Max duty cycle=40% |
| MOVWF   | PWMRL  |                     |
| MOVLW   | 0x00   | ;No phase shift     |
| MOVWF   | PWMPHL |                     |
| MOVLW   | 0x04   | ;Turn on Timer2     |
| MOVWF   | T2CON  |                     |
| Ī       |        |                     |

## 3.5 Compensation

The MCP19118/19 is an analog peak current mode controller with integrated adjustable compensation. The CMPZCON register is used to adjust the compensation zero frequency and gain. Figure 3-1 shows the internal compensation network with the output differential amplifier.

FIGURE 3-1: SIMPLIFIED INTERNAL COMPENSATION



## 3.6 Slope Compensation

In current mode control systems, slope compensation needs to be added to the control path to help prevent subharmonic oscillation when operating with greater than 50% duty cycle. In the MCP19118/19, a negative slope is added to the error amplifier output signal before it is compared to the current sense signal. The amount of slope added is controlled by the SLPCRCON register.

**Note 1:** To enable the slope compensation circuitry, the ABECON<SLCPBY> bit must be cleared.

The amount of slope compensation added should be equal to the inductor current down slope during the high-side off time.

## 3.7 Current Sense

The output current is differentially sensed by the MCP19118/19. The sense element can be either a resistor placed in series with the output or the series resistance of the inductor. If the inductor series resistance is used, a filter is needed to remove the large AC component of the voltage that appears across the inductor and leave only the small AC voltage that appears across the inductor resistance, as shown in Figure 3-2. This small AC voltage is representative of the output current.

FIGURE 3-2: INDUCTOR CURRENT SENSE FILTER



The value of  $R_S$  and  $C_S$  can be found by using Equation 3-3. When the current sense filter time constant is set equal to the inductor time constant, the voltage appearing across  $C_S$  approximates the current flowing in the inductor, multiplied by the inductor resistance.

# EQUATION 3-3: CALCULATING FILTER VALUES

$$\frac{L}{R_L} = (R_S \times C_S)$$

#### Where:

- L is the inductance value of the output inductor
- R<sub>L</sub> is the series resistance of the output inductor
- R<sub>S</sub> is the current sense filter resistor
- C<sub>S</sub> is the current sense filter capacitor

Both AC gain and DC gain can be added to the current sense signal. Refer to Section 6.3 "Current Sense AC Gain" and Section 6.4 "Current Sense DC Gain" for more information.

## 3.7.1 PLACEMENT OF THE CURRENT SENSE FILTER COMPONENTS

The amplitude of the current sense signal is typically less than 100 mV peak-to-peak. Therefore, the small signal current sense traces are very susceptible to circuit noise. When designing the printed circuit board, placement of R<sub>S</sub> and C<sub>S</sub> is very important. The +I<sub>SEN</sub> and -I<sub>SEN</sub> traces should be routed parallel to each other with minimum spacing. This Kelvin sense routing technique helps minimize noise sensitivity. The filter capacitor, CS, should be placed as close to the MCP19118/19 as possible. This will help filter any noise that is injected onto the current sense lines. The trace connecting CS to the inductor should occur directly at the inductor and not at any other +V<sub>SEN</sub> trace. The filter resistor, R<sub>S</sub>, should be placed close to the inductor. See Figure 3-3 for component placement. Care should also be taken to avoid routing the +I<sub>SEN</sub> and -I<sub>SEN</sub> traces near the high current switching nodes of the HDRV, LDRV, PHASE or BOOST traces. It is recommended that a ground layer be placed between these high current traces and the small signal current sense traces.

FIGURE 3-3: CURRENT SENSE FILTER COMPONENT PLACEMENT



## 3.8 Protection Features

## 3.8.1 INPUT UNDERVOLTAGE LOCKOUT

The input undervoltage lockout (UVLO) threshold is configurable by the VINLVL register. When the voltage at the  $V_{\rm IN}$  pin of the MCP19118/19 is below the configurable threshold, the PIR2<VINIF> flag will be set. This flag is cleared by hardware once the  $V_{\rm IN}$  voltage is greater than the configurable threshold. By enabling the global interrupts or polling the VINIF bit, the MCP19118/19 can be disabled when the  $V_{\rm IN}$  voltage is below the threshold.

- **Note 1:** The UVLO DAC must be enabled by setting the VINLVL<UVLOEN> bit.
  - 2: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable (GIE) bit in the INTCON register.

Some techniques that can be used to disable the switching of the MCP19118/19 while the VINIF flag is set include setting the ATSTCON<DVRDIS> bit, setting the reference voltage to 0V, setting the PE1<PUEN> bit or setting the ATSTCON<HIDIS> and ATSTCON<LODIS> bits.

## 3.8.2 OUTPUT OVERCURRENT

The MCP19118/19 senses the voltage drop across the high-side MOSFET to determine when an output overcurrent (OC) exists. This voltage drop is configurable by the OCCON register and is measured when the high-side MOSFET is conducting. To avoid false OC events, leading edge blanking is applied to the measurements. The amount of blanking is controlled by the OCLEB<1:0> bits in the OCCON register. See Section 6.2 "Output Overcurrent" for more information.

**Note 1:** The OC DAC must be enabled by setting the OCCON<OCEN> bit.

### 3.8.3 OUTPUT UNDERVOLTAGE

When the output undervoltage DAC is enabled by setting the ABECON<UVDCEN> bit, the voltage measured between the +V<sub>SEN</sub> and -V<sub>SEN</sub> pins is monitored and compared to the UV threshold controlled by the OUVCON register. When the output voltage is below the threshold, the PIR2<UVIF> flag will be set. Once set, firmware can determine how the MCP19118/19 responds to the fault condition and it must clear the UVIF flag.

By setting the PE1<UVTEE> bit, the HDRV and LDRV signals will be asserted low when the UVIF flag is set. The signals will remain low until the flag is cleared.

- Note 1: The UV DAC must be enabled by setting the ABECON<UVDCEN> bit.
  - 2: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable (GIE) bit in the INTCON register.
  - **3:** The output of the remote sense comparator is compared to the UV threshold. Therefore, the offset in this comparator should be considered when calculating the UV threshold.

## 3.8.4 OUTPUT OVERVOLTAGE

When the output overvoltage DAC is enabled by setting the ABECON<OVDCEN> bit, the voltage measured between the  $+V_{SEN}$  and  $-V_{SEN}$  pins is monitored and compared to the OV threshold controlled by the OOVCON register. When the output voltage is above the threshold, the PIR2<OVIF> flag will be set. Once set, firmware can determine how the MCP19118/19 responds to the fault condition and it must clear the OVIF flag.

By setting the PE1<OVTEE> bit, the HDRV and LDRV signals will be asserted low when the OVIF flag is set. The signals will remain low until the flag is cleared.

- Note 1: The OV DAC must be enabled by setting the ABECON<UVDCEN> bit.
  - 2: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable (GIE) bit in the INTCON register.
  - **3:** The output of the remote sense comparator is compared to the OV threshold. Therefore, the offset in this comparator should be considered when calculating the OV threshold.

### 3.8.5 OVERTEMPERATURE

The MCP19118/19 features a hardware overtemperature shutdown protection typically set at +160°C. No firmware fault-handling procedure is required to shutdown the MCP19118/19 for an overtemperature condition.

### 3.9 PIC Microcontroller Core

Integrated into the MCP19118/19 is the PIC microcontroller mid-range core. This is a fully functional microcontroller, allowing proprietary features to be implemented. Setting the CONFIG<CP> bit enables the code protection. The firmware is then protected from external reads or writes. Various status and fault bits are available to customize the fault handling response.

A minimal amount of firmware is required to properly configure the MCP19118/19. Section 6.0 "Configuring the MCP19118/19" contains detailed information about each register that needs to be set for the MCP19118/19 device to operate. To aid in the development of the required firmware, a Graphical User Interface (GUI) has been developed. This GUI can be used to quickly configure the MCP19118/19 for basic operation. Customized or proprietary features can then be added to the GUI-generated firmware.

- Note 1: The GUI can be found on the MCP19118/19 product page on www.microchip.com.
  - 2: Microchip's MPLAB X Integrated Development Environment Software is required to use the GUI.

The MCP19118/19 device features firmware debug support. See **Section 30.0** "**Development Support**" for more information.

## 3.10 Miscellaneous Features

### 3.10.1 DEVICE ADDRESSING

The communication address of the MCP19118/19 is stored in the SSPADD register. This value can be loaded when the device firmware is programmed or configured by external components. By reading a voltage on a GPIO with the ADC, a device-specific address can be stored into the SSPADD register.

The MCP19118/19 contains a second address register, SSPADD2. This is a 7-bit address that can be used as the SMBus alert address when PMBus communication is used. See Section 27.0 "Master Synchronous Serial Port (MSSP) Module" for more information.

## 3.10.2 DEVICE ENABLE

A GPIO pin can be configured to be a device enable pin. By configuring the pin as an input, the PORT register or the interrupt-on-change (IOC) can be used to enable the device. Example 3-2 shows how to configure a GPIO as an enable pin by testing the PORTGPA register.

## **EXAMPLE 3-2: CONFIGURING GPA3 AS DEVICE ENABLE**

```
BANKSEL
               TRISGPA
   BSF
               TRISGPA, 3
                               :Set GPA3 as input
   BANKSEL
               ANSELA
   BCF
               ANSELA, 3
                               ; Set GPA3 as digital input
                               ; Insert additional user code here
WAIT ENABLE:
   BANKSEL
               PORTGPA
               PORTGPA, 3
   BTFSS
                               ;Test GPA3 to see if pulled high
                               ; A high on GPA3 indicated device to be enabled
   GOTO
               WAIT_ENABLE
                               ;Stay in loop waiting for device enable
   BANKSEL
               ATSTCON
   BSF
               ATSTCON, 0
                               ; Enable the device by enabling drivers
                               ; Insert additional code here
   :
```

## 3.10.3 OUTPUT POWER GOOD

The output voltage measured between the  $+V_{SEN}$  and  $-V_{SEN}$  pins can be monitored by the internal ADC. In firmware, when this ADC reading matches a user-defined power good value, a GPIO can be toggled to indicate the system output voltage is within a specified range. Delays, hysteresis and time-out values can all be configured in firmware.

## 3.10.4 OUTPUT VOLTAGE SOFT START

During start-up, soft start of the output voltage is accomplished in firmware. By using one of the internal timers and incrementing the OVCCON or OVFCON register on a timer overflow, very long soft start times can be achieved.

### 3.10.5 OUTPUT VOLTAGE TRACKING

The MCP19118/19 can be configured to track another voltage signal at start-up or shutdown. The ADC is configured to read a GPIO that has the desired tracking voltage applied to it. The firmware then handles the tracking of the internal output voltage reference to this ADC reading.

## 3.10.6 MULTI-PHASE SYSTEM

In a multi-phase system, the output of each converter is connected together. There is one master device that sets the system switching frequency and provides each slave device with an error signal, in order to regulate the output to the same value.

The MCP19118/19 can be configured as a multi-phase master or slave by setting the MLTPH<2:0> bits in the BUFFCON register. When set as a multi-phase master device, the internal switching frequency clock is connected to GPA1 and the output of the error amplifier is connected to GPB1. The GPIOs need to be configured as outputs.

When set as a multi-phase slave device, the GPA1 pin is configured as the CLKPIN function. The switching frequency clock from the master device must be connected to GPA1. The slave device will synchronize its internal switching frequency clock to the master clock. Phase shift can be applied by setting the PWMPHL register of the slave device. The slave GPB1 pin is configured as the error signal input pin (EAPIN). The master error amplifier output must be connected to GPB1. Gain can be added to the master error amplifier output signal by the SLVGNCON register setting (Register 6-8). The slave device will use this master error signal to regulate the output voltage. When set as a slave device, GPA1 and GPB1 need to be configured as inputs. Refer to Section 26.1 "Standard Pulse-Width Modulation (PWM) Mode" for additional information.

Note 1: The ALT\_CLKPIN can also be used by setting the APFCON<CLKSEL> bit. This function is only available in the MCP19119.

### 3.10.7 MULTIPLE OUTPUT SYSTEM

In a multiple output system, the switching frequency of each converter should be synchronized to a master clock to prevent beat frequencies from developing. Phase shift is often added to the master clock to help smooth the system input current. The MCP19118/19 has the ability to function as a multiple output master or slave by setting the appropriate MLTPH<2:0> bits in the BUFFCON register.

When configured as a multiple output master, the GPA1 pin is set as the CLKPIN output function. The internal switching frequency clock is applied to this pin and is to be connected to the GPA1 pin of the slave units.

When configured as a multiple output slave, the GPA1 pin is set as the CLKPIN input function. The switching frequency clock of the master device is connected to this pin. Phase shift can be applied by appropriately setting the PWMPHL register of the slave device. Refer to Section 26.1 "Standard Pulse-Width Modulation (PWM) Mode".

Note 1: The ALT\_CLKPIN can also be used by setting the APFCON<CLKSEL> bit. This function is only available in the MCP19119.

### 3.10.8 SYSTEM BENCH TESTING

The MCP19118/19 is a highly integrated controller. To facilitate system prototyping, various internal signals can be measured by configuring the MCP19118/19 in Bench Test mode. To accomplish this, the ATSTCON<BNCHEN> bit is set. This configures GPA0 as the ANALOG\_TEST feature. The signals measured on GPA0 are controlled by the ASEL<4:0> bits in the BUFFCON register. See Section 8.0 "System Bench Testing" for more information.

Note 1: The factory-set calibration words are write-protected even when the MCP19118/19 is placed in Bench Test mode.

## 4.0 ELECTRICAL CHARACTERISTICS

## 4.1 Absolute Maximum Ratings<sup>(†)</sup>

| V <sub>IN</sub> - V <sub>GND</sub>                                              | 0.3V to +42V                              |
|---------------------------------------------------------------------------------|-------------------------------------------|
| V <sub>IN</sub> - V <sub>GND</sub> (non-switching transient < 500 ms)           | 0.3V to +48V                              |
| V <sub>BOOT</sub> - V <sub>PHASE</sub>                                          | 0.3V to +6.5V                             |
| V <sub>BOOT -</sub> V <sub>PHASE</sub><br>V <sub>PHASE</sub> (continuous)       | GND - 0.3V to +38V                        |
| V <sub>PHASE</sub> (transient < 100 ns)<br>V <sub>DD</sub> internally generated | GND - 5.0V to +38V                        |
| V <sub>DD</sub> internally generated                                            | +5V ±20%                                  |
| V <sub>HDRV</sub> , HDRV Pin                                                    | + $V_{PHASE}$ – 0.3V to $V_{BOOT}$ + 0.3V |
| V <sub>I DRV</sub> , LDRV Pin                                                   | $+(V_{GND} - 0.3V)$ to $(V_{DD} + 0.3V)$  |
| Voltage on MCLR with respect to GND                                             | 0.3V to +13.5V                            |
| Maximum Voltage: any other pin                                                  | + $(V_{GND} - 0.3V)$ to $(V_{DD} + 0.3V)$ |
| Maximum output current sunk by any single I/O pin                               | 25 mA                                     |
| Maximum output current sourced by any single I/O pin                            | 25 mA                                     |
| Maximum current sunk by all GPIO                                                | 65 mA                                     |
| Maximum current sourced by all GPIO                                             |                                           |
| ESD protection on all pins (HBM)                                                |                                           |
| ESD protection on all pins (MM)                                                 |                                           |

† **Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 4.2 Electrical Characteristics

**Electrical Specifications:** Unless otherwise noted,  $V_{IN} = 12V$ ,  $V_{REF} = 1.2V$ ,  $F_{SW} = 300$  kHz,  $T_A = +25$ °C. **Boldface** specifications apply over the T<sub>A</sub> range of -40°C to +125°C. **Parameter** Sym. Min. Max. Units **Conditions** Typ. Input 40 V Input Voltage  $V_{IN}$ 4.5 Input Quiescent Current 5 lo 10 mΑ Not switching Shutdown Current 1.8 mΑ Note 4 I<sub>SHDN</sub> Adjustable Input **UVLO** 3 32 ٧ VINLVL is a LOG DAC Undervoltage Lockout Range Input Undervoltage **UVLO<sub>HYS</sub>** 13 Hysteresis applied to Lockout Hysteresis adjustable UVLO setpoint Overcurrent Overcurrent Minimum 160 mV OC<sub>MIN</sub> Threshold Overcurrent Maximum  $OC_{MAX}$ 620 mV Threshold Overcurrent Mid-Scale  $OC_{MID}$ 240 400 550 mV Threshold Overcurrent Step Size OC<sub>STEP</sub> SIZE 10 15 25 mV Adjustable OC Leading 114 LEB<sub>min</sub> ns Edge Blanking Minimum Set Point Adjustable OC Leading  $\mathsf{LEB}_{\mathsf{max}}$ 780 ns Edge Blanking Maximum Set Point **Current Sense** Current Sense Minimum 0 dB I<sub>AC GAIN</sub> AC Gain Current Sense Maximum 22.8 dB I<sub>AC\_GAIN</sub> AC Gain Current Sense AC Gain 8.5 11.5 14 dB I<sub>AC\_GAIN</sub> Mid-Set Point Current Sense AC Gain 1.5 dB IAC GAIN STEP Step Size Current Sense AC Gain -175 9 135 mV IAC OFFSET Offset Voltage Current Sense Minimum 19.5 dB IDC GAIN DC Gain Current Sense Maximum 35.7 dB I<sub>DC GAIN</sub> DC Gain Current Sense DC Gain 28.6 30.3 dB 27 I<sub>DC\_GAIN</sub> Mid-Set Point Current Sense DC Gain dΒ I<sub>DC\_GAIN\_STEP</sub> 2.3 Step Size

Note 1: Ensured by design. Not production tested.

<sup>2:</sup>  $V_{DD-OUT}$  is the voltage present at the  $V_{DD}$  pin.  $V_{DD}$  is the internally generated bias voltage.

<sup>3:</sup> This is the total source current for all GPIO pins combined. Individually, each pin can source a maximum of 25 m<sup>Δ</sup>

**<sup>4:</sup>** PE1 = 0x00h, ABECON = 0x00h, ATSTCON = 0x80h, WPUGPA = 0x00h, WPUGPB = 0x00h and SLEEP command issued to PIC core, see **Section 16.0 "Power-Down Mode (Sleep)"**.

## 4.2 Electrical Characteristics (Continued)

**Electrical Specifications:** Unless otherwise noted,  $V_{IN} = 12V$ ,  $V_{REF} = 1.2V$ ,  $F_{SW} = 300$  kHz,  $T_A = +25$ °C. Boldface specifications apply over the T<sub>A</sub> range of -40°C to +125°C. **Parameter** Sym. Min. Тур. Max. Units **Conditions** 1.4 Current Sense DC Gain 1.56 1.7 IDC OFFSET Offset Voltage Voltage for Zero Current VZC 1.45 VZCCON = 0x80hVoltage Reference ٧ V<sub>OUT</sub> range with no external Adjustable V<sub>OUT</sub> Range V<sub>OUT\_RANGE</sub> 0.5 3.6 voltage divider **VOUT** Coarse Resolution 10.8 V<sub>OUT\_COARSE</sub> 15.8 25.8 mV V<sub>OUT</sub> Coarse 1.85 2.25 ٧ V<sub>OUT\_COARSE\_MID</sub> 2.04 Mid-Set Point V<sub>OUT</sub> Fine Resolution V<sub>OUT FINE</sub> 8.0 mV **Output Overvoltage** Adjustable Overvoltage 0 ٧ OV<sub>RANGE</sub> 4.5 Range Adjustable Overvoltage 2 ٧  $OV_{MID}$ 1.8 2.3 Mid-Set Point Adjustable Overvoltage  $OV_{R}$ 15 mV Resolution Output Undervoltage Adiustable UV<sub>RANGE</sub> 0 4.5 Undervoltage Range Adjustable Undervoltage ٧  $UV_{MID}$ 1.8 2 2.3 Mid-Set Point Adjustable Undervoltage  $\mathsf{UV}_\mathsf{R}$ 15 mV Resolution **Remote Sense Differential Amplifier** Closed-Loop Voltage 0.95 1 1.05 V/V  $A_{VOL}$ Gain ٧ Common Mode Range GND - 0.3 $V_{DD} + 1.0$ Note 1  $V_{CMR}$ Common-Mode **CMRR** 57 dB Reject Ratio Differential Amplifier 30 mV See Section 9.4 "Calibration  $V_{OS}$ Offset **Word 4 and Calibration** Word 5" and Section 9.5 "Calibration Word 6 and **Calibration Word 7"** Compensation Minimum Zero Frequency F<sub>ZERO\_MIN</sub> 350 Hz Maximum Zero Frequency F<sub>ZERO MAX</sub> 35000 Hz Minimum Error Amplifier G<sub>EA MIN</sub> 0 dB Gain Maximum Error Amplifier 36.15 dB G<sub>EA MAX</sub>

- Note 1: Ensured by design. Not production tested.
  - 2:  $V_{DD-OUT}$  is the voltage present at the  $V_{DD}$  pin.  $V_{DD}$  is the internally generated bias voltage.
  - **3:** This is the total source current for all GPIO pins combined. Individually, each pin can source a maximum of 25 mA.
  - 4: PE1 = 0x00h, ABECON = 0x00h, ATSTCON = 0x80h, WPUGPA = 0x00h, WPUGPB = 0x00h and SLEEP command issued to PIC core, see Section 16.0 "Power-Down Mode (Sleep)".

Gain