# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## LIN Transceiver with Voltage Regulator

#### Features:

- The MCP2021/2/1P/2P are Compliant with LIN Bus Specifications 1.3, 2.1 and are Compliant to SAE J2602-2
- Support Baud Rates up to 20 kBaud with LIN-compatible Output Driver
- 43V Load Dump Protected
- · Very Low EMI Meets Stringent OEM Requirements
- Wide Supply Voltage, 6.0V-18.0V Continuous:
   Maximum input voltage of 30V
- Extended Temperature Range: -40 to +125°C
- Interface to PIC<sup>®</sup> EUSART and Standard USARTs
- Local Interconnect Network (LIN) Bus Pin:
  - Internal pull-up resistor and diode
  - Protected against ground shorts
  - Protected against loss of ground
  - High-current drive
- Automatic Thermal Shutdown
- On-Chip Voltage Regulator:
  - Output voltage of 5.0V with tolerances of ±3% overtemperature range
  - Available with alternate output voltage of 3.3V with tolerances of ±3% overtemperature range
  - Maximum continuous input voltage of 30V
  - Internal thermal overload protection
  - Internal short circuit current limit
  - External components limited to filter capacitor and load capacitor
- Two Low-Power modes:
  - Receiver On, Transmitter Off, Voltage Regulator On ( $\cong$  85 µA)
  - Receiver Monitoring Bus, Transmitter Off, Voltage Regulator Off ( $\cong$  16 µA)



#### **Description:**

The MCP2021/2/1P/2P provides a bidirectional, halfduplex communication physical interface to automotive and industrial LIN systems that meets the LIN bus specification Revision 2.1 and SAE J2602-2. The devices incorporate a voltage regulator with 5V at 50 mA or 3.3V at 50 mA regulated power-supply outputs.

The regulator is short-circuit protected, and is protected by an internal thermal shutdown circuit. The device has been specifically designed to operate in the automotive operating environment and will survive all specified transient conditions while meeting all of the stringent quiescent current requirements.

The MCP2021/2/1P/2P family of devices includes the following packages.

8-pin PDIP, DFN and SOIC packages:

- MCP2021-330, LIN-compatible driver, 8-pin, 3.3V regulator, wake up on dominant level of LBUS
- MCP2021-500, LIN-compatible driver, 8-pin, 5.0V regulator, wake up on dominant level of LBUS
- MCP2021P-330, LIN-compatible driver, 8-pin, 3.3V regulator, wake up at falling edge of LBUS voltage
- MCP2021P-500, LIN-compatible driver, 8-pin, 5.0V regulator, wake up at falling edge of LBUS voltage

14-pin PDIP, TSSOP and SOIC packages with RESET output:

- MCP2022-330, <u>LIN-compatible</u> driver, 14-pin, 3.3V regulator, <u>RESET</u> output, wake up on dominant level of LBUS
- MCP2022-500, <u>LIN-compatible</u> driver, 14-pin, 5.0V regulator, <u>RESET</u> output, wake up on dominant level of LBUS
- MCP2022P-330, LIN-compatible driver, 14-pin, 3.3V regulator, RESET output, wake up at falling edge of LBUS voltage
- MCP2022P-500, LIN-compatible driver, 14-pin, 5.0V regulator, RESET output, wake up at falling edge of LBUS voltage

#### Package Types



### MCP2021/2 Block Diagram



#### MCP2021P/2P Block Diagram



NOTES:

### 1.0 DEVICE OVERVIEW

The MCP2021/2/1P/2P provides a physical interface between a microcontroller and a LIN half-duplex bus. It is intended for automotive and industrial applications with serial bus speeds up to 20 Kbaud.

The MCP2021/2/1P/2P provides a half-duplex, bidirectional communications interface between a microcontroller and the serial network bus. This device will translate the CMOS/TTL logic levels to LIN-level logic, and vice versa.

The LIN specification 2.0 requires that the transceiver(s) of all nodes in the system be connected via the LIN pin, referenced to ground, and with a maximum external termination resistance load of  $510\Omega$  from LIN bus to battery supply. The  $510\Omega$  corresponds to one Master and sixteen Slave nodes.

The MCP2021/2/1P/2P-500 provides a +5V, 50 mA, regulated power output. The regulator uses an LDO design, is short-circuit protected, and will turn the regulator output off if it falls below 3.5V.

The MCP2021/2/1P/2P also includes thermal-shutdown protection.

The regulator is specifically designed to operate in the automotive environment and will survive +43V load dump transients, double-battery jumps, and reverse battery connections when a reverse blocking diode is used. The other members of the MCP2021/2/1P/2P-330 family output +3.3V at 50 mA with a turn-off voltage of 2.5V. (See Section 1.6 "Internal Voltage Regulator").

MCP2021/2 wakes from Power-Down mode on a dominant level on LBUS. MCP2021P/2P wakes at a transition from recessive level to dominant level on LBUS.

#### 1.1 Optional External Protection

#### 1.1.1 REVERSE BATTERY PROTECTION

An external reverse-battery-blocking diode should be used to provide polarity protection (see Figure 1-6).

#### 1.1.2 TRANSIENT VOLTAGE PROTECTION (LOAD DUMP)

An external 43V transient suppressor (TVS) diode, between VBB and ground, with a  $50\Omega$  transient protection resistor (RTP) in series with the battery supply and the VBB pin, protect the device from power transients (see Figure 1-6) and ESD events. While this protection is optional, it is considered good engineering practice. The resistor value is chosen according to Equation 1-1.

#### EQUATION 1-1:

 $RTP \leq (VBB_{min} - 5.5) / 250 \text{ mA.}$ 5.5V = VUVLO + 1.0V, 250 mA is the peak current at Power-On when VBB = 5.5V

#### 1.2 Internal Protection

#### 1.2.1 ESD PROTECTION

For component-level ESD ratings, please refer to the **Section 2.1 "Absolute Maximum Ratings†**".

#### 1.2.2 GROUND LOSS PROTECTION

The LIN Bus specification states that the LIN pin must transition to the recessive state when ground is disconnected. Therefore, a loss of ground effectively forces the LIN line to a high-impedance level.

#### 1.2.3 THERMAL PROTECTION

The thermal protection circuit monitors the die temperature and is able to shut down the LIN transmitter and voltage regulator if it detects a thermal overload.

There are three causes for a thermal overload. A thermal shut down can be triggered by any one, or a combination of, the following thermal overload conditions:

- · Voltage regulator overload
- LIN bus output overload
- Increase in die temperature due to increase in environmental temperature

Driving the TxD and checking the RxD pin makes it possible to determine whether there is a bus contention (i.e., RxD = low, TxD = high) or a thermal overload condition (i.e., RxD = high, TxD = low).





#### 1.3 Modes of Operation

For an overview of all operational modes, please refer to Table 1-1.

#### 1.3.1 POWER-ON RESET MODE

Upon application of VBB, the device enters Power-On Reset mode (POR). During this mode, the part maintains the digital section in a Reset mode and waits until the voltage on pin VBB rises above the "ON" threshold (typically 5.75V) to enter to the Ready mode. If during the operation, the voltage on pin VBB falls below the "OFF" threshold (typically 4.25V), the part comes back to the POR mode.

#### 1.3.2 POWER-DOWN MODE

In Power-Down mode, the transmitter and the voltage regulator are off. Only the receiver wake-up from the LIN bus section, and the CS/LWAKE pin wake-up circuits, are in operation. This is the lowest power mode.

If pin CS/LWAKE goes to a high level during Power-Down mode, the device immediately enters Ready mode and enables the voltage regulator; and after the output has stabilized (approximately 0.3 ms to 1.2 ms), the device goes to Operation mode or Transmitter-Off mode (see Figure 1-2 for MCP2021/2 and Figure 1-4 for MCP2021P/2P).

**Note:** The above time interval <1.2 ms assumes 12V VBB input and no thermal shutdown event.

LIN bus activity will also change the device from Power-Down mode to Ready mode. MCP2021/2 wakes up on the dominant level of the LIN bus, and MCP2021P/2P on a falling edge that follows a dominant level lasting 20 µs of time.

The Power-Down mode can be reached through either Operation mode or Transmitter-Off mode.

### 1.3.3 READY MODE

Upon entering Ready mode, the voltage regulator and receiver-threshold-detect circuit are powered up. The transmitter remains in an OFF state. The device is ready to receive data as soon as the regulator is stabilized, but not to transmit. If a microcontroller is being driven by the voltage regulator output, it will go through a POR and initialization sequence. The LIN pin is in the recessive state for MCP2021/2 and in floating state for MCP2021P/2P.

The device will stay in Ready mode until the output of the voltage regulator has stabilized and the CS/LWAKE pin is true ('1'). After VREG is stable and CS/LWAKE is high, MCP2021/2 will enter Operation mode; and MCP2021P/2P will enter either Operation mode or Transmitter-Off mode, depending on the level of the FAULT/TXE pin (refer to Figure 1-4).

### 1.3.4 OPERATION MODE

In this mode, all internal modules are operational.

The device will go into the Power-Down mode on the falling edge of CS/LWAKE.

For the MCP2021P/2P devices, the pull-up resistor is switched on only in this mode.

#### 1.3.5 TRANSMITTER-OFF MODE

Whenever the FAULT/TXE signal is low, or permanent dominant on TXD/LBUS is detected, the LBUS transmitter is off.

The transmitter may be re-enabled whenever the FAULT/TxE signal returns high, either by removing the internal Fault condition or when the CPU returns the FAULT/TxE high. The transmitter will not be enabled if the FAULT/TxE pin is brought high when the internal fault is still present.

If TX-OFF mode is caused by TxD/LBUS permanent dominant level, the transmitter can recover when the permanent dominant status disappears.

The transmitter is also turned off whenever the voltage regulator is unstable or recovering from a fault. This prevents unwanted disruption of the bus during times of uncertain operation.

#### 1.3.6 REMOTE WAKE-UP

The Remote Wake-Up sub-module observes the LBUS in order to detect bus activity. Bus activity is detected when the voltage on the LBUS stays below a threshold of approximately 0.4 VBB for a typical duration of at least 20 µs. The MCP2021/2 device is level sensitive to LBUS. Dominant level longer than 20 µs will cause the device to leave the Power-Down mode. The MCP2021P/2P device is falling-edge sensitive to LBUS. Only the LBUS transition from recessive to dominant, followed by at least 20 µs dominant level, can wake up the device. Putting CS/LWAKE to high level also wakes up the device. Refer to Figure 1-2 and Figure 1-3.

#### 1.3.7 DIFFERENCE DETAILS BETWEEN MCP2021/2 AND MCP2021P/2P

The MCP202XP is a minor variation of the MCP202X device that adds improved state machine control, as well as the ability to disconnect the internal  $30k\Omega$  pull-up between LIN and VBB in all modes except normal operation. These changes allow the system designer to better handle Fault conditions and reduce the overall system current consumption. The differences between the two device versions are as follows:

1. Switchable LIN-VBB Pull-Up Resistor:

On the MCP202XP device, the internal  $30k\Omega$  pull-up resistor is disconnected in all modes except Operation mode. On the MCP202X device, this pull-up resistor is always connected. (See the MCP2021/2 Block Diagram and the MCP2021P/2P Block Diagram for details.)

2. Power-Down Wake-up on LIN Traffic:

The MCP202XP device requires a LIN falling edge to generate a valid Wake condition, due to bus traffic. The MCP202X device will generate a Wake anytime LIN is at a valid dominant level.

Because of this, if the LIN bus becomes permanently shorted, it becomes impossible to place the MCP202X in a low-power state.

3. State Machine Options:

The MCP202XP device is able to enter Transmitter Off mode from Ready mode without transitioning through Operation mode. The MCP202X device must enter Operation mode from Ready mode. (see State Machine Diagrams, Figure 1-2 and Figure 1-3 for details). This capability allows the system designer to monitor the bus in Ready mode to determine if the system should transition to normal operation and connect the internal pull-up, or if Ready mode was reached due to an invalid condition. In the case of an invalid condition, the MCP202XP device can be placed into Power-Down mode without connecting the internal pull-up and waking other nodes on the LIN Bus network.

| Note: | To enter Transmitter Off, the system must    |
|-------|----------------------------------------------|
|       | set TxE 'low' before pulling CS high (see    |
|       | Figure 1-5). Otherwise, if CS is pulled high |
|       | first, the MCP202XP will enter Operation     |
|       | mode due to the internal pull-up on TxE.     |

To properly take advantage of the device differences, the system designer is required to implement some microcontroller code to the power-up routine. This code will monitor the status of the LIN bus to determine how to respond to the dominant signal. It will also determine if the local LIN node needs to respond or can 'Listen Only'. If the local LIN node does not need to respond, it can enter Transmitter Off mode, disconnecting the 30 k $\Omega$  pull-up, reducing module current while still maintaining the ability to properly receive all valid LIN messages.

#### FIGURE 1-2: MCP2021/2 OPERATIONAL MODES STATE DIAGRAM



**Note:** While the device is in shutdown, TxD should not be actively driven high or it may power internal logic through the ESD diodes and may damage the device.

#### FIGURE 1-3: MCP2021P/2P OPERATIONAL MODES DIAGRAMS







#### FIGURE 1-5: FORCED POWER-DOWN MODE SEQUENCE FOR MCP2021P/2P

| State           | Transmitter | Receiver           | Voltage<br>Regulator | Operation                                                                                                                                                                                                                                                                           | Comments                    |
|-----------------|-------------|--------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| POR             | OFF         | OFF                | OFF                  | Read VBB; if VBB > 5.75V,<br>proceed to Ready mode                                                                                                                                                                                                                                  |                             |
| Ready           | OFF         | ON                 | ON                   | MCP2021/2:<br>If CS/LWAKE is high level, then proceed to<br>Operation mode.<br>MCP2021P/2P:<br>If CS/LWAKE is high level and FAULT/TxE<br>is high level, then proceed to Operation<br>mode.<br>If CS/LWAKE is high level and FAULT/TxE<br>is low level, then proceed to TXOFF mode. | Bus OFF<br>state            |
| Operation       | ON          | ON                 | ON                   | If CS/LWAKE is low level, then proceed to<br>Power-Down mode.<br>If FAULT/TxE is low level or TxD/LBUS<br>permanent dominant is detected, then<br>proceed to Transmitter-Off mode.                                                                                                  | Normal<br>Operation<br>mode |
| Power-Down      | OFF         | Activity<br>Detect | OFF                  | On LIN bus falling, go to Ready mode. On CS/LWAKE high level, go through Ready mode; then, to either operation or Transmitter-Off mode (refer to Figure 1-2 and Figure 1-3).                                                                                                        | Low-Power<br>mode           |
| Transmitter-Off | OFF         | ON                 | ON                   | If CS/LWAKE is low level, then proceed to<br>Power-Down mode.<br>If FAULT/TxE is high, then proceed to<br>Operation mode.                                                                                                                                                           |                             |

| TABLE 1-1: | OVERVIEW                         | OF OP                 | ERATIONAL | MODES |
|------------|----------------------------------|-----------------------|-----------|-------|
|            | <b>O I E I I I I I I I I I I</b> | <b>U</b> . <b>U</b> . |           |       |

#### 1.4 Pin Descriptions

#### TABLE 1-2: PINOUT DESCRIPTIONS

|             |                        | Devices              |                                   |             | Function                                     |
|-------------|------------------------|----------------------|-----------------------------------|-------------|----------------------------------------------|
| Pin<br>Name | 8-Pin<br>PDIP,<br>SOIC | 4x4 DFN<br>6x5 DFN-S | 14-Pin<br>PDIP,<br>SOIC,<br>TSSOP | Pin<br>Type | Normal Operation                             |
| Rxd         | 1                      | 1                    | 1                                 | 0           | Receive Data Output (CMOS)                   |
| CS/LWAKE    | 2                      | 2                    | 2                                 | TTL         | Chip Select (TTL)                            |
| VREG        | 3                      | 3                    | 3                                 | 0           | Power Output                                 |
| Txd         | 4                      | 4                    | 4                                 | I           | Transmit Data Input (TTL)                    |
| Vss         | 5                      | 5                    | 11                                | Р           | Ground                                       |
| LBUS        | 6                      | 6                    | 12                                | I/O         | LIN bus (Bidirectional)                      |
| NC          | —                      | —                    | 6 – 10                            | _           | No Connection                                |
| VBB         | 7                      | 7                    | 13                                | Р           | Battery Supply                               |
| FAULT/TXE   | 8                      | 8                    | 14                                | OD          | Fault Detect Output, Transmitter Enable (OD) |
| RESET       | _                      | —                    | 5                                 | OD          | RESET Signal Output (OD)                     |
| EP          |                        | 9                    |                                   | _           | Exposed Thermal Pad                          |

**Legend:** O = Output, P = Power, I = Input, TTL = TTL input buffer, OD = Open-Drain Output

#### 1.4.1 RECEIVE DATA OUTPUT (Rxd)

The Receive Data Output pin is a standard CMOS output and follows the state of the LIN pin.

#### 1.4.2 CHIP SELECT PIN (CS/LWAKE)

An internal pull-down resistor will keep the CS/LWAKE pin low. This is done to ensure that no disruptive data will be present on the bus while the microcontroller is executing a POR and I/O initialization sequence. The pin must see a high level to activate the transmitter.

If CS/LWAKE = 0 when the VBB supply is turned on, the device stays in Ready mode (Low-Power mode). In Ready mode, both the receiver and the voltage regulator are on and the LIN transmitter driver is off.

If CS/LWAKE = 1 when the VBB supply is turned on, the device will proceed to either Operation or Transmitter-Off mode (refer to Figure 1-2 and Figure 1-3) after the VREG output has stabilized.

This pin may also be used as a local wake-up input (see Figure 1-6). In this implementation, the microcontroller will set the I/O pin that controls the CS/LWAKE as an high-impedance input. The internal pull-down resistor will keep the input low. An external switch, or other source, can then wake up the transceiver and the microcontroller.

| Note: | CS/L  | NAKE should     | d not be   | tied direc | tly to |
|-------|-------|-----------------|------------|------------|--------|
|       | VREG  | as this cou     | ld force   | the MCP2   | 202X   |
|       | into  | Operation       | mode       | before     | the    |
|       | micro | controller is i | nitialized | l.         |        |

#### 1.4.3 POWER OUTPUT (VREG)

Positive Supply Voltage Regulator Output pin.

1.4.4 TRANSMIT DATA INPUT (TxD)

The Transmit Data Input pin has an internal pull-up to VREG. The LIN pin is low (dominant) when TxD is low, and high (recessive) when TxD is high.

For extra bus security, TxD is internally forced to '1' when VREG is less than 1.8V (typical).

If the thermal protection detects an overtemperature condition while the signal TXD is low, the transmitter is shut down. The recovery from the thermal shutdown is equal to adequate cooling time.

1.4.5 GROUND PIN (Vss)

Ground pin.

#### 1.4.6 LIN BUS PIN (LBUS)

The bidirectional LIN bus Interface pin is the driver unit for the LIN pin and is controlled by the signal TxD. LIN has an open collector output with a current limitation. To reduce EMI, the edges during the signal changes are slope-controlled. To further reduce radiated emissions, the LBUS pin has corner-rounding control for both falling and rising edges.

The internal LIN receiver observes the activities on the LIN bus, and generates output signal RxD that follows the state of the LBUS. A 1<sup>st</sup> degree with 1  $\mu$ s time constant (160 kHz), low-pass input filter is placed to maintain EMI immunity.

#### 1.4.7 NO CONNECTION (NC)

No internal connection.

#### 1.4.8 BATTERY POSITIVE SUPPLY VOLTAGE (VBB)

Battery Positive Supply Voltage pin. This pin is also the input for the internal voltage regulator.

#### 1.4.9 FAULT/TXE

Fault Detect Output and Transmitter Enable Input bidirectional pin.

This pin is an open-drain output. Its state is defined as shown in Table 1-3. The transmitter driver is disabled whenever this pin is low ('0'), either from an internal Fault condition or by external drive. This allows the transmitter to be placed in an OFF state and still allow the voltage regulator to operate. Refer to Table 1-1.

The FAULT/TXE also signals a mismatch between the TXD input and the LBUS level. This can be used to detect a bus contention. Since the bus exhibits a propagation delay, the sampling of the internal compare is debounced to eliminate false faults.

#### TABLE 1-3: FAULT/TXE TRUTH TABLE

This pin has an internal pull-up resistor of approximately 750 k $\Omega$ . The internal pull-up resistor may be too weak for some applications. We recommend adding a 10 kOhm external pull-up resistor to ensure a logic high level.

- **Note 1:** The FAULT/TXE pin is true (0) whenever the internal circuits have detected a short or thermal excursion and have disabled the LBUS output driver.
  - 2: FAULT/TXE is true (0) when VREG not OK and has disabled the LBUS output driver.

The FAULT/TXE pin sampled at a rate faster than every 10  $\mu s.$ 

| Тур | Dyp |     | Thormol  | FAULT/Txe         |                  |                                                                                            |  |
|-----|-----|-----|----------|-------------------|------------------|--------------------------------------------------------------------------------------------|--|
| In  | Out | I/O | Override | External<br>Input | Driven<br>Output | Definition                                                                                 |  |
| L   | Н   | VBB | OFF      | Н                 | L                | <b>FAULT</b> , TxD driven low, LBUS shorted to VBB (Note 1)                                |  |
| Н   | Н   | VBB | OFF      | Н                 | Н                | ОК                                                                                         |  |
| L   | L   | GND | OFF      | Н                 | Н                | ОК                                                                                         |  |
| Н   | L   | GND | OFF      | Н                 | Н                | OK, data is being received from the LBUS                                                   |  |
| х   | х   | VBB | ON       | Н                 | L                | FAULT, transceiver in thermal shutdown                                                     |  |
| х   | х   | Vbb | х        | L                 | х                | <b>NO FAULT</b> , the CPU is commanding the transceiver to turn off the transmitter driver |  |

Legend: x = don't care

**Note 1:** The FAULT/TXE is valid after approximately 25 µs after TXD falling edge. This is to eliminate false fault reporting during bus propagation delays.

#### 1.4.10 RESET

RESET is an open-drain output pin. This pin reflects an internal signal that tracks the internal system voltage has reached a valid, stable level.

As long as the internal voltage is valid, this pin will keep high-impedance. When the system voltage drops below the minimum required, the voltage regulator will shut down and immediately convert the RESET output to short to GND. A pull-up resistor is needed to change the output to high/low voltage. When connected to a microcontroller input, this can provide a warning that the voltage regulator is shutting down (see Figure 1-2).

Alternately, it can act as an external brown-out by connecting the RESET output to  $\overline{\text{MCLR}}$  (see Figure 1-2). In addition to monitoring the internal voltage, RESET is asserted immediately upon entering the Power-Down mode.

#### 1.4.11 EXPOSED THERMAL PAD (EP)

It is recommended to connect this pad to Vss to enhance electromagnetic immunity and thermal resistance.

<sup>© 2005-2014</sup> Microchip Technology Inc.

#### 1.5 Typical Applications



#### FIGURE 1-6: TYPICAL MCP2021/MCP2021P APPLICATION

- **Note 1:** Note CREG, the load capacitor, should be ceramic or tantalum rated for extended temperatures,  $1.0 22 \ \mu$ F. See Figure 2-1 to select the correct ESR.
  - 2: CBAT is the filter capacitor for the external voltage supply.
  - 3: This diode is only needed if CS/LWAKE is connected to the VBAT supply.
  - 4: Transient suppressor diode.
  - 5: These components are required for additional load dump protection above 43V.
  - **6:** An external 10 k $\Omega$  resistor is recommended for some applications.





6: Required if CPU does not have internal pull-up.





© 2005-2014 Microchip Technology Inc.

#### 1.6 Internal Voltage Regulator

#### 1.6.1 5.0V REGULATOR

The MCP2021 has a low-drop-out voltage, positive regulator capable of supplying 5.00 VDC  $\pm$ 3% at up to 50 mA of load current, over the entire operating temperature range of -40°C to +125°C. With a load current of 50 mA, the minimum input to output voltage differential required for the output to remain in regulation is typically +0.5V (+1V maximum over the full operating temperature range). Quiescent current is less than 100 µA with a full 50 mA load current when the input to output voltage differential is greater than +3.00V.

Designed for automotive applications, the regulator will protect itself from double-battery jumps and up to +43V load dump transients. The voltage regulator has both short-circuit and thermal-shut-down protection built in.

Regarding the correlation between VBB, VREG and IDD, please refer to Figure 1-10 and Figure 1-11. When the input voltage (VBB) drops below the differential needed to provide stable regulation, the output VREG will track the input down to approximately 3.5V, at which point the regulator will turn off. This will allow microcontrollers with internal POR circuits to generate a clean arming of the POR trip point. The MCP2021 will then monitor VBB and turn on the regulator when VBB rises above 5.75, again.

When the input voltage (VBB) drops below the differential needed to provide stable regulation, the output VREG) will track the input down to approximately +4.25V. The regulator will turn off the output at this point. This will allow PIC microcontrollers with internal POR circuits to generate a clean arming of the POR trip point. The regulator output will stay off until VBB is above +5.75 V<sub>DC</sub>.

In the start phase, the device must detect at least 5.75V to initiate operation during power-up. In the Power-Down mode, the VBB monitor will be turned off.

Note: The regulator has an overload current limiting of approximately 100 mA. During a short circuit, the VREG is monitored. If VREG is lower than 3.5V, the VREG will turn off. After a recovery time of about three milliseconds, the VREG will be checked again. If there is no short circuit (VREG >3.5V), the VREG will be switched back on.

The regulator has a thermal shutdown. If the thermal protection circuit detects an overtemperature condition, and the signals TxD and RxD are Low, or TxD is High, the regulator will shut down. The recovery from the thermal shutdown is equal to adequate cooling time.

The regulator requires an external output bypass capacitor for stability. See Figure 2-1 for correct capacity and ESR for stable operation.

| Note: | A ceramic capacitor of at least 10 µF or a |
|-------|--------------------------------------------|
|       | tantalum capacitor of at least 2.2 µF is   |
|       | recommended for stability.                 |

In worst-case scenarios, the ceramic capacitor may derate by 50%, based on tolerance, voltage and temperature. Therefore, in order to ensure stability, ceramic capacitors smaller than 10  $\mu$ F may require a small series resistance to meet the ESR requirements, as shown in Table 1-4.

#### TABLE 1-4: RECOMMENDED SERIES RESISTANCE FOR CERAMIC CAPACITORS

| Resistance | Capacitor |
|------------|-----------|
| Ω          | 1 µF      |
| 0.47Ω      | 2.2 μF    |
| 0.22Ω      | 4.7 μF    |
| 0.1Ω       | 6.9 µF    |



#### 1.6.2 3.3V REGULATOR

A metal option provides for a alternate 3.30 VDC  $\pm$ 3% at up to 50 mA of load current over the entire operating temperature range of -40°C to +125°C. All specifications given above for the 5.0V operation apply except for any difference noted here.

The same input tracking of 4.25V applies the 3.3V regulator.

Note: The regulator has an overload current limiting of approximately 100 mA. If VREG is lower than 2.5V, the VREG will turn off.







### 1.7 ICSP<sup>™</sup> Considerations

The following should be considered when the MCP2021/2/1P/2P is connected to pins supporting in-circuit programming:

- Power used for programming the microcontroller can be supplied from the programmer or from the MCP2021/2/1P/2P.
- The voltage on VREG should not exceed the maximum output voltage of VREG.

NOTES:

### 2.0 ELECTRICAL CHARACTERISTICS

### 2.1 Absolute Maximum Ratings†

| VIN DC Voltage on RxD and TxD                                                      | 0.3 to VREG+0.3V |
|------------------------------------------------------------------------------------|------------------|
| VIN DC Voltage on FAULT and RESET                                                  | -0.3 to +5.5V    |
| VIN DC Voltage on CS/LWAKE                                                         | -0.3 to +43V     |
| VBB Battery Voltage, non-operating (LIN bus recessive, no regulator load, t < 60s) | -0.3 to +43V     |
| VBB Battery Voltage, transient ISO 7637 Test 1                                     | 200V             |
| VBB Battery Voltage, transient ISO 7637 Test 2a                                    | +150V            |
| VBB Battery Voltage, transient ISO 7637 Test 3a                                    | 300V             |
| VBB Battery Voltage, transient ISO 7637 Test 3b                                    | +200V            |
| VBB Battery Voltage, continuous                                                    | -0.3 to +30V     |
| VLBUS Bus Voltage, continuous                                                      | 18 to +30V       |
| VLBUS Bus Voltage, transient (Note 1)                                              | 27 to +43V       |
| ILBUS Bus Short Circuit Current Limit                                              |                  |
| ESD protection on LIN, VBB (IEC 61000-4-2, 330 Ohm, 150 pF) (Note 3)               | minimum ±9 kV    |
| ESD protection on LIN, VBB (Charge Device Model) (Note 2)                          | ±1500V           |
| ESD protection on LIN, VBB (Human Body Model, 1 kOhm, 100 pF) (Note 4)             | ±8 kV            |
| ESD protection on LIN, VBB (Machine Model) (Note 2)                                | ±800V            |
| ESD protection on all other pins (Human Body Model) (Note 2)                       | > 4 kV           |
| Maximum Junction Temperature                                                       | 150°C            |
| Storage Temperature                                                                | 55 to +150°C     |
|                                                                                    |                  |

Note 1: ISO 7637/1 load dump compliant (t < 500 ms).

- 2: According to JESD22-A114-B.
- 3: According to IBEE, without bus filter.
- 4: Limited by Test Equipment.

**† NOTICE**: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 2.2 DC Specifications

| DC Specifications                            | Electrical Characteristics:<br>Unless otherwise indicated, all limits are specified for:<br>VBB = 6.0V to 18.0V<br>TA = -40°C to +125°C<br>CREG = 10 µF |                               |      |              |       |                                                                                                        |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|--------------|-------|--------------------------------------------------------------------------------------------------------|--|--|--|
| Parameter                                    | Sym.                                                                                                                                                    | Min.                          | Тур. | Max.         | Units | Conditions                                                                                             |  |  |  |
| Power                                        | •                                                                                                                                                       | •                             | -    |              |       | •                                                                                                      |  |  |  |
| VBB Quiescent Operating<br>Current           | IBBQ                                                                                                                                                    |                               | 115  | 210          | μA    | IOUT = 0 mA,<br>LBUS recessive                                                                         |  |  |  |
|                                              |                                                                                                                                                         |                               | 120  | 215          | μA    | Vout = 3.3V                                                                                            |  |  |  |
| VBB Transmitter-Off<br>Current               | Іввто                                                                                                                                                   | _                             | 90   | 190          | μA    | With V <sub>REG</sub> on, transmitter<br>off, receiver on,<br>FAULT/TXE = VIL, CS = VIH                |  |  |  |
|                                              |                                                                                                                                                         |                               | 95   | 210          | μA    | Vout = 3.3V                                                                                            |  |  |  |
| VBB Power-Down Current                       | IBBPD                                                                                                                                                   | _                             | 16   | 26           | μA    | With VREG powered-off,<br>receiver on and transmitter<br>off, FAULT/TxE = VIH,<br>TxD = VIH, CS = VIL) |  |  |  |
| VBB Current with Vss<br>Floating             | IBBNOGND                                                                                                                                                | -1                            | _    | 1            | mA    | VBB = 12V, GND to VBB,<br>VLIN = 0-18V                                                                 |  |  |  |
| Microcontroller Interface                    | )                                                                                                                                                       |                               |      |              |       |                                                                                                        |  |  |  |
| High-Level Input Voltage<br>(TxD, FAULT/TxE) | Vih                                                                                                                                                     | 2.0 or<br>(0.25VREG<br>+ 0.8) | _    | VREG<br>+0.3 | V     |                                                                                                        |  |  |  |
| Low-Level Input Voltage<br>(TxD, FAULT/TxE)  | VIL                                                                                                                                                     | -0.3                          | —    | 0.15 VREG    | V     |                                                                                                        |  |  |  |
| High-Level Input Current<br>(TxD, FAULT/TxE) | Ін                                                                                                                                                      | -2.5                          | —    |              | μA    | Input voltage = 0.8*VREG                                                                               |  |  |  |
| Low-Level Input Current<br>(TxD, FAULT/TxE)  | lι∟                                                                                                                                                     | -10                           | —    |              | μA    | Input voltage = 0.2*VREG                                                                               |  |  |  |
| Pull-up Current on Input<br>(TxD)            | IPUTXD                                                                                                                                                  | -3.0                          | —    |              | μA    | ~800 k $\Omega$ internal pull-up to VREG @ VIH = 0.7*VREG                                              |  |  |  |
| High-Level Input Voltage (CS/LWAKE)          | Vih                                                                                                                                                     | 0.7 VREG                      | —    | VBB          | V     | Through a current-limiting resistor                                                                    |  |  |  |
| Low-Level Input Voltage<br>(CS/LWAKE)        | VIL                                                                                                                                                     | -0.3                          | —    | 0.3VREG      | V     |                                                                                                        |  |  |  |
| High-Level Input Current (CS/LWAKE)          | Ін                                                                                                                                                      | _                             | —    | 7.0          | μA    | Input voltage = 0.8*VREG                                                                               |  |  |  |
| Low-Level Input Current<br>(CS/LWAKE)        | ١L                                                                                                                                                      | —                             | —    | 3.0          | μA    | Input voltage = 0.2*VREG                                                                               |  |  |  |
| Pull-down Current on Input (CS/LWAKE)        | IPDCS                                                                                                                                                   | —                             | -    | 6.0          | μA    | ~1.3 MΩ internal pull-down<br>to Vss @ Viн = 3.5V                                                      |  |  |  |

**Note 1:** Internal current limited. 2.0 ms maximum recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBB).

2: Characterized, not 100% tested.

**3:** Node has to sustain the current that can flow under this condition; bus must be operational under this condition.

| DC Specifications                                                       | Electrical Characteristics:<br>Unless otherwise indicated, all limits are specified for:<br>$V_{BB} = 6.0V$ to $18.0V$<br>TA = -40°C to +125°C<br>CREG = 10 $\mu$ F |           |            |           |       |                                                                                |  |  |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-----------|-------|--------------------------------------------------------------------------------|--|--|
| Parameter                                                               | Sym.                                                                                                                                                                | Min.      | Тур.       | Max.      | Units | Conditions                                                                     |  |  |
| Bus Interface                                                           |                                                                                                                                                                     |           |            |           |       |                                                                                |  |  |
| High-Level Input Voltage                                                | VIH(LBUS)                                                                                                                                                           | 0.6 VBB   | —          | 18        | V     | Recessive state                                                                |  |  |
| Low-Level Input Voltage                                                 | VIL(LBUS)                                                                                                                                                           | -8        | _          | 0.4 Vbb   | V     | Dominant state                                                                 |  |  |
| Input Hysteresis                                                        | VHYS                                                                                                                                                                | _         | —          | 0.175 Vвв | V     | VIH (LBUS) - VIL(LBUS)                                                         |  |  |
| Low-Level Output<br>Current                                             | IOL(LBUS)                                                                                                                                                           | 40        | _          | 200       | mA    | Output voltage = 0.1 VBB,<br>VBB = 12V                                         |  |  |
| Pull-up Current on Input                                                | IPU(LBUS)                                                                                                                                                           | 5         |            | 180       | μA    | ~30 kΩ internal pull-up<br>@ VIH (LBUS) = 0.7 VBB                              |  |  |
| Short Circuit Current<br>Limit                                          | Isc                                                                                                                                                                 | 50        |            | 200       | mA    | (Note 1)                                                                       |  |  |
| High-Level Output<br>Voltage                                            | Voн(Lbus)                                                                                                                                                           | 0.8 Vbb   |            | VBB       | V     | VOH (LBUS) must be at least<br>0.8 VBB                                         |  |  |
| Low-Level Output<br>Voltage                                             | Vollo<br>(Lbus)                                                                                                                                                     | _         |            | 0.2 VBB   | V     |                                                                                |  |  |
| Input Leakage Current (at<br>the receiver during<br>dominant bus level) | IBUS_PAS_DOM                                                                                                                                                        | -1        |            | _         | mA    | Driver off,<br>VBUS = 0V,<br>VBAT = 12V                                        |  |  |
| Leakage Current<br>(disconnected from<br>ground)                        | IBUS_NO_GND                                                                                                                                                         | -1        |            | +1        | mA    | GNDDEVICE = VBAT,<br>0V < VBUS < 18V,<br>VBAT = 12V                            |  |  |
| Leakage Current<br>(disconnected from VBAT)                             | IBUS                                                                                                                                                                | _         |            | 10        | μA    | VBAT = GND,<br>0 < VBUS < 18V,<br>TA = -40°C to +85°C<br>(Note 3)              |  |  |
|                                                                         |                                                                                                                                                                     |           |            | 50        | μA    | TA = +85°C to +125°C                                                           |  |  |
| Receiver Center Voltage                                                 | VBUS_CNT                                                                                                                                                            | 0.475 Vbb | 0.5<br>Vвв | 0.525 Vвв | V     | VBUS_CNT = (VIL (LBUS) +<br>VIH (LBUS))/2                                      |  |  |
| Slave Termination                                                       | Rslave                                                                                                                                                              | 20        | 30         | 47        | kΩ    |                                                                                |  |  |
| Voltage Regulator – 5.0V                                                |                                                                                                                                                                     |           |            |           | •     | 1                                                                              |  |  |
| Output Voltage                                                          | Vout                                                                                                                                                                | 4.85      | 5.00       | 5.15      | V     | 0 mA < IOUT < 50 mA,                                                           |  |  |
| Load Regulation                                                         | ∆Vout2                                                                                                                                                              | _         | 10         | 50        | mV    | 5 mA < IOUT < 50 mA<br>refer to Section 1.6<br>"Internal Voltage<br>Regulator" |  |  |
| Quiescent Current                                                       | IVRQ                                                                                                                                                                | _         | —          | 25        | μA    | IOUT = 0 mA, (Note 2)                                                          |  |  |
| Power Supply Ripple<br>Reject                                           | PSRR                                                                                                                                                                | —         | _          | 50        | dB    | 1 VPP @10-20 kHz<br>Cload = 10 μf,<br>ILOAD = 50 mA                            |  |  |

### 2.2 DC Specifications (Continued)

**Note 1:** Internal current limited. 2.0 ms maximum recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBB).

2: Characterized, not 100% tested.

**3:** Node has to sustain the current that can flow under this condition; bus must be operational under this condition.

### 2.2 DC Specifications (Continued)

| DC Specifications                       | Electrical Characteristics:<br>Unless otherwise indicated, all limits are specified for:<br>VBB = 6.0V to 18.0V<br>TA = -40°C to +125°C<br>CREG = 10 µF |      |      |      |               |                                                                                    |  |  |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------------|------------------------------------------------------------------------------------|--|--|
| Parameter                               | Sym.                                                                                                                                                    | Min. | Тур. | Max. | Units         | Conditions                                                                         |  |  |
| Output Noise Voltage                    | eN                                                                                                                                                      | _    |      | 100  | µVrмs         | 10 Hz – 40 MHz<br>Cfilter = 10 μf,<br>Cbp = 0.1 μf, Cload 10 μf,<br>ILOAD = 50 mA  |  |  |
| Shutdown Voltage                        | Vsd                                                                                                                                                     | 3.5  | —    | 4.0  | V             | See Figure 1-11 (Note 2)                                                           |  |  |
| Input Voltage to Maintain<br>Regulation | VBB                                                                                                                                                     | 6.0  | —    | 18.0 | V             |                                                                                    |  |  |
| Input Voltage to Turn Off<br>Output     | Voff                                                                                                                                                    | 4.0  | -    | 4.5  | V             |                                                                                    |  |  |
| Input Voltage to Turn On<br>Output      | Von                                                                                                                                                     | 5.5  | —    | 6.0  | V             |                                                                                    |  |  |
| Voltage Regulator – 3.3V                |                                                                                                                                                         |      |      |      |               |                                                                                    |  |  |
| Output Voltage                          | Vout                                                                                                                                                    | 3.20 | 3.30 | 3.40 | V             | 0 mA < Iout < 50 mA                                                                |  |  |
| Line Regulation                         | ΔVουτ1                                                                                                                                                  |      | 10   | 50   | mV            | Iout = 1 mA,<br>6.0V < VBB < 18V                                                   |  |  |
| Load Regulation                         | ∆Vout2                                                                                                                                                  | _    | 10   | 50   | mV            | 5 mA < IOUT < 50 mA<br>Refer to Section 1.6<br>"Internal Voltage<br>Regulator"     |  |  |
| Quiescent Current                       | Ivrq                                                                                                                                                    | —    | —    | 25   | μA            | IOUT = 0 mA, (Note 2)                                                              |  |  |
| Power Supply Ripple<br>Reject           | PSRR                                                                                                                                                    | _    | _    | 50   | dB            | 1 VPP @10-20 kHz<br>Cload = 10 μf,<br>Iload = 50 mA                                |  |  |
| Output Noise Voltage                    | eN                                                                                                                                                      | _    |      | 100  | µVrms<br>/√Hz | 10 Hz – 40 MHz<br>Cfilter = 10 μf, Cbp =<br>0.1 μf Cload = 10 μf,<br>ILOAD = 50 mA |  |  |
| Shutdown Voltage                        | Vsd                                                                                                                                                     | 2.5  | —    | 2.7  | V             | See Figure 1-11 (Note 2)                                                           |  |  |
| Input Voltage to Maintain<br>Regulation | VBB                                                                                                                                                     | 6.0  |      | 18.0 | V             |                                                                                    |  |  |
| Input Voltage to Turn Off<br>Output     | Voff                                                                                                                                                    | 4.0  |      | 4.5  | V             |                                                                                    |  |  |
| Input Voltage to Turn On<br>Output      | Von                                                                                                                                                     | 5.5  | _    | 6.0  | V             |                                                                                    |  |  |

**Note 1:** Internal current limited. 2.0 ms maximum recovery time (RLBUS =  $0\Omega$ , TX = 0.4 VREG, VLBUS = VBB).

**2:** Characterized, not 100% tested.

**3:** Node has to sustain the current that can flow under this condition; bus must be operational under this condition.

