# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# **MCP2140**

### IrDA<sup>®</sup> Standard Protocol Stack Controller With Fixed 9600 Baud Communication Rate

#### Features

- Implements the IrDA<sup>®</sup> standard, including:
  - IrLAP
  - IrLMP
  - IAS
  - TinyTP
  - IrCOMM (9-wire "cooked" service class)
- Provides IrDA standard physical signal layer support including:
  - Bidirectional communication
  - CRC implementation
  - Fixed Data communication rate of 9600 baud
- Includes UART-to-IrDA standard encoder/decoder functionality:
  - Easily interfaces with industry standard UARTs and infrared transceivers
- UART interface for connecting to Data Communications Equipment (DCE) or Data Terminal Equipment (DTE) systems
- Transmit/Receive formats (bit width) supported:
  - 1.63 μs
- Hardware UART Support:
  - 9.6 kbaud baud rate
  - 29 Byte Data Buffer Size
- · Infrared Supported:
  - 9.6 kbaud baud rate
  - 64 Byte Data Packet Size
- Operates as Secondary Device
- Automatic Low Power mode
  - < 60 μA when no IR activity present (PHACT = L)

#### **CMOS Technology**

- Low power, high-speed CMOS technology
- · Fully static design
- Low voltage operation
- · Industrial temperature range
- Low power consumption
  - < 1 mA @ 3.0V, 7.3728 MHz (typical)

#### Package Types



#### **Block Diagram**



**Preliminary** 

#### MCP2140 System Block Diagram



### 1.0 DEVICE OVERVIEW

The MCP2140 is a cost-effective, low pin count (18-pin), easy-to-use device for implementing IrDA standard wireless connectivity. The MCP2140 provides support for the IrDA standard protocol "stack", bit encoding/ decoding and low cost, discrete IR receiver circuitry.

The serial and IR interface baud rates are fixed at 9600 baud. The serial interface and IR interface baud rates are dependent on the device frequency, but IrDA standard operation requires a device frequency of 7.3728 MHz.

The MCP2140 will specify to the Primary Device the IR baud rate during the Discover phase.

The MCP2140 can operate in Data Communication Equipment (DCE) and Data Terminal Equipment (DTE) applications, and sits between a UART and an infrared optical transceiver.

The MCP2140 encodes an asynchronous serial data stream, converting each data bit to the corresponding infrared (IR) formatted pulse. IR pulses received are decoded and then handled by the protocol handler state machine. The protocol handler sends the appropriate data bytes to the Host Controller in UART-formatted serial data.

The MCP2140 supports "point-to-point" applications, that is, one Primary device and one Secondary device. The MCP2140 operates as a Secondary device and does not support "multi-point" applications.

Sending data using IR light requires some hardware and the use of specialized communication protocols. These protocol and hardware requirements are described, in detail, by the IrDA standard specifications. The encoding/decoding functionality of the MCP2140 is designed to be compatible with the physical layer component of the IrDA standard. This part of the standard is often referred to as "IrPHY".

The complete IrDA standard specification is available for download from the IrDA website at www.IrDA.org.

#### 1.1 Applications

The MCP2140 Infrared Communications Controller, supporting the IrDA standard, provides embedded system designers the easiest way to implement IrDA standard wireless connectivity. Figure 1-1 shows a typical application block diagram, while Table 1-2 shows the pin definitions.

| TABLE 1-1: | OVERVIEW OF FEATURES |
|------------|----------------------|
|            |                      |

| Features              | MCP2140                          |
|-----------------------|----------------------------------|
| Serial Communications | UART, IR                         |
| Baud Rate Selection   | Fixed                            |
| Low Power Mode        | Yes                              |
| Resets (and Delays)   | RESET, POR<br>(PWRT and OST)     |
| Packages              | 18-pin DIP, SOIC,<br>20-pin SSOP |

Infrared communication is a wireless, two-way data connection using infrared light generated by low-cost transceiver signaling technology. This provides reliable communication between two devices.

Infrared technology offers:

- Universal standard for connecting portable computing devices
- Easy, effortless implementation
- Economical alternative to other connectivity solutions
- Reliable, high-speed connections
- Safe to use in any environment (can even be used during air travel)
- · Eliminates the hassle of cables
- Allows PCs and other electronic devices (such as PDAs, cell phones, etc.) to communicate with each other
- Enhances mobility by allowing users to easily connect

The MCP2140 allows the easy addition of IrDA standard wireless connectivity to any embedded application that uses serial data. Figure 1-1 shows typical implementation of the MCP2140 in an embedded system.

The IrDA protocol for printer support is not included in the IrCOMM 9-wire "cooked" service class.





| <b>TABLE 1-2:</b> | MCP2140 PIN DESCRIPTION NORMAL OPERATION ( | DCE) |
|-------------------|--------------------------------------------|------|
|                   |                                            | - /  |

|           | Pi         | n Numb  | er        | Pin   | Buffer |                                                                                                                                                                                                                                                                                                                                       |
|-----------|------------|---------|-----------|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name  | PDIP       | SOIC    | SSOP      | Туре  | Туре   | Description                                                                                                                                                                                                                                                                                                                           |
| RXPDREF   | 1          | 1       | 1         | Ι     | A      | IR Receive Photo Detect Diode reference voltage. This voltage will typically be in the range of VDD/2.                                                                                                                                                                                                                                |
| TXIR      | 2          | 2       | 2         | 0     | —      | Asynchronous transmit to IrDA transceiver.                                                                                                                                                                                                                                                                                            |
| PHACT     | 3          | 3       | 3         | OC    | _      | Protocol Handler Active. Indicates the state of the MCP2140<br>Protocol Handler. This output is an open collector, so an<br>external pull-up resistor may be required.<br>1 = Protocol Handler is in the Discovery or NRM state<br>0 = Protocol Handler is in NDM state or the MCP2140 is<br>in Low Power mode                        |
| RESET     | 4          | 4       | 4         | I     | ST     | Resets the Device                                                                                                                                                                                                                                                                                                                     |
| Vss       | 5          | 5       | 5, 6      |       | Р      | Ground reference for logic and I/O pins                                                                                                                                                                                                                                                                                               |
| NC        | 6          | 6       | 7         | Ι     | —      | No connect                                                                                                                                                                                                                                                                                                                            |
| ТХ        | 7          | 7       | 8         | I     | TTL    | Asynchronous receive; from Host Controller UART                                                                                                                                                                                                                                                                                       |
| RX        | 8          | 8       | 9         | 0     | —      | Asynchronous transmit; to Host Controller UART                                                                                                                                                                                                                                                                                        |
| RI        | 9          | 9       | 10        | Ι     | TTL    | Ring Indicator. The state of this bit is communicated to the<br>IrDA Primary Device.<br>1 = No Ring Indicate Present<br>0 = Ring Indicate Present                                                                                                                                                                                     |
| DSR       | 10         | 10      | 11        | 0     |        | Data Set Ready. Indicates that the MCP2140 has estab-<br>lished a valid IrDA link with a Primary Device <sup>(1)</sup> . This signal<br>is locally emulated and not related to the DTR bit of the IrDA<br>Primary Device.<br>1 = An IR link has not been established<br>(No IR Link)<br>0 = An IR link has been established (IR Link) |
| DTR       | 11         | 11      | 12        | Ι     | TTL    | Data Terminal Ready. Indicates that the Embedded device<br>connected to the MCP2140 is ready for IR data. The state of<br>this bit is communicated to the IrDA Primary Device via the<br>IrDA DSR bit carried by IrCOMM.<br>1 = Embedded device not ready<br>0 = Embedded device ready                                                |
| CTS       | 12         | 12      | 13        | 0     | _      | Clear to Send. Indicates that the MCP2140 is ready to<br>receive data from the Host Controller. This signal is locally<br>emulated and not related to the CTS/RTS bit of the IrDA<br>Primary Device.<br>1 = Host Controller should not send data<br>0 = Host Controller may send data                                                 |
| Legend: T | TL = TTL   | compati | ble input |       | ST = 5 | Schmitt Trigger input with CMOS levels                                                                                                                                                                                                                                                                                                |
| A         | A = Analog |         |           |       |        | wer<br>Deer collector output                                                                                                                                                                                                                                                                                                          |
|           | = Input    |         | πρατισιε  | niput | O = O  | utput                                                                                                                                                                                                                                                                                                                                 |

1: The state of the DTR output pin does not reflect the state of the DTR bit of the IrDA Primary Device.

#### TABLE 1-2: MCP2140 PIN DESCRIPTION NORMAL OPERATION (DCE) (CONTINUED)

| Din Nomo                        | Pi                                    | Pin Number Pin    |                       | Pin Buffer |                                                                                                   |                                                                                                                                                                                                                                                                                                                    |  |
|---------------------------------|---------------------------------------|-------------------|-----------------------|------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                 | PDIP                                  | SOIC              | SSOP                  | Туре       | Туре                                                                                              | Description                                                                                                                                                                                                                                                                                                        |  |
| RTS                             | 13                                    | 13                | 14                    | I          | TTL                                                                                               | Request to Send. Indicates that a Host Controller is ready to<br>receive data from the MCP2140. This signal is locally emu-<br>lated and not related to the CTS/RTS bit of the IrDA Primary<br>device.<br>1 = Host Controller not ready to receive data<br>0 = Host Controller ready to receive data               |  |
| Vdd                             | 14                                    | 14                | 15, 16                |            | Р                                                                                                 | Positive supply for logic and I/O pins.                                                                                                                                                                                                                                                                            |  |
| OSC2                            | 15                                    | 15                | 17                    | 0          | _                                                                                                 | Oscillator crystal output.                                                                                                                                                                                                                                                                                         |  |
| OSC1/CLKIN                      | 16                                    | 16                | 18                    | Ι          | CMOS                                                                                              | Oscillator crystal input/external clock source input.                                                                                                                                                                                                                                                              |  |
| CD                              | 17                                    | 17                | 19                    | Ι          | ST                                                                                                | Carrier Detect. The state of this bit is communicated to the<br>IrDA Primary device via the IrDA CD bit.<br>1 = No Carrier Present<br>0 = Carrier Present                                                                                                                                                          |  |
| RXPD                            | 18                                    | 18                | 20                    | Ι          | A                                                                                                 | IR RX Photo Detect Diode input. This input signal is required<br>to be a pulse to indicate an IR bit. When the amplitude of the<br>signal crosses the amplitude threshold set by the RXPDREF<br>pin, the IR bit is detected. The pulse has minimum and max-<br>imum requirements as specified in Parameter IR131A. |  |
| Legend: TTI<br>A =<br>CN<br>I = | L = TTL<br>Analog<br>IOS = C<br>Input | compati<br>MOS co | ble input<br>mpatible | input      | ST = Schmitt Trigger input with CMOS levels $P = Power$ $OC = Open collector output$ $O = Output$ |                                                                                                                                                                                                                                                                                                                    |  |

1: The state of the DTR output pin does not reflect the state of the DTR bit of the IrDA Primary Device.

### 2.0 DEVICE OPERATION

The MCP2140 serial interface and IR baud rates are fixed at 9600 baud, given a 7.3728 MHz device clock.

#### 2.1 Power-Up

Any time the device is powered up (Parameter D003), the Power-Up Timer delay (Parameter 33) occurs, followed by an Oscillator Start-up Timer (OST) delay (Parameter 32). Once these delays complete, communication with the device may be initiated. This communication is from both the infrared transceiver's side and the controller's UART interface.

#### 2.2 Device Reset

The MCP2140 is forced into the reset state when the RESET pin is in the low state. Once the RESET pin is brought to a high state, the Device Reset sequence occurs. Once the sequence completes, functional operation begins.

#### 2.3 Device Clocks

The MCP2140 requires a clock source to operate. This clock source is used to establish the device timing, including the device "Bit Clock".

#### 2.3.1 CLOCK SOURCE

The clock source can be supplied by one of the following:

- Crystal
- Resonator
- External clock

The frequency of this clock source must be 7.3728 MHz (electrical specification Parameter 1A) for device communication at 9600 baud.

#### 2.3.1.1 Crystal Oscillator / Ceramic Resonators

A crystal or ceramic resonator can be connected to the OSC1 and OSC2 pins to establish oscillation (Figure 2-1). The MCP2140 oscillator design requires the use of a parallel-cut crystal. Use of a series of cut crystals may give a frequency outside of the crystal manufacturers specifications.



#### CRYSTAL OPERATION (CERAMIC RESONATOR)



## TABLE 2-1:CAPACITOR SELECTION FOR<br/>CERAMIC RESONATORS

| Freq       | OSC1 (C1)  | OSC2 (C2)  |
|------------|------------|------------|
| 7.3728 MHz | 10 - 22 pF | 10 - 22 pF |

**Note:** Higher capacitance increases the stability of the oscillator, but also increases the startup time. These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

### TABLE 2-2:CAPACITOR SELECTION FOR<br/>CRYSTAL OSCILLATOR

| Freq       | OSC1 (C1)  | OSC2 (C2)  |
|------------|------------|------------|
| 7.3728 MHz | 15 - 30 pF | 15 - 30 pF |

**Note:** Higher capacitance increases the stability of the oscillator but also increases the startup time. These values are for design guidance only. Rs may be required to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

#### 2.3.1.2 External Clock

For applications where a clock is already available elsewhere, users may directly drive the MCP2140 provided that this external clock source meets the AC/DC timing requirements listed in Section 4.3, "Timing Diagrams and Specifications". Figure 2-2 shows how an external clock circuit should be configured.





#### 2.3.2 BIT CLOCK

The device crystal is used to derive the communication bit clock (BITCLK). There are 16 BITCLKs for each bit time. The BITCLKs are used for the generation of the start bit and the eight data bits. The stop bit uses the BITCLK when the data is transmitted (not for reception).

This clock is a fixed-frequency and has minimal variation in frequency (specified by the crystal manufacturer).

#### 2.4 Host UART Interface

The Host UART interface communicates with the Host Controller. This interface has eight signals associated with it: TX, RX, RTS, CTS, DSR, DTR, CD and RI. Several of these signals are locally generated (not passed over the IR interface). The Host UART is a half-duplex interface, meaning that the system is either transmitting or receiving, but not both simultaneously.

- Note 1: The MCP2140 generates several nondata signals locally.
  - 2: The MCP2140 emulates a 3-wire serial connection (TXD, RXD and GND). The transceiver's Transmit Data (TXD), Receive Data (RXD) signals, and the state of the CD. RI and DTR input pins are carried back and forth to the Primary device.
  - **3:** The RTS and CTS signals are local emulations.

#### 2.4.1 BAUD RATE

The baud rate for the MCP2140 serial port (the TX and RX pins) is fixed at 9600 baud when the device frequency is 7.3728 MHz.

#### 2.4.2 TRANSMITTING

When the controller sends serial data to the MCP2140, the controller's baud rate is required to match the baud rate of the MCP2140's serial port.

#### 2.4.3 RECEIVING

When the controller receives serial data from the MCP2140, the controller's baud rate is required to match the baud rate of the MCP2140's serial port.

#### 2.4.4 HARDWARE HANDSHAKING

There are three Host UART signals used to control the handshaking operation between the Host Controller and the MCP2140. They are:

- DSR
- RTS
- CTS

#### 2.4.4.1 DSR

The DSR signal is used to indicate that a link has been established between the MCP2140 and the Primary Device. Please refer to Section 2.14, "How Devices Connect", for information on how devices connect.

#### 2.4.4.2 RTS

The RTS signal indicates to the MCP2140 that the Host Controller is ready to receive serial data. Once an IR data packet has been received, the RTS signal will be low for the received data to be transferred to the Host Controller. If the RTS signal remains high, an IR link timeout will occur and the MCP2140 will disconnect from the Primary Device.

#### 2.4.4.3 CTS

The MCP2140 generates the CTS signal locally due to buffer limitations.

The MCP2140 uses a 64-byte buffer for incoming data from the IR Host. Another 29-byte buffer is provided to buffer data from the UART serial port. The MCP2140 can handle IR data and Host UART serial port data simultaneously. A hardware handshaking pin (CTS) is provided to inhibit the Host Controller from sending serial data when the Host UART buffer is not available (Figure 2-3). Figure 2-4 shows a flow chart for Host UART flow control using the CTS signal.

**Note:** When the CTS output signal goes high, the UART FIFO will store up to 6 bytes. This is to allow devices that have a slow response time to a change on the CTS signal time to stop sending additional data (such as a modem).

#### FIGURE 2-3: HOST UART CTS SIGNAL AND THE RECEIVE BUFFER



## MCP2140





#### 2.5 Encoder/Decoder

The encoder converts the UART format data into the IrDA Standard format data and the decoder converts IrDA Standard format data into UART format data.

#### 2.5.1 ENCODER (MODULATION)

The data that the MCP2140 UART received (on the TX pin) that needs to be transmitted (on the TXIR pin) will need to be modulated. This modulated signal drives the IR transceiver module. Figure 2-5 shows the encoding of the modulated signal.





#### FIGURE 2-5: **ENCODING**

Each bit time is comprised of 16-bit clocks. If the value to be transmitted (as determined by the TX pin) is a logic-low, the TXIR pin will output a low level for 7-bit clock cycles, a logic high level for 3-bit clock cycles or a minimum of 1.6 µsec (see Parameter IR121). The remaining 6-bit clock cycles will be low. If the value to transmit is a logic-high, the TXIR pin will output a low level for the entire 16-bit clock cycles.



#### 2.5.2 DECODER (DEMODULATION)

The modulated signal (data) from the IR transceiver module (on RXIR pin) needs to be demodulated to form the received data (on RX pin). Once demodulation of the data byte occurs, the data that is received is transmitted by the MCP2140 UART (on the RX pin). Figure 2-6 shows the decoding of the modulated signal.

| Note: | The signal on the RX pin does not actually  |
|-------|---------------------------------------------|
|       | line up in time with the bit value that was |
|       | received on the RXIR pin, as shown in       |
|       | Figure 2-6. The RXIR bit value is shown to  |
|       | represent the value to be transmitted on    |
|       | the RX pin.                                 |

Each bit time is comprised of 16-bit clocks. If the value to be received is a logic-low, the RXIR pin will be a low level for the first 3-bit clock cycles, or a minimum of 1.6  $\mu$ s. The remaining 13-bit clock cycles (or difference up to the 16-bit clock time) will be high. If the value to be received is a logic-high, the RXIR pin will be a high level for the entire 16-bit clock cycles. The level on the RX pin will be in the appropriate state for the entire 16 clock cycles.

#### 2.6 IR Port Baud Rate

The baud rate for the MCP2140 IR port (the TXIR and RXIR pins) is fixed at the default rate of 9600 baud. The Primary device will be informed of this parameter during NDM. The Host UART baud rate and the IR port baud rate are the same.





#### 2.7 IrDA DATA PROTOCOLS SUPPORTED BY MCP2140

The MCP2140 supports these required IrDA standard protocols:

- Physical Signaling Layer (PHY)
- Link Access Protocol (IrLAP)
- Link Management Protocol/Information Access Service (IrLMP/IAS)

The MCP2140 also supports some of the optional protocols for IrDA standard data. The optional protocols implemented by the MCP2140 are:

- Tiny TP
- IrCOMM

Figure 2-7 shows the IrDA data protocol stack and those components implemented by the MCP2140.

FIGURE 2-7: IrDA DATA - PROTOCOL STACKS



#### 2.7.1 IRCOMM

IrCOMM provides the method to support serial and parallel port emulation. This is useful for legacy COM applications, such as printers and modem devices.

The IrCOMM standard is a syntax that allows the Primary device to consider the Secondary device a serial device. IrCOMM allows for emulation of serial or parallel (printer) connections of various capabilities. The MCP2140 supports the 9-wire "cooked" service class of IrCOMM. Other service classes supported by IrCOMM are shown in Figure 2-8.

The IrDA protocol for printer support is not included in the IrCOMM 9-wire "cooked" service class.



#### 2.8 Minimizing Power

During IR communication between a Primary Device and the MCP2140, the MCP2140 is in an operational mode. In this mode, the MCP2140 consumes the operational current (Parameter D010).

For many applications, the time that IR communication is occurring is a small percentage of the applications operational time. The ability for the IR controller to be in a low power mode during this time will save on the applications power consumption. The MCP2140 will automatically enter a low power mode once IR activity has stopped and will return to operational mode once IR activity is detected on the RXPD and RXPDREF pins.

Another way to minimize system power is to use an I/O pin of the Host Controller to enable power to the IR circuity

#### 2.8.1 AUTOMATIC LOW POWER MODE

The Automatic Low Power mode allows the system to achieve the lowest possible operating current.

When the IR link has been "closed", the protocol handler state machine returns to the Normal Disconnect Mode (NDM). During NDM, if no IR activity occurs for about 10 seconds, the device is disabled and enters into Low Power mode. In this mode, the device oscillator is shut down and the PHACT pin will be low (Parameter D010A).

Table 2-3 shows the MCP2140 current. These are specified in Parameter D010 and Parameter D010A.

| TABLE 2-3: | DEVICE MAXIMUM           |  |  |  |
|------------|--------------------------|--|--|--|
|            | <b>OPERATING CURRENT</b> |  |  |  |

| Mode      | Current | Comment                         |
|-----------|---------|---------------------------------|
| PHACT = H | 2.2 mA  | IR communications is occurring. |
| PHACT = L | 60 µA   | No IR communications.           |

Note: Additional system current is from the Receiver/Transmitter circuitry.

#### 2.8.2 RETURNING TO DEVICE OPERATION

The device will exit the Low Power mode when the RXPD pin voltage crosses the REPDREF pin reference voltage.

A device reset will also cause the MCP2140 to exit Low Power mode. After device initialization, if no IR activity occurs for about 10 seconds, the device is disabled and returns into the Low Power mode.

| Note: | For proper operation, the device oscillator |     |        |            |               |    |  |
|-------|---------------------------------------------|-----|--------|------------|---------------|----|--|
|       | must                                        | be  | within | oscillator | specification | in |  |
|       | the                                         | tir | ne     | frame      | specified     | in |  |
|       | Parameter IR140                             |     |        |            |               |    |  |

#### 2.9 PHACT Signal

The PHACT signal indicates that the MCP2140 Protocol Handler is active. This output pin is an open collector, so when interfacing to the Host Controller, a pull-up resistor is required.

#### 2.10 Buffers and Throughput

The IR data rate of the MCP2140 is fixed at 9.6 kbaud. The actual throughput will be less due to several factors. The most significant factors are under the control of the developer. One factor beyond the control of the designer is the overhead associated with the IrDA standard. A throughput example is shown in Table 2-4.

Figure 2-9 shows the CTS waveform, what the state of the buffers can be and the operation of the Host UART and IR interfaces.

Figure 2-10 shows the screen-capture of a Host Controller transmitting 240 bytes. Data is not transmitted after CTS goes high (so only a maximum of 23 bytes of the 29 byte buffer are utilized). Between data packets, the CTS time can vary, depending on the Primary Device (see blue circled CTS pulse in Figure 2-10).

#### TABLE 2-4: THROUGHPUT

| Bytes<br>Transferred<br><sup>(3)</sup> | Bytes/<br>CTS Low | Time (S) | Effective<br>Baud Rate |
|----------------------------------------|-------------------|----------|------------------------|
| 240                                    | 23 (max) (1)      | 0.810133 | 2962 <sup>(1)</sup>    |
| 240                                    | 29                | 0.6500   | 3692 <sup>(2)</sup>    |

Note 1: Measured from Figure 2-10.

- 2: Interpolated from Figure 2-10.
- **3:** 10 bits transferred for each byte.
- **Note:** IrDA throughput is based on many factors associated with characteristics of the Primary and Secondary devices. These characteristics may cause your throughput to be more or less than is shown in Table 2-4.

#### FIGURE 2-9: HOST UART RECEIVE BUFFER AND CTS WAVEFORM







© 2003-2012 Microchip Technology Inc.

#### 2.10.1 IMPROVING THROUGHPUT

Actual maximum throughput is dependent on several factors, including:

- · Characteristics of the Primary device
- · Characteristics of the MCP2140
- IrDA standard protocol overhead

The IrDA standard specifies how the data is passed between the Primary device and Secondary device. In IrCOMM, an additional 8 bytes are used by the protocol for each packet transfer.

The most significant factor in data throughput is how well the data frames are filled. If only 1 byte is sent at a time, the throughput overhead of the IrCOMM protocol is 89% (see Table 2-5). The best way to maximize throughput is to align the amounts of data with the receive buffer (IR and Host UART) packet size of the MCP2140.

Then there is the delay between when data packets are sent and received. See Figure 2-10 for an example of this delay (look at CTS signal falling edges). In this screen capture, a Palm<sup>™</sup> m105 is receiving a 240byte string of data from the MCP2140. When the CTS signal goes high, the Host Controller stops sending data (23 bytes per CTS low-time). The CTS falling edge to CTS falling edge is approximately 90 ms (typical). This CTS high-time affects the total data throughput. The CTS high-time will be dependant on the characteristics of the Primary device.

| TABLE 2-5: | <b>IRCOMM OVERHEAD %</b> |
|------------|--------------------------|
|------------|--------------------------|

| MCP2140                 | Data<br>Packet<br>Size<br>(Bytes) | IrCOMM<br>Overhead<br>(Bytes) | IrCOMM<br>Overhead<br>% <sup>(1)</sup> | Comment |
|-------------------------|-----------------------------------|-------------------------------|----------------------------------------|---------|
| IR<br>Receive           | 64                                | 8                             | 11 %                                   | Note 2  |
|                         | 1                                 | 8                             | 89 %                                   |         |
| Host<br>UART<br>Receive | 29                                | 8                             | 22 %                                   | Note 3  |
|                         | 23                                | 8                             | 26 %                                   | Note 4  |
|                         | 1                                 | 8                             | 89 %                                   |         |

Note 1: Overhead % =

Overhead/(Overhead + Data).

- 2: The maximum number of bytes of the IR Receive buffer.
- **3:** The maximum number of bytes of the Host UART Receive buffer.
- 4: The CTS signal is driven high at 23 byte.

#### 2.10.1.1 From the Primary Device

The MCP2140 uses a fixed IR Receiver data block size of 64 bytes.

The minimum size frame the Primary device can respond with is 6 bytes.

#### 2.10.1.2 From the MCP2140

The MCP2140 uses a fixed Host UART Receiver data block size of 29 bytes.

#### 2.11 Turnaround Latency

An IR link can be compared to a one-wire data connection. The IR transceiver can transmit or receive, but not both at the same time. A delay of one bit time is recommended between the time a byte is received and another byte is transmitted.

#### 2.12 Device ID

The MCP2140 has a fixed Device ID. This Device ID is "MCP2140 xx", with the xx indicating the silicon revision of the device.

#### 2.13 Optical Interface

The MCP2140 requires an infrared transceiver for the optical interface. This transceiver can be a single-chip solution (integrated) or be implemented with discrete devices.

#### 2.13.1 DISCRETE TRANSCEIVER SOLUTION

The MCP2140 was designed to use a discrete implementation that allows the lowest system power consumption as well as a low cost implementation.

Figure 2-12 shows a typical discrete optical transceiver circuit.

#### FIGURE 2-11: CIRCUIT FOR A DISCRETE OPTICAL TRANSCEIVER

This figure will be available in Revision B of the MCP2140 data sheet. Please conact the Microchip factory via email (tech.support@microchip.com) for additional information.

Care must be taken in the design and layout of the photo-detect circuit, due to the small signals that are being detected and their sensitivity to noise.

#### 2.13.2 INTEGRATED TRANSCEIVER

The MCP2140 was designed to use a discrete implementation that allows the lowest system power consumption and a low cost implementation (see Section 2.13.1, "Discrete Transceiver Solution"). It is possible to use an integrated optical transceiver solution, with the addition of four components. Two components are required to condition the input signal to ensure that the RXIR pulse width is not greater than 1.5  $\mu$ s (see Parameter IR131A). The other two components are required to set the RXIR signal trip point (typically VDD/2). Figure 2-12 shows an example MCP2140 optical transceiver circuit, using a Vishay<sup>®</sup>/ Temic TFDS4500.



CIRCUIT FOR AN INTEGRATED OPTICAL TRANSCEIVER



Table 2-6 shows a list of common manufacturers of integrated optical transceivers.

#### 2.14 How The MCP2140 Connects

When two devices, implementing the IrDA standard feature, establish a connection using the IrCOMM protocol, the process is analogous to connecting two devices with serial ports using a cable. This is referred to as a "point-to-point" connection. This connection is limited to half-duplex operation because the IR transceiver cannot transmit and receive at the same time. The purpose of the IrDA standard protocol is to allow this half-duplex link to emulate, as much as possible, a full-duplex connection. In general, this is done by dividing the data into "packets", or groups of data. These packets can be sent back and forth, when needed, without risk of collision. The rules of how and when these packets are sent constitute the IrDA standard protocol. The MCP2140 supports elements of this IrDA standard protocol to communicate with other IrDA standard compatible devices.

When a wired connection is used, the assumption is made that both sides have the same communications parameters and features. A wired connection has no need to identify the other connector because it is assumed that the connectors are properly connected. According to the IrDA standard, a connection process has been defined to identify other IrDA standard compatible devices and establish a communication link. There are three steps that these two devices go through to make this connection. They are:

- Normal Disconnect Mode (NDM)
- Discovery Mode
- Normal Connect Mode (NCM)

Figure 2-13 shows the connection sequence.

#### 2.14.1 NORMAL DISCONNECT MODE (NDM)

When two IrDA standard compatible devices come into range, they must first recognize each other. The basis of this process is that one device has some task to accomplish and the other device has a resource needed to accomplish this task. One device is referred to as a Primary device while the other is referred to as a Secondary device. The distinction between Primary device and Secondary device is important because it is the responsibility of the Primary device to provide the mechanism to recognize other devices. So the Primary device must first poll for nearby IrDA standard compatible devices and, during this polling, the default baud rate of 9600 baud is used by both devices.

For example, if you want to print from an IrDA-equipped laptop to an IrDA-equipped printer, utilizing the IrDA standard feature, you would first bring your laptop in range of the printer. In this case, the laptop is the one that has something to do and the printer has the resource to do it. Thus, the laptop is called the Primary device and the printer is the Secondary device. Some data-capable cellphones have IrDA standard infrared ports. If you used such a cell phone with a Personal Digital Assistant (PDA), the PDA that supports the IrDA standard feature would be the Primary device and the cell phone would be the Secondary device.

When a Primary device polls for another device, a nearby Secondary device may respond. When a Secondary device responds, the two devices are defined to be in the Normal Disconnect Mode (NDM) state. NDM is established by the Primary device broadcasting a packet and waiting for a response. These broadcast packets are numbered. Usually, 6 or 8 packets are sent. The first packet is number 0, while the last packet is usually numbered 5 or 7. Once all the packets are sent, the Primary device sends an ID packet, which is not numbered.

The Secondary device waits for these packets and then responds to one of the packets. The packet responds to determine the "timeslot" to be used by the Secondary device. For example, if the Secondary device responds after packet number 2, the Secondary device will use timeslot 2. If the Secondary device will use timeslot 0. This mechanism allows the Primary device to recognize as many nearby devices as there are timeslots. The Primary device will continue to generate timeslots and the Secondary device should continue to respond, even if there's nothing to do.

- Note 1: The MCP2140 can only be used to implement a Secondary device.
  - 2: The MCP2140 supports a system with only one Secondary device having exclusive use of the IrDA standard infrared link (known as "point-to-point" communication).
  - **3:** The MCP2140 always responds to packet number 0. This means that the MCP2140 will always use timeslot 0.
  - 4: If another Secondary device is nearby, the Primary device may fail to recognize the MCP2140, or the Primary device may not recognize either of the devices.

During NDM, the MCP2140 handles all responses to the Primary device (Figure 2-13) without any communication with the Host Controller. The Host Controller is inhibited by the CTS signal of the MCP2140 from sending data to the MCP2140.

#### 2.14.2 DISCOVERY MODE

Discovery mode allows the Primary device to determine the capabilities of the MCP2140 (Secondary device). Discovery mode is entered once the MCP2140 (Secondary device) has sent a XID response to the Primary device and the Primary device has completed sending the XIDs and a Broadcast ID. If this sequence is not completed, a Primary and Secondary device can stay in NDM indefinitely.

When the Primary device has something to do, it initiates Discovery, which has two parts. They are:

- · Link initialization
- Resource determination

The first step is for the Primary and Secondary devices to determine, and then adjust to, each other's hardware capabilities. These capabilities are parameters like:

- Data rate
- Turnaround time
- · Number of packets without a response
- How long to wait before disconnecting

Both the Primary and Secondary devices begin communications at 9600 baud, the default baud rate. The Primary device sends its parameters and the Secondary device responds with its parameters. For example, if the Primary device supports all data rates up to 115.2 kbaud and the Secondary device only supports 9.6 kbaud, the link will be established at 9.6 kbaud.

Note: The MCP2140 is limited to a data rate of 9.6 kbaud.

Once the hardware parameters are established, the Primary device must determine if the Secondary device has the resources it requires. If the Primary device has a job to print, it must know if it's talking to a printer, and not a modem or other device. This determination is made using the Information Access Service (IAS). The job of the Secondary device is to respond to IAS queries made by the Primary device. The Primary device must ask a series of questions like:

- What is the name of your service?
- · What is the address of this service?
- What are the capabilities of this device?

When all the Primary device's questions are answered, the Primary device can access the service provided by the Secondary device.

During Discovery mode, the MCP2140 handles all responses to the Primary device (see Figure 2-13) without any communication with the Host Controller. The Host Controller is inhibited by the CTS signal of the MCP2140 from sending data to the MCP2140.

#### 2.14.3 NORMAL CONNECT MODE (NCM)

Once discovery has been completed, the Primary device and MCP2140 (Secondary device) can freely exchange data.

The MCP2140 uses a hardware handshake to stop the local serial port from sending data when the MCP2140 Host UART Receiving buffer is full.

| Note: | Data  | loss  | will  | result   | if  | this | hardware |
|-------|-------|-------|-------|----------|-----|------|----------|
|       | hands | shake | is no | t observ | vec | Ι.   |          |

Both the Primary device and the MCP2140 (Secondary device) check to make sure that data packets are received by the other without errors. Even when data is not required to be sent, the Primary and Secondary devices will still exchange packets to ensure that the connection hasn't, unexpectedly, been dropped. When the Primary device has finished, it transmits the "close link" command to the MCP2140 (Secondary device). The MCP2140 will confirm the "close link" command and both the Primary device and the MCP2140 (Secondary device) will revert to the NDM state.

| Note: | If the NCM mode is unexpectedly termi-      |
|-------|---------------------------------------------|
|       | nated for any reason (including the Primary |
|       | device not issuing a close link command),   |
|       | the MCP2140 will revert to the NDM state    |
|       | approximately 10 seconds after the last     |
|       | frame has been received.                    |

It is the responsibility of the Host Controller program to understand the meaning of the data received and how the program should respond to it. It's just as if the data were being received by the Host Controller from a UART.

#### 2.14.3.1 Primary Device Notification

The MCP2140 identifies itself to the Primary device as a modem.

Note: The MCP2140 identifies itself as a modem to ensure that it is identified as a serial device with a limited amount of memory.

However, the MCP2140 is not a modem, and the nondata circuits are not handled in a modem fashion.

#### FIGURE 2-13: HIGH LEVEL MCP2140 CONNECTION SEQUENCE

| Primary Device Normal Disconnect Mode (NDM)                                                                                                                    |   | MCP2140<br>(Secondary Device)                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No IR Activity<br>(for 10 seconds)                                                                                                                             |   | PHACT pin driven Low                                                                                                                                                                                                                   |
| Send XID Commands<br>(timeslots n, n+1,)<br>(approximately 70 ms<br>between XID commands)<br>Finish sending XIDs<br>(max timeslots - y frames)<br>Broadcast ID |   | <ul> <li>PHACT pin driven High</li> <li>No Response</li> <li>XID Response in timeslot y, claiming this timeslot, (MCP214X always claims timeslot 0)</li> <li>No Response to these XIDs</li> <li>No Response to Broadcast ID</li> </ul> |
| Discovery<br>Send SNRM Command<br>(w/ parameters and<br>connection address)                                                                                    |   | UA response with parameters using connect address                                                                                                                                                                                      |
| Send IAS Queries                                                                                                                                               |   | Confirm channel open for IAS<br>Provide IAS responses                                                                                                                                                                                  |
| Open channel for data                                                                                                                                          |   | Confirm channel open for data                                                                                                                                                                                                          |
| Normal Response Mode (NRM)<br>Send Data or Status                                                                                                              |   | ( <b>MCP2140</b> DSR pin driven low)<br>Send Data or Status                                                                                                                                                                            |
| Send Data or Status<br>Shutdown link                                                                                                                           |   | Send Data or Status<br>Confirm shutdown<br>(back to NDM state)                                                                                                                                                                         |
| No IR Activity<br>(for 10 seconds)                                                                                                                             | • | PHACT pin driven Low                                                                                                                                                                                                                   |

#### 2.15 References

The IrDA Standards download page can be found at:

#### http://www.irda.org/standards/specifications

Some common manufacturers of optical transceivers are shown in Table 2-6.

# TABLE 2-6:COMMON OPTICALTRANSCEIVERMANUFACTURERS

| Company                    | Company Web Site Address |
|----------------------------|--------------------------|
| Sharp <sup>®</sup>         | www.sharpsma.com         |
| Infineon <sup>®</sup>      | www.infineon.com         |
| Agilent <sup>®</sup>       | www.agilent.com          |
| Vishay <sup>®</sup> /Temic | www.vishay.com           |
| Rohm                       | www.rohm.com             |

NOTES:

### 3.0 DEVELOPMENT TOOLS

An MCP2140 Demo/Development board is planned.

Please check with the Microchip Technology Inc. web site (www.microchip.com) or your local Microchip sales office for product availability.

NOTES:

### 4.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings†

| Ambient Temperature under bias                                                                             | 40°C to +125°C                      |
|------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Storage Temperature                                                                                        | 65°C to +150°C                      |
| Voltage on VDD with respect to Vss                                                                         | -0.3V to +7.5V                      |
| Voltage on RESET with respect to Vss                                                                       | -0.3V to +14V                       |
| Voltage on all other pins with respect to Vss                                                              | 0.3V to (VDD + 0.3V)                |
| Total Power Dissipation <sup>(1)</sup>                                                                     | 1W                                  |
| Max. Current out of Vss pin                                                                                |                                     |
| Max. Current into VDD pin                                                                                  | 250 mA                              |
| Input Clamp Current, IIK (VI < 0 or VI > VDD)                                                              | ±20 mA                              |
| Output Clamp Current, IOK (V0 < 0 or V0 > VDD)                                                             | ±20 mA                              |
| Max. Output Current sunk by any Output pin                                                                 | 25 mA                               |
| Max. Output Current sourced by any Output pin                                                              | 25 mA                               |
| <b>Note</b> 1: Power Dissipation is calculated as follows: PDIS = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD- | -Voh) x Ioh} + $\Sigma$ (Vol x Iol) |

**†NOTICE:** Stresses above those listed under "Maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.