# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### **Energy Metering ICs with Active Real Power Pulse Output**

#### **Features**

- · Supplies active (real) power measurement for single-phase, residential energy metering
- Supports IEC 62053 International Energy Metering Specification and legacy IEC 1036/61036/687 Specifications
- Two multi-bit, DAC, second-order, 16-bit, Delta-Sigma Analog-to-Digital Converters (ADCs)
- Reduced pulse-width of calibration output frequency and mechanical counter drive for low power meter designs (MCP3905L)
- · Increased output frequency constant options for meter design (MCP3905L)
- 0.1% typical measurement error over 500:1 dynamic range (MCP3905A / MCP3905L)
- 0.1% typical measurement error over 1000:1 dynamic range (MCP3906A)
- · Programmable Gain Amplifier (PGA) for small signal inputs supports low value shunt current sensor:
  - 16:1 PGA MCP3905A / MCP3905L
  - 32:1 PGA MCP3906A
- Ultra-low drift on-chip reference: 15 ppm/°C (typical)
- · Direct drive for electromagnetic mechanical counter and two-phase stepper motors
- Low I<sub>DD</sub> of 4 mA (typical)
- Tamper output pin for negative power indication
- Industrial Temperature Range: -40°C to +85°C
- Extended Temperature Range: -40°C to +125°C •
- Supplies instantaneous real power on HFOUT for meter calibration

#### HPF G0 G1 OSC1 OSC2 $\Box$ $\Box$ П HFOUT F<sub>OUT0</sub> CH0+ 16-bit PGA Multi-leve HPF1 NEG OUT1 CH0- $\Delta\Sigma \text{ ADC}$ Π REFIN/ \_\_\_\_\_ E-to-F OUT Х LPF1 conversion 2.4V Reference CH1+ 16-bit POR Multi-leve HPF1 CH1-MCLR $\Delta\Sigma ADC$

#### Functional Block Diagram

#### Description

The MCP3905A/05L/06A devices are energy-metering ICs designed to support the IEC 62053 international metering standard specification. They supply a frequency output proportional to the average active real power, as well as a higher-frequency output proportional to the instantaneous power for meter calibration. The MCP3905L offers reduced pulse width of calibration output frequency and mechanical counter drive for lower power meter designs. They include two 16-bit, Delta-Sigma ADCs for a wide range of  $I_B$  and  $I_{MAX}$  currents and/or small shunt (<200 µOhms) meter designs. It includes an ultra-low drift voltage reference with < 15 ppm/°C through a specially designed band gap temperature curve for the minimum gradient across the industrial temperature range. A fixedfunction DSP block is on-chip for active real-power calculation. A no-load threshold block prevents any current creep measurements. A Power-On Reset (POR) block restricts meter performance during lowvoltage situations. These accurate energy metering ICs with high field reliability are available in the industry standard pinout.

#### Package Type

| 24-Pin SSOP |                     | 1 24<br>2 23<br>3 22 | ⊐ F <sub>ОUT0</sub><br>⊐ F <sub>ОUT1</sub><br>⊐ HF <sub>ОUT</sub> |
|-------------|---------------------|----------------------|-------------------------------------------------------------------|
|             |                     | 4 21                 | D <sub>GND</sub>                                                  |
|             | CH0+ ⊑              | 5 20                 | ⊐NEG                                                              |
|             | CH0- 🗖              | 6 19                 | NC                                                                |
|             | CH1- 🗆              | 7 18                 | ⊐osc2                                                             |
|             | CH1+ □              | 8 17                 | ⊐ OSC1                                                            |
|             | MCLR C              | 9 16                 | ⊐ G0                                                              |
| REF         | IN/OUT □1           | 10 15                | ⊐G1                                                               |
|             | A <sub>GND</sub> ⊏1 | 11 14                | ⊐ F0                                                              |
|             | F2 🗖                | 12 13                | ⊐ F1                                                              |

NOTES:

#### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| V <sub>DD</sub>                                    | 7.0V                           |
|----------------------------------------------------|--------------------------------|
| Digital inputs and outputs w.r.t. A <sub>GND</sub> | -0.6V to V <sub>DD</sub> +0.6V |
| Analog input w.r.t. AGND                           | 6V to +6V                      |
| V <sub>REF</sub> input w.r.t. A <sub>GND</sub>     | -0.6V to V <sub>DD</sub> +0.6V |
| Storage temperature                                | 65°C to +150°C                 |
| Ambient temp. with power applied                   | 65°C to +125°C                 |
| Soldering temperature of leads (10 second          | ds)+300°C                      |
| ESD on the analog inputs (HBM,MM)                  | 5.0 kV, 500V                   |
| ESD on all other pins (HBM.MM)                     |                                |

**† Notice:** Stresses above those listed under 'Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at  $AV_{DD} = DV_{DD} = 4.5V - 5.5V$ , Internal  $V_{REF}$ , HPF turned on (AC mode),  $A_{GND}$ ,  $D_{GND} = 0V$ , MCLK = 3.58 MHz;  $T_A = -40^{\circ}C$  to +85°C.

| Parameter                                                    | Sym             | Min | Тур    | Max    | Units                     | Comment                                                                      |
|--------------------------------------------------------------|-----------------|-----|--------|--------|---------------------------|------------------------------------------------------------------------------|
| <b>Overall Measurement Accur</b>                             | асу             |     |        |        |                           |                                                                              |
| Energy Measurement Error                                     | E               |     | 0.1    |        | % F <sub>OUT</sub>        | Channel 0 swings 1:500 range,<br>MCP3905A, MCP3905L only<br>(Note 1, Note 4) |
|                                                              |                 |     | 0.1    | _      | % F <sub>OUT</sub>        | Channel 0 swings 1:1000 range,<br>MCP3906A only (Note 1, Note 4)             |
| No-Load Threshold/<br>Minimum Load                           | NLT             |     | 0.0015 |        | % F <sub>OUT</sub><br>Max | Disabled when F2, F1, F0 = 0, 1, 1<br>(Note 5, Note 6)                       |
| Phase Delay Between<br>Channels                              |                 | _   | _      | 1/MCLK | S                         | HPF = 0 and 1, < 1 MCLK<br>(Note 4, Note 6, Note 7)                          |
| AC Power Supply Rejection (output frequency variation)       | AC PSRR         |     | 0.01   |        | % F <sub>OUT</sub>        | F2, F1, F0 = 0, 1, 1 <b>(Note 3)</b>                                         |
| DC Power Supply Rejection<br>(output frequency<br>variation) | DC PSRR         |     | 0.01   |        | % F <sub>OUT</sub>        | HPF = 1, Gain = 1 <b>(Note 3)</b>                                            |
| System Gain Error                                            |                 |     | 3      | 10     | % F <sub>OUT</sub>        | (Note 2, Note 5)                                                             |
| ADC/PGA Specifications                                       |                 |     |        |        |                           |                                                                              |
| Offset Error                                                 | V <sub>OS</sub> | _   | 2      | 5      | mV                        | Referred to Input                                                            |
| Gain Error Match                                             |                 |     | 0.5    | _      | % F <sub>OUT</sub>        | (Note 5)                                                                     |
| Internal Voltage Reference                                   |                 |     |        |        |                           |                                                                              |
| Voltage                                                      |                 |     | 2.4    | _      | V                         |                                                                              |
| Tolerance                                                    |                 | _   | ±2     | _      | %                         |                                                                              |
| Тетрсо                                                       |                 | _   | 15     | —      | ppm/°C                    |                                                                              |

**Note 1:** Measurement error = (Energy Measured By Device - True Energy)/True Energy \* 100%. Accuracy is measured with signal (±660 mV) on Channel 1. F<sub>OUT0</sub>, F<sub>OUT1</sub> pulse outputs. Valid from 45 Hz to 65 Hz. See typical performance curves for higher frequencies and increased dynamic range.

**2:** Does not include internal  $V_{REF}$ . Gain = 1, CH0 = 470 mVDC, CH1 = 660 mVDC, difference between measured output frequency and expected transfer function.

3: Percent of HF<sub>OUT</sub> output frequency variation; Includes external V<sub>REF</sub> = 2.5V, CH1 = 100 mVRMS @ 50 Hz, CH2 = 100 mVRMS @ 50 Hz, AV<sub>DD</sub> = 5V + 1V<sub>pp</sub> @ 100 Hz. DC PSRR: 5V ±500 mV

4: Error applies down to 60 degree lead (PF = 0.5 capacitive) and 60 degree lag (PF = 0.5 inductive).

- 5: Refer to Section 4.0 "Device Overview" for complete description.
- 6: Specified by characterization, not production tested.

7: 1 MCLK period at 3.58 MHz is equivalent to less than <0.005 degrees at 50 or 60 Hz.

#### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| <b>Electrical Specifications:</b> Unless otherwise indicated, all parameters apply at $AV_{DD} = DV_{DD} = 4.5V - 5.5V$ , |                   |                      |          |          |           |                                                  |  |
|---------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------|----------|-----------|--------------------------------------------------|--|
| Internal V <sub>REF</sub> , HPF turned on (                                                                               | (AC mode), I      | A <sub>GND</sub> , D | GND = 0V | MCLK = 3 | 3.58 MHz; | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C.$ |  |
| Parameter                                                                                                                 | Sym               | Min                  | Тур      | Max      | Units     | Comment                                          |  |
| Reference Input                                                                                                           |                   |                      |          |          | _         |                                                  |  |
| Input Range                                                                                                               |                   | 2.2                  |          | 2.6      | V         |                                                  |  |
| Input Impedance                                                                                                           |                   | 3.2                  |          |          | kΩ        |                                                  |  |
| Input Capacitance                                                                                                         |                   |                      | _        | 10       | pF        |                                                  |  |
| Analog Inputs                                                                                                             |                   |                      |          |          |           |                                                  |  |
| Maximum Signal Level                                                                                                      |                   |                      | _        | ±1       | V         | CH0+,CH0-,CH1+,CH1- to A <sub>GND</sub>          |  |
| Differential Input Voltage<br>Range Channel 0                                                                             |                   | —                    | —        | ±470/G   | mV        | G = PGA Gain on Channel 0                        |  |
| Differential Input Voltage<br>Range Channel 1                                                                             |                   | _                    | _        | ±660     | mV        |                                                  |  |
| Input Impedance                                                                                                           |                   | 390                  | —        | —        | kΩ        | Proportional to 1/MCLK frequency                 |  |
| Bandwidth<br>(Notch Frequency)                                                                                            |                   | _                    | 14       | —        | kHz       | Proportional to MCLK frequency, MCLK/256         |  |
| Oscillator Input                                                                                                          |                   |                      |          |          |           |                                                  |  |
| Frequency Range                                                                                                           | MCLK              | 1                    |          | 4        | MHz       |                                                  |  |
| Power Specifications                                                                                                      |                   |                      |          |          |           |                                                  |  |
| Operating Voltage                                                                                                         |                   | 4.5                  |          | 5.5      | V         | AV <sub>DD</sub> , DV <sub>DD</sub>              |  |
| I <sub>DD,A</sub>                                                                                                         | I <sub>DD,A</sub> | —                    | 2.7      | 3.0      | mA        | AV <sub>DD</sub> pin only                        |  |
| I <sub>DD,D</sub>                                                                                                         | I <sub>DD,D</sub> | —                    | 1.2      | 2.0      | mA        | DV <sub>DD</sub> pin only                        |  |

**Note 1:** Measurement error = (Energy Measured By Device - True Energy)/True Energy \* 100%. Accuracy is measured with signal (±660 mV) on Channel 1. F<sub>OUT0</sub>, F<sub>OUT1</sub> pulse outputs. Valid from 45 Hz to 65 Hz. See typical performance curves for higher frequencies and increased dynamic range.

- **2:** Does not include internal V<sub>REF</sub>. Gain = 1, CH0 = 470 mVDC, CH1 = 660 mVDC, difference between measured output frequency and expected transfer function.
- 3: Percent of HF<sub>OUT</sub> output frequency variation; Includes external V<sub>REF</sub> = 2.5V, CH1 = 100 mVRMS @ 50 Hz, CH2 = 100 mVRMS @ 50 Hz, AV<sub>DD</sub> = 5V + 1V<sub>pp</sub> @ 100 Hz. DC PSRR: 5V ±500 mV
- 4: Error applies down to 60 degree lead (PF = 0.5 capacitive) and 60 degree lag (PF = 0.5 inductive).
- 5: Refer to **Section 4.0 "Device Overview**" for complete description.
- **6:** Specified by characterization, not production tested.
- 7: 1 MCLK period at 3.58 MHz is equivalent to less than <0.005 degrees at 50 or 60 Hz.

#### **TEMPERATURE CHARACTERISTICS**

| <b>Electrical Specifications:</b> Unless otherwise indicated, $V_{DD} = 4.5V - 5.5V$ , $A_{GND}$ , $D_{GND} = 0V$ . |                |     |     |      |       |            |  |  |
|---------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|-------|------------|--|--|
| Parameters                                                                                                          | Sym            | Min | Тур | Max  | Units | Conditions |  |  |
| Temperature Ranges                                                                                                  |                |     |     |      |       |            |  |  |
| Specified Temperature Range                                                                                         | T <sub>A</sub> | -40 | _   | +85  | °C    |            |  |  |
| Operating Temperature Range                                                                                         | T <sub>A</sub> | -40 | _   | +125 | °C    | (Note)     |  |  |
| Storage Temperature Range                                                                                           | T <sub>A</sub> | -65 | -   | +150 | °C    |            |  |  |

**Note:** The MCP3905A/05L/06A operate over this extended temperature range, but with reduced performance. In any case, the Junction Temperature (T<sub>J</sub>) must not exceed the Absolute Maximum specification of +150°C.

#### TIMING CHARACTERISTICS

| <b>Electrical Specifications:</b> Unless otherwise indicated, all parameters apply at $AV_{DD} = DV_{DD} = 4.5V - 5.5V$ , |  |
|---------------------------------------------------------------------------------------------------------------------------|--|
| $A_{GND}$ , $D_{GND} = 0V$ , MCLK = 3.58 MHz; $T_A = -40^{\circ}$ C to +85 °C.                                            |  |

| Parameter                                                                                            | Svm              | Min                   | Тур                                     | Max    | Units | Comment                                                   |
|------------------------------------------------------------------------------------------------------|------------------|-----------------------|-----------------------------------------|--------|-------|-----------------------------------------------------------|
|                                                                                                      | ey               |                       | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | max    | 0.110 |                                                           |
|                                                                                                      |                  |                       |                                         |        |       |                                                           |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Pulse Width<br>(Logic Low) for MCP3905A, MCP3906A<br>devices | t <sub>FW</sub>  | _                     | 275                                     | _      | ms    | 984376 MCLK periods<br>(Note 1)                           |
| HF <sub>OUT</sub> Pulse Width for MCP3905A,<br>MCP3906A devices                                      | t <sub>HW</sub>  | —                     | 90                                      |        | ms    | 322160 MCLK periods (Note 2)                              |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Pulse Width<br>(Logic Low) for MCP3905L device               | t <sub>FW</sub>  | —                     | 130                                     | Ι      | ms    | 465344 MCLK periods (Note 1)                              |
| HF <sub>OUT</sub> Pulse Width for MCP3905L device                                                    | t <sub>HW</sub>  | —                     | 65                                      | _      | ms    | 232672 MCLK periods (Note 2)                              |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Pulse Period                                                 | t <sub>FP</sub>  | Refer to Equation 4-1 |                                         | on 4-1 | s     |                                                           |
| HF <sub>OUT</sub> Pulse Period                                                                       | t <sub>HP</sub>  | Refe                  | r to Equation                           | on 4-2 | S     |                                                           |
| F <sub>OUT0</sub> to F <sub>OUT1</sub> Falling-Edge Time                                             | t <sub>FS2</sub> | _                     | 0.5 t <sub>FP</sub>                     |        |       |                                                           |
| F <sub>OUT0</sub> to F <sub>OUT1</sub> Min Separation                                                | t <sub>FS</sub>  | _                     | 4/MCLK                                  |        |       |                                                           |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Output High Voltage                                          | V <sub>OH</sub>  | 4.5                   | —                                       |        | V     | $I_{OH} = 10 \text{ mA}, \text{ DV}_{DD} = 5.0 \text{ V}$ |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Output Low Voltage                                           | V <sub>OL</sub>  | _                     | —                                       | 0.5    | V     | $I_{OL} = 10 \text{ mA}, \text{DV}_{DD} = 5.0 \text{V}$   |
| HF <sub>OUT</sub> Output High Voltage                                                                | V <sub>OH</sub>  | 4.0                   | —                                       |        | V     | $I_{OH} = 5 \text{ mA}, \text{DV}_{DD} = 5.0 \text{V}$    |
| HF <sub>OUT</sub> Output Low Voltage                                                                 | V <sub>OL</sub>  | _                     | —                                       | 0.5    | V     | $I_{OL} = 5 \text{ mA}, \text{ DV}_{DD} = 5.0 \text{ V}$  |
| High-Level Input Voltage<br>(All Digital Input Pins)                                                 | V <sub>IH</sub>  | 2.4                   | _                                       | —      | V     | DV <sub>DD</sub> = 5.0V                                   |
| Low Level Input Voltage<br>(All Digital Input Pins)                                                  | V <sub>IL</sub>  | —                     | —                                       | 0.85   | V     | DV <sub>DD</sub> = 5.0V                                   |
| Input Leakage Current                                                                                |                  |                       | —                                       | ±3     | μA    | $V_{IN} = 0, V_{IN} = DV_{DD}$                            |
| Pin Capacitance                                                                                      |                  |                       | _                                       | 10     | pF    | Note 3                                                    |

Note 1: If output pulse period ( $t_{FP}$ ) falls below 984376\*2 MCLK periods for MCP3905A/6A and 465344\*2 MCLK periods for MCP3905L, then  $t_{FW}$  = 1/2  $t_{FP}$ .

**2:** If output pulse period ( $t_{HP}$ ) falls below 322160\*2 MCLK periods for MCP3905A/6A and 232672\*2 MCLK periods for MCP3905L, then  $t_{HW} = 1/2 t_{HP}$ . When F2, F1,F0 = 011,  $t_{HW}$  is fixed to 18 µs (64 MCLK periods).

**3:** Specified by characterization, not production tested.



FIGURE 1-1: Output Timings for Pulse Outputs and Negative Power Pin.

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



**FIGURE 2-1:** Measurement Error, Gain = 8 PF = 1.



**FIGURE 2-2:** Measurement Error, Gain = 16, PF = 1.



**FIGURE 2-3:** Measurement Error, Gain = 32, PF = 1.



**FIGURE 2-4:** Measurement Error, Gain = 8, PF = 0.5.



**FIGURE 2-5:** Measurement Error, Gain = 16, PF = 0.5.



**FIGURE 2-6:** Measurement Error, Gain =32, PF = 0.5.







**FIGURE 2-8:** Measurement Error, Gain = 2, PF = 1.



**FIGURE 2-9:** Measurement Error, Gain = 1, PF = + 0.5.



**FIGURE 2-10:** Measurement Error, Gain = 2, PF = + 0.5.

**Note:** Unless otherwise specified,  $DV_{DD}$ ,  $AV_{DD} = 5V$ ;  $A_{GND}$ ,  $D_{GND} = 0V$ ;  $V_{REF} =$  Internal, HPF = 1 (AC mode), MCLK = 3.58 MHz.



**FIGURE 2-11:** Measurement Error, Temperature = +125°C, Gain = 1.



**FIGURE 2-12:** Measurement Error, Temperature = +125°C, Gain = 2.



**FIGURE 2-13:** Measurement Error, Temperature = +125°C, Gain = 8.



**FIGURE 2-14:** Measurement Error, Temperature = +125°C, Gain = 16.







**FIGURE 2-16:** Channel 0 Offset Error (DC Mode, HPF off), G = 1.



**FIGURE 2-17:** Channel 0 Offset Error (DC Mode, HPF off), G = 8.



**FIGURE 2-18:** Channel 0 Offset Error (DC Mode, HPF Off), G = 16.



**FIGURE 2-19:** Measurement Error vs.  $V_{DD}$  (G = 16).



**FIGURE 2-20:** Measurement Error vs.  $V_{DD}$ , G = 16, External  $V_{REF}$ .







**FIGURE 2-22:** Measurement Error w/ External V<sub>REF</sub> (G = 8).



**FIGURE 2-23:** Measurement Error w/ External V<sub>REF</sub> (G = 16).

NOTES:

#### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| Pin No. | Symbol            | Function                                                       |  |  |  |
|---------|-------------------|----------------------------------------------------------------|--|--|--|
| 1       | DV <sub>DD</sub>  | Digital Power Supply Pin                                       |  |  |  |
| 2       | HPF               | High-Pass Filters Control Logic Pin                            |  |  |  |
| 3       | AV <sub>DD</sub>  | Analog Power Supply Pin                                        |  |  |  |
| 4       | NC                | No Connect                                                     |  |  |  |
| 5       | CH0+              | Non-Inverting Analog Input Pin for Channel 0 (Current Channel) |  |  |  |
| 6       | CH0-              | Inverting Analog Input Pin for Channel 0 (Current Channel)     |  |  |  |
| 7       | CH1-              | Inverting Analog Input Pin for Channel 1 (Voltage Channel)     |  |  |  |
| 8       | CH1+              | Non-Inverting Analog Input Pin for Channel 1 (Voltage Channel) |  |  |  |
| 9       | MCLR              | Master Clear Logic Input Pin                                   |  |  |  |
| 10      | REFIN/OUT         | Voltage Reference Input/Output Pin                             |  |  |  |
| 11      | A <sub>GND</sub>  | Analog Ground Pin, Return Path for internal analog circuitry   |  |  |  |
| 12      | F2                | Frequency Control for HF <sub>OUT</sub> Logic Input Pin        |  |  |  |
| 13      | F1                | Frequency Control for F <sub>OUT0/1</sub> Logic Input Pin      |  |  |  |
| 14      | F0                | Frequency Control for F <sub>OUT0/1</sub> Logic Input Pin      |  |  |  |
| 15      | G1                | Gain Control Logic Input Pin                                   |  |  |  |
| 16      | G0                | Gain Control Logic Input Pin                                   |  |  |  |
| 17      | OSC1              | Oscillator Crystal Connection Pin or Clock Input Pin           |  |  |  |
| 18      | OSC2              | Oscillator Crystal Connection Pin or Clock Output Pin          |  |  |  |
| 19      | NC                | No Connect                                                     |  |  |  |
| 20      | NEG               | Negative Power Logic Output Pin                                |  |  |  |
| 21      | D <sub>GND</sub>  | Digital Ground Pin, Return Path for Internal Digital Circuitry |  |  |  |
| 22      | HF <sub>OUT</sub> | High-Frequency Logic Output Pin (Intended for Calibration)     |  |  |  |
| 23      | F <sub>OUT1</sub> | Differential Mechanical Counter Logic Output Pin               |  |  |  |
| 24      | F <sub>OUT0</sub> | Differential Mechanical Counter Logic Output Pin               |  |  |  |

#### TABLE 3-1: PIN FUNCTION TABLE

#### 3.1 Digital V<sub>DD</sub> (DV<sub>DD</sub>)

 $\mathsf{DV}_\mathsf{DD}$  is the power supply pin for the digital circuitry within the MCP3905A/05L/06A devices.

This pin requires appropriate bypass capacitors and should be maintained to  $5V \pm 10\%$  for specified operation. Refer to **Section 5.0** "Applications Information".

#### 3.2 High-Pass Filter Input Logic Pin (HPF)

HPF controls the state of the high-pass filter in both input channels. A logic '1' enables both filters, removing any DC offset coming from the system or the device. A logic '0' disables both filters, allowing DC voltages to be measured.

#### 3.3 Analog V<sub>DD</sub> (AV<sub>DD</sub>)

 $AV_{DD}$  is the power supply pin for the analog circuitry within the MCP3905A/05L/06A devices.

This pin requires appropriate bypass capacitors and should be maintained to  $5V \pm 10\%$  for specified operation. Refer to **Section 5.0** "Applications Information".

#### 3.4 Current Channel (CH0-, CH0+)

CH0- and CH0+ are the fully differential analog voltage input channels for the current measurement, containing a PGA for small-signal input, such as shunt current sensing. The linear and specified region of this channel is dependant on the PGA gain. This corresponds to a maximum differential voltage of  $\pm$ 470 mV/GAIN and maximum absolute voltage, with respect to A<sub>GND</sub>, of  $\pm$ 1V. Up to  $\pm$ 6V can be applied to these pins without the risk of permanent damage.

Refer to Section 1.0 "Electrical Characteristics".

#### 3.5 Voltage Channel (CH1-,CH1+)

CH1- and CH1+ are the fully differential analog voltage input channels for voltage measurement. The linear and specified region of these channels have a maximum differential voltage of  $\pm 660 \text{ mV}$  and a maximum absolute voltage of  $\pm 1V$ , with respect to A<sub>GND</sub>. Up to  $\pm 6V$  can be applied to these pins without the risk of permanent damage.

Refer to Section 1.0 "Electrical Characteristics".

#### 3.6 Master Clear (MCLR)

MCLR controls the reset for both delta-sigma ADCs, all digital registers, the SINC filters for each channel and all accumulators post multiplier. A logic '0' resets all registers and holds both ADCs in a Reset condition. The charge stored in both ADCs is flushed and their output is maintained to 0x0000h. The only block consuming power on the digital power supply during Reset is the oscillator circuit.

#### 3.7 Reference (REFIN/OUT)

REFIN/OUT is the output for the internal 2.4V reference. This reference has a typical temperature coefficient of 15 ppm/°C and a tolerance of  $\pm 2\%$ . In addition, an external reference can also be used by applying voltage to this pin within the specified range. This pin requires appropriate bypass capacitors to A<sub>GND</sub>, even when using the internal reference only. Refer to Section 5.0 "Applications Information".

#### 3.8 Analog Ground (A<sub>GND</sub>)

 $A_{GND}$  is the ground connection to internal analog circuitry (ADCs, PGA, band gap reference, POR). To ensure accuracy and noise cancellation, this pin must be connected to the same ground as  $D_{GND}$ , preferably with a star connection. If an analog ground plane is available, it is recommended that this device be tied to this plane of the PCB. This plane should also reference all other analog circuitry in the system.

#### 3.9 Frequency Control Logic Pins (F2, F1, F0)

F2, F1 and F0 select the high-frequency output and low-frequency output pin ranges by changing the value of the constants  $F_C$  and  $H_{FC}$  used in the device transfer function.  $F_C$  and  $H_{FC}$  are the frequency constants that define the period of the output pulses for the device.

#### 3.10 Gain Control Logic Pins (G1, G0)

G1 and G0 select the PGA gain on Channel 0 from three different values: 1, 8 and 16.

#### 3.11 Oscillator (OSC1, OSC2)

OSC1 and OSC2 provide the master clock for the device. A resonant crystal or clock source with a similar sinusoidal waveform must be placed across these pins to ensure proper operation. The typical clock frequency specified is 3.579545 MHz. However, the clock frequency can be with the range of 1 MHz to 4 MHz without disturbing measurement error. Appropriate load capacitance should be connected to these pins for proper operation.

A full-swing, single-ended clock source may be connected to OSC1 with proper resistors in series to ensure no ringing of the clock source due to fast transient edges.

### 3.12 Negative Power Output Logic Pin (NEG)

NEG detects the phase difference between the two channels and will go to a logic '1' state when the phase difference is greater than 90° (i.e., when the measured real power is negative). The output state is synchronous with the rising-edge of  $HF_{OUT}$  and maintains the logic '1' until the real power becomes positive again and  $HF_{OUT}$  shows a pulse.

#### 3.13 Ground Connection (D<sub>GND</sub>)

 $D_{GND}$  is the ground connection to internal digital circuitry (SINC filters, multiplier, HPF, LPF, digital-to-frequency converter and oscillator). To ensure accuracy and noise cancellation,  $D_{GND}$  must be connected to the same ground as  $A_{GND}$ , preferably with a star connection. If a digital ground plane is available, it is recommended that this device be tied to this plane of the Printed Circuit Board (PCB). This plane should also reference all other digital circuitry in the system.

#### 3.14 High-Frequency Output (HF<sub>OUT</sub>)

 $HF_{OUT}$  is the high-frequency output of the device and supplies the instantaneous real-power information. The output is a periodic pulse output, with its period proportional to the measured real power, and to the  $HF_C$  constant defined by F0, F1 and F2 pin logic states. This output is the preferred output for calibration due to faster output frequencies, giving smaller calibration times. Since this output gives instantaneous real power, the  $2\omega$  ripple on the output should be noted. However, the average period will show minimal drift.

#### 3.15 Frequency Output (F<sub>OUT0</sub>, F<sub>OUT1</sub>)

 $F_{OUT0}$  and  $F_{OUT1}$  are the frequency outputs of the device that supply the average real-power information. The outputs are periodic pulse outputs, with its period proportional to the measured real power, and to the  $F_c$  constant, defined by F0 and F1 pin logic states. These pins include high-output drive capability for direct use of electromechanical counters and 2-phase stepper motors. Since this output supplies average real power, any  $2\omega$  ripple on the output pulse period is minimal.

#### 4.0 DEVICE OVERVIEW

The MCP3905A/05L/06A devices are energy metering ICs that supply a frequency output proportional to active (real) power, and higher frequency output proportional to the instantaneous power for meter calibration. Both channels use 16-bit, second-order, delta-sigma ADCs that oversample the input at a frequency equal to MCLK/4, allowing for wide dynamic range input signals. A Programmable Gain Amplifier (PGA) increases the usable range on the current input channel (Channel 0). The calculation of the active power, and the filtering associated with this calculation is performed in the digital domain, ensuring better stability and drift performance. Figure 4-1 represents the simplified block diagram of the MCP3905A/05L/06A, detailing its main signal processing blocks.

Two digital high-pass filters cancel the system offset on both channels such that the real-power calculation does not include any circuit or system offset. After being high-pass filtered, the voltage and current signals are multiplied to give the instantaneous power signal. This signal does not contain the DC offset components, such that the averaging technique can be efficiently used to give the desired active-power output. The instantaneous power signal contains the realpower information; it is the DC component of the instantaneous power. The averaging technique can be used with both sinusoidal and non-sinusoidal waveforms, as well as for all power factors. The instantaneous power is thus low-pass filtered in order to produce the instantaneous real-power signal.

A digital-to-frequency converter accumulates the instantaneous active real power information to produce output pulses with a frequency proportional to the average real power. The low-frequency pulses present at the FOUTD and FOUT1 outputs are designed to drive electromechanical counters and two-phase stepper motors displaying the real-power energy consumed. Each pulse corresponds to a fixed quantity of real energy, selected by the F2, F1 and F0 logic settings. The HF<sub>OUT</sub> output has a higher frequency setting and less integration period such that it can represent the instantaneous real-power signal. Due to the shorter accumulation time, it enables the user to proceed to faster calibration under steady load conditions (see Section 4.7 "**F**оцто/1 and HFOUT Output Frequencies").





Simplified MCP3905A/05L/06A Block Diagram with Frequency Contents.

#### 4.1 Analog Inputs

The MCP3905A/05L/06A analog inputs can be connected directly to the current and voltage transducers (such as shunts or current transformers). Each input pin is protected by specialized ESD structures that are certified to pass 5 kV HBM and 500V MM contact charge. These structures also allow up to  $\pm$ 6V continuous voltage to be present at their inputs without the risk of permanent damage.

Both channels have fully differential voltage inputs for better noise performance. The absolute voltage at each pin relative to  $A_{GND}$  should be maintained in the ±1V range during operation in order to ensure the measurement error performance. The common-mode signals should be adapted to respect both the previous conditions and the differential input voltage range. For best performance, the common-mode signals should be referenced to  $A_{GND}$ .

The current channel comprises a PGA on the front-end to allow for smaller signals to be measured without additional signal conditioning. The maximum differential voltage specified on Channel 0 is equal to  $\pm 470 \text{ mV/Gain}$  (see Table 4-1). The maximum peak voltage specified on Channel 1 is equal to  $\pm 660 \text{ mV}$ .

#### TABLE 4-1: MCP3905A/MCP3905L GAIN SELECTIONS

| G1 | G0 | CH0 Gain | Maximum<br>CH0 Voltage |
|----|----|----------|------------------------|
| 0  | 0  | 1        | ±470 mV                |
| 0  | 1  | 2        | ±235 mV                |
| 1  | 0  | 8        | ±60 mV                 |
| 1  | 1  | 16       | ±30 mV                 |

TABLE 4-2: MCP3906A GAIN SELECTIONS

| G1 | G0 | CH0 Gain | Maximum<br>CH0 Voltage |
|----|----|----------|------------------------|
| 0  | 0  | 1        | ±470 mV                |
| 0  | 1  | 32       | ±15 mV                 |
| 1  | 0  | 8        | ±60 mV                 |
| 1  | 1  | 16       | ±30 mV                 |

#### 4.2 16-Bit Delta-Sigma A/D Converters

The ADCs used in the MCP3905A/05L/06A for both current and voltage channel measurements are deltasigma ADCs. They comprise a second-order, deltasigma modulator using a multi-bit DAC and a thirdorder SINC filter. The delta-sigma architecture is very appropriate for the applications targeted by the MCP3905A/05L/06A because it is a waveform-oriented converter architecture that can offer both high linearity and low distortion performance throughout a wide input dynamic range. It also creates minimal requirements for the anti-aliasing filter design. The multi-bit architecture used in the ADC minimizes quantization noise at the output of the converters without disturbing the linearity.

Both ADCs have a 16-bit resolution, allowing wide input dynamic range sensing. The oversampling ratio of both converters is 64. Both converters are continuously converting during normal operation. When the MCLR pin is low, both converters will be in Reset and output code 0x0000h. If the voltage at the inputs of the ADC is larger than the specified range, the linearity is no longer specified. However, the converters will continue to produce output codes until their saturation point is reached. The DC saturation point is around 700 mV for Channel 0 and 1V for Channel 1, using internal voltage reference.

The clocking signals for the ADCs are equally distributed between the two channels in order to minimize phase delays to less than 1 MCLK period (see Section 3.2 "High-Pass Filter Input Logic Pin (HPF)"). The SINC filter's main notch is positioned at MCLK/256 (14 kHz with MCLK = 3.58 MHz), allowing the user to be able to measure wide harmonic content on either channel. The magnitude response of the SINC filter is shown in Figure 4-2.



Response (MCLK = 3.58 MHz).

#### 4.3 Ultra-Low Drift V<sub>REF</sub>

The MCP3905A/05L/06A devices contain an internal voltage reference source specially designed to minimize drift over temperature. This internal V<sub>REF</sub> supplies reference voltage to both current and voltage channel ADCs. The typical value of this voltage reference is 2.4V  $\pm$ 100 mV. The internal reference has a very low typical temperature coefficient of  $\pm$ 15 ppm/°C, allowing the output frequencies to have minimal variation with respect to temperature since they are proportional to (1/V<sub>REF</sub>)<sup>2</sup>.

The output pin for the voltage reference is REFIN/OUT. Appropriate bypass capacitors must be connected to the REFIN/OUT pin for proper operation (see Section 5.0 "Applications Information"). The voltage reference source impedance is typically 4 k $\Omega$ , which enables this voltage reference to be overdriven by an external voltage reference source.

If an external voltage reference source is connected to the REFIN/OUT pin, the external voltage will be used as the reference for both current and voltage channel ADCs. The voltage across the source resistor will then be the difference between the internal and external voltage. The allowed input range for the external voltage source goes from 2.2V to 2.6V for accurate measurement error. A V<sub>REF</sub> value outside of this range will cause additional heating and power consumption due to the source resistor, which might affect measurement error.

#### 4.4 Power-On Reset (POR)

The MCP3905A/05L/06A devices contain an internal POR circuit that monitors analog supply voltage  $AV_{DD}$  during operation. This circuit ensures correct device startup at system power-up and system power-down events. The POR circuit has built-in hysteresis and a timer to give a high degree of immunity to potential ripple and noise on the power supplies, allowing proper settling of the power supply during power-up. A 0.1  $\mu$ F decoupling capacitor should be mounted as close as possible to the AV<sub>DD</sub> pin, providing additional transient immunity (see Section 5.0 "Applications Information").

The threshold voltage is typically set at 4V, with a tolerance of about  $\pm$ 5%. If the supply voltage falls below this threshold, the MCP3905A/05L/06A devices will be held in a Reset condition (equivalent to applying logic '0' on the MCLR pin). The typical hysteresis value is approximately 200 mV in order to prevent glitches on the power supply.

Once a power-up event has occurred, an internal timer prevents the part from outputting any pulse for approximately 1s (with MCLK = 3.58 MHz), thereby preventing potential metastability due to intermittent resets caused by an unsettled regulated power supply. Figure 4-3 illustrates the different conditions for a power-up and a power-down event in the typical conditions.



#### 4.5 High-Pass Filters and Multiplier

The active real-power value is extracted from the DC instantaneous power. Therefore, any DC offset component present on Channel 0 and Channel 1 affects the DC component of the instantaneous power and will cause the real-power calculation to be erroneous. In order to remove DC offset components from the instantaneous power signal, a high-pass filter has been introduced on each channel. Since the highpass filtering introduces phase delay, identical highpass filters are implemented on both channels. The filters are clocked by the same digital signal, ensuring a phase difference between the two channels of less than one MCLK period. Under typical conditions (MCLK = 3.58 MHz), this phase difference is less than 0.005°, with a line frequency of 50 Hz. The cut-off frequency of the filter (4.45 Hz) has been chosen to induce minimal gain error at typical line frequencies, allowing sufficient settling time for the desired applications. The two high-pass filters can be disabled by applying logic '0' to the HPF pin.



FIGURE 4-4: HPF Magnitude Response (MCLK = 3.58 MHz).

The multiplier output gives the product of the two highpass filtered channels, corresponding to instantaneous real power. Multiplying two sine wave signals by the same  $\omega$  frequency gives a DC component and a  $2\omega$ component. The instantaneous power signal contains the real power of its DC component, while also containing  $2\omega$  components coming from the line frequency multiplication. These  $2\omega$  components come for the line frequency (and its harmonics) and must be removed in order to extract the real-power information. This is accomplished using the low-pass filter and DTF converter.

#### 4.6 Low-Pass Filter and DTF Converter

The MCP3905A/05L/06A low-pass filter is a first-order IIR filter that extracts the active real-power information (DC component) from the instantaneous power signal. The magnitude response of this filter is detailed in Figure 4-5. Due to the fact that the instantaneous power signal has harmonic content (coming from the  $2\omega$  components of the inputs), and since the filter is not ideal, there will be some ripple at the output of the low-pass filter at the harmonics of the line frequency.

The cut-off frequency of the filter (8.9 Hz) has been chosen to have sufficient rejection for commonly-used line frequencies (50 Hz and 60 Hz). With a standard input clock (MCLK = 3.58 MHz) and a 50 Hz line frequency, the rejection of the  $2\omega$  component (100 Hz) will be more than 20 dB. This equates to a  $2\omega$  component containing 10 times less power than the main DC component (i.e., the average active real power).



FIGURE 4-5: LPF Magnitude Response (MCLK = 3.58 MHz).

The output of the low-pass filter is accumulated in the digital-to-frequency converter. This accumulation is compared to a different digital threshold for  $F_{OUT0/1}$  and  $HF_{OUT}$ , representing a quantity of real energy measured by the part. Every time the digital threshold on  $F_{OUT0/1}$  or  $HF_{OUT}$  is crossed, the part will output a pulse (See Section 4.7 " $F_{OUT0/1}$  and  $HF_{OUT}$  Output Frequencies").

The equivalent quantity of real energy required to output a pulse is much larger for the  $F_{OUT0/1}$  outputs than the HF<sub>OUT</sub>. This is such that the integration period for the  $F_{OUT0/1}$  outputs is much larger. This larger integration period acts as another low-pass filter so that the output ripple due to the  $2\omega$  components is minimal. However, these components are not totally removed, since realized low-pass filters are never ideal. This will create a small jitter in the output frequency. Averaging the output pulses with a counter or a MCU in the application will then remove the small sinusoidal content of the output frequency and filter out the remaining  $2\omega$  ripple.

 ${\rm HF}_{\rm OUT}$  is intended to be used for calibration purposes due to its instantaneous power content. The shorter integration period of  ${\rm HF}_{\rm OUT}$  demands that the  $2\omega$  component be given more attention. Since a sinusoidal signal average is zero, averaging the  ${\rm HF}_{\rm OUT}$  signal in steady-state conditions will give the proper real energy value.

#### 4.7 F<sub>OUT0/1</sub> and HF<sub>OUT</sub> Output Frequencies

The thresholds for the accumulated energy are different for  $F_{OUT0/1}$  and  $HF_{OUT}$  (i.e., they have different transfer functions). The  $F_{OUT0/1}$  allowed output frequencies are quite low in order to allow superior integration time (see Section 4.6 "Low-Pass Filter and DTF Converter"). The  $F_{OUT0/1}$  output frequency can be calculated with the following equation:

#### EQUATION 4-1: F<sub>OUT</sub> FREQUENCY OUTPUT EQUATION

Where:

 $V_0 \text{ is the RMS differential voltage on Channel 0 } \\ V_1 \text{ is the RMS differential voltage on Channel 1 } \\ G \text{ is the PGA gain on Channel 0 (current channel) } \\ F_C \text{ is the frequency constant selected } \\ V_{REF} \text{ is the voltage reference }$ 

 $F_{OUT}(Hz) = \frac{8.06 \times V_0 \times V_1 \times G \times F_C}{\left(V_{RFF}\right)^2}$ 

For a given DC input V, the DC and RMS values are equivalent. For a given AC input signal with peak-to-peak amplitude of V, the equivalent RMS value is V/sqrt(2), assuming purely sinusoidal signals. Note that since the real power is the product of two RMS inputs, the output frequencies of AC signals are half of the DC inputs ones, again assuming purely sinusoidal AC signals. The constant  $F_C$  depends on the  $F_{OUT01}$  and  $F_{OUT11}$  digital settings. Table 4-3 shows  $F_{OUT0/11}$  output frequencies for the different logic settings.

The high-frequency output  $HF_{OUT}$  has lower integration times and, thus, higher frequencies. The output frequency value can be calculated with the following equation:

#### EQUATION 4-2: HF<sub>OUT</sub> FREQUENCY OUTPUT EQUATION

$$F_{OUT}(Hz) = \frac{8.06 \times V_0 \times V_1 \times G \times HF_C}{\left(V_{REF}\right)^2}$$

Where:

Η

 $\label{eq:V0} \begin{array}{l} \mathsf{V}_0 \text{ is the RMS differential voltage on channel 0} \\ \mathsf{V}_1 \text{ is the RMS differential voltage on channel 1} \\ \mathsf{G} \text{ is the PGA gain on channel 0 (current channel)} \\ \mathsf{HF}_C \text{ is the frequency constant selected} \\ \mathsf{V}_{\mathsf{REF}} \text{ is the voltage reference} \end{array}$ 

The constant  $HF_C$  depends on the  $F_{OUT0}$  and  $F_{OUT1}$  digital settings with the Table 4-4.

The detailed timings of the output pulses are described in the **Timing Characteristics** table (see **Section 1.0 "Electrical Characteristics**" and Figure 1-1).

#### 4.7.1 MINIMAL OUTPUT FREQUENCY FOR NO-LOAD THRESHOLD

The MCP3905A/05L/06A devices also include, on each output frequency, a no-load threshold circuit that will eliminate any creep effects in the meter. The outputs will not show any pulse if the output frequency falls below the no-load threshold. The minimum output frequency on  $F_{OUT0/1}$  and  $HF_{OUT}$  is equal to 0.0015% of the maximum output frequency (respectively F<sub>C</sub> and HF<sub>C</sub>) for each of the F2, F1 and F0 selections (see Table 4-3 and Table 4-4); except when F2, F1, F0 = 011. In this last configuration, the no-load threshold feature is disabled. The selection of F<sub>C</sub> will determine the start-up current load. In order to respect the IEC standards requirements, the meter will have to be designed to allow start-up currents compatible with the standards by choosing the FC value matching these requirements. For additional applications information on no-load threshold, startup current and other meter design points, refer to AN994, "IEC Compliant Active Energy Meter Design Using The MCP3905/6", (DS00994).

| TABLE 4-3: | MCP3905L | OUTPUT | FREQUENCY | SETTINGS |
|------------|----------|--------|-----------|----------|
|            |          |        |           |          |

| F2 | F1 | F0 | HF <sub>C</sub>            | HF <sub>C</sub> (Hz) | HF <sub>C</sub> (Hz),<br>MCLK=3.58 MHz | HF <sub>OUT</sub> (Hz),<br>w/ full scale<br>AC inputs | F <sub>C</sub> (Hz)  | F <sub>C</sub> (Hz),<br>MCLK=3.58 MHz |
|----|----|----|----------------------------|----------------------|----------------------------------------|-------------------------------------------------------|----------------------|---------------------------------------|
| 0  | 0  | 0  | 64X <b>F<sub>C</sub></b>   | MCLK/2 <sup>15</sup> | 109.25                                 | 23.71                                                 | MCLK/2 <sup>21</sup> | 1.71                                  |
| 0  | 0  | 1  | 32X <b>F<sub>C</sub></b>   | MCLK/2 <sup>15</sup> | 109.25                                 | 23.71                                                 | MCLK/2 <sup>20</sup> | 3.41                                  |
| 0  | 1  | 0  | 16X <b>F<sub>C</sub></b>   | MCLK/2 <sup>15</sup> | 109.25                                 | 23.71                                                 | MCLK/2 <sup>19</sup> | 6.83                                  |
| 0  | 1  | 1  | 2048X <b>F<sub>C</sub></b> | MCLK/2 <sup>7</sup>  | 27968.75                               | 6070.12                                               | MCLK/2 <sup>18</sup> | 13.66                                 |
| 1  | 0  | 0  | 8XF <sub>C</sub>           | MCLK/2 <sup>16</sup> | 54.62                                  | 11.85                                                 | MCLK/2 <sup>19</sup> | 6.83                                  |
| 1  | 0  | 1  | 64X <b>F<sub>C</sub></b>   | MCLK/2 <sup>16</sup> | 54.62                                  | 11.85                                                 | MCLK/2 <sup>22</sup> | 0.85                                  |
| 1  | 1  | 0  | 32X <b>F<sub>C</sub></b>   | MCLK/2 <sup>16</sup> | 54.62                                  | 11.85                                                 | MCLK/2 <sup>21</sup> | 1.71                                  |
| 1  | 1  | 1  | 16X <b>F<sub>C</sub></b>   | MCLK/2 <sup>16</sup> | 54.62                                  | 11.85                                                 | MCLK/2 <sup>20</sup> | 3.41                                  |

| TABLE 4-4: | MCP3905A/06A OUTPUT FREQUENCY SETTINGS |
|------------|----------------------------------------|
|------------|----------------------------------------|

| F2 | F1 | F0 | HF <sub>C</sub>            | HF <sub>C</sub> (Hz) | HF <sub>C</sub> (Hz),<br>MCLK=3.58 MHz | HF <sub>OUT</sub> (Hz),<br>w/ full scale<br>AC inputs | F <sub>C</sub> (Hz)  | F <sub>C</sub> (Hz),<br>MCLK=3.58 MHz |
|----|----|----|----------------------------|----------------------|----------------------------------------|-------------------------------------------------------|----------------------|---------------------------------------|
| 0  | 0  | 0  | 64X <b>F<sub>C</sub></b>   | MCLK/2 <sup>15</sup> | 109.25                                 | 23.71                                                 | MCLK/2 <sup>21</sup> | 1.71                                  |
| 0  | 0  | 1  | 32X <b>F<sub>C</sub></b>   | MCLK/2 <sup>15</sup> | 109.25                                 | 23.71                                                 | MCLK/2 <sup>20</sup> | 3.41                                  |
| 0  | 1  | 0  | 16X <b>F<sub>C</sub></b>   | MCLK/2 <sup>15</sup> | 109.25                                 | 23.71                                                 | MCLK/2 <sup>19</sup> | 6.83                                  |
| 0  | 1  | 1  | 2048X <b>F<sub>C</sub></b> | MCLK/2 <sup>7</sup>  | 27968.75                               | 6070.12                                               | MCLK/2 <sup>18</sup> | 13.66                                 |
| 1  | 0  | 0  | 128X <b>F<sub>C</sub></b>  | MCLK/2 <sup>14</sup> | 219.51                                 | 47.42                                                 | MCLK/2 <sup>21</sup> | 1.71                                  |
| 1  | 0  | 1  | 64X <b>F<sub>C</sub></b>   | MCLK/2 <sup>14</sup> | 219.51                                 | 47.42                                                 | MCLK/2 <sup>20</sup> | 3.41                                  |
| 1  | 1  | 0  | 32X <b>F<sub>C</sub></b>   | MCLK/2 <sup>14</sup> | 219.51                                 | 47.42                                                 | MCLK/2 <sup>19</sup> | 6.83                                  |
| 1  | 1  | 1  | 16X <b>F<sub>C</sub></b>   | MCLK/2 <sup>14</sup> | 219.51                                 | 47.42                                                 | MCLK/2 <sup>18</sup> | 13.66                                 |

© 2006-2011 Microchip Technology Inc.

NOTES:

#### 5.0 APPLICATIONS INFORMATION

### 5.1 Meter Design using the MCP3905A/05L/06A

For all applications information, refer to AN994, "IEC Compliant Active Energy Meter Design Using The MCP3905/6" (DS00994). This application note includes all required energy meter design information, including the following:

- · Meter rating and current sense choices
- Shunt design
- PGA selection
- · F2, F1, F0 selection
- Meter calibration
- Anti-aliasing filter design
- Compensation for parasitic shunt inductance
- EMC design
- Power supply design
- No-Load threshold
- Start-up current
- Accuracy Testing Results from MCP3905-based meter
- EMC Testing Results from MCP3905-based meter

NOTES:

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information





| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                                 | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Note:  | In the event the full Microchip part number cannot be marked on one line, it v<br>be carried over to the next line, thus limiting the number of availab<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

#### 24-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |          |      | MILLIMETERS |  |  |  |
|--------------------------|------------------|----------|------|-------------|--|--|--|
| Dimensior                | Dimension Limits |          | NOM  | MAX         |  |  |  |
| Number of Pins           | N                | 24       |      |             |  |  |  |
| Pitch                    | е                | 0.65 BSC |      |             |  |  |  |
| Overall Height           | Α                | —        | -    | 2.00        |  |  |  |
| Molded Package Thickness | A2               | 1.65     | 1.75 | 1.85        |  |  |  |
| Standoff                 | A1               | 0.05     | -    | -           |  |  |  |
| Overall Width            | E                | 7.40     | 7.80 | 8.20        |  |  |  |
| Molded Package Width     | E1               | 5.00     | 5.30 | 5.60        |  |  |  |
| Overall Length           | D                | 7.90     | 8.20 | 8.50        |  |  |  |
| Foot Length              | L                | 0.55     | 0.75 | 0.95        |  |  |  |
| Footprint                | L1               | 1.25 REF |      |             |  |  |  |
| Lead Thickness           | С                | 0.09     | -    | 0.25        |  |  |  |
| Foot Angle               |                  | 0°       | 4°   | 8°          |  |  |  |
| Lead Width               | b                | 0.22     | _    | 0.38        |  |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-132B

24 Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |          |      |      |
|--------------------------|-------------|----------|------|------|
| Dimension                | MIN         | NOM      | MAX  |      |
| Contact Pitch            | E           | 0.65 BSC |      |      |
| Contact Pad Spacing      | С           |          | 7.20 |      |
| Contact Pad Width (X24)  | X1          |          |      | 0.45 |
| Contact Pad Length (X24) | Y1          |          |      | 1.75 |
| Distance Between Pads    | G           | 0.20     |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2132A