# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### **Energy-Metering ICs with Active (Real) Power Pulse Output**

#### Features

- Supplies active (real) power measurement for single-phase, residential energy-metering
- Supports the IEC 62053 International Energy Metering Specification and legacy IEC 1036/61036/687 Specifications
- Two multi-bit, Digital-to-Analog Converters (DACs), second-order, 16-bit, Delta-Sigma Analog-to-Digital Converters (ADCs)
- 0.1% typical measurement error over **500:1** dynamic range (**MCP3905**)
- 0.1% typical measurement error over **1000:1** dynamic range (MCP3906)
- Programmable Gain Amplifier (PGA) for smallsignal inputs supports low-value shunt current sensor
  - 16:1 PGA MCP3905
  - 32:1 PGA MCP3906
- Ultra-low drift on-chip reference: 15 ppm/°C (typ.)
- Direct drive for electromagnetic mechanical counter and two-phase stepper motors
- Low I<sub>DD</sub> of 4 mA (typ.)
- Tamper output pin for negative power indication
- Industrial Temperature Range: -40°C to +85°C
- Supplies instantaneous active (real) power on HF<sub>OUT</sub> for meter calibration

#### **US Patents Pending**

#### **Functional Block Diagram**

#### Description

The MCP3905/06 devices are energy-metering ICs designed to support the IEC 62053 International Metering Standard Specification. They supply a frequency output proportional to the average active (real) power, as well as a higher-frequency output proportional to the instantaneous power for meter calibration. They include two 16-bit, delta-sigma ADCs for a wide range of  $I_{\text{B}}$  and  $I_{\text{MAX}}$  currents and/or small shunt (< 200 µOhms) meter designs. It includes an ultra-low drift voltage reference with < 15 ppm/°C through a specially designed band gap temperature curve for the minimum gradient across the industrial temperature range. A fixed-function DSP block is onchip for active (real) power calculation. Strong output drive for mechanical counters are on-chip to reduce field failures and mechanical counter sticking. A noload threshold block prevents any current creep measurements. A Power-On Reset (POR) block restricts meter performance during low-voltage situations. These accurate energy-metering ICs with high field reliability are available in the industry-standard pinout.

#### Package Type

| 24-Pin SSOP | DV <sub>DD</sub> [] 1<br>HPF [] 2 | 24 □ F <sub>OUT0</sub><br>23 □ F <sub>OUT1</sub> |  |
|-------------|-----------------------------------|--------------------------------------------------|--|
|             | AV <sub>DD</sub> I 3              |                                                  |  |
|             | NC I 4                            | 21 🗆 D <sub>GND</sub>                            |  |
|             | CH0+ 🗖 5                          | 20 🗆 NEG                                         |  |
|             | CH0- 🗖 6                          | 19 🗆 NC                                          |  |
|             | CH1- 🗖 7                          | 18 🗆 OSC2                                        |  |
|             | CH1+ □ 8                          | 17 🗆 OSC1                                        |  |
|             | MCLR 9                            | 16 🗆 G0                                          |  |
| REF         | FIN/OUT □10                       | 15 🗆 G1                                          |  |
|             | A <sub>GND</sub> □11              | 14 🗆 F0                                          |  |
|             | F2 □12                            | 13 🗆 F1                                          |  |
|             |                                   |                                                  |  |



### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| V <sub>DD</sub>                                  | 7.0V                          |
|--------------------------------------------------|-------------------------------|
| Digital inputs and outputs w.r.t. AGNDC          |                               |
| Analog input w.r.t. A <sub>GND</sub>             | 6V to +6V                     |
| V <sub>REF</sub> input w.r.t. A <sub>GND</sub> C | 0.6V to V <sub>DD</sub> +0.6V |
| Storage temperature                              | 65°C to +150°C                |
| Ambient temp. with power applied                 | 65°C to +125°C                |
| Soldering temperature of leads (10 seconds       | )+300°C                       |
| ESD on the analog inputs (HBM,MM)                | 5.0 kV, 500V                  |
| ESD on all other pins (HBM,MM)                   | 5.0 kV, 500V                  |

**†** Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at  $AV_{DD} = DV_{DD} = 4.5V - 5.5V$ , Internal  $V_{REF}$  HPF turned on (AC mode),  $A_{GND}$ ,  $D_{GND} = 0V$ , MCLK = 3.58 MHz;  $T_A = -40^{\circ}C$  to +85°C.

| Parameter                                                          | Sym             | Min | Тур.   | Max    | Units                     | Comment                                                                          |
|--------------------------------------------------------------------|-----------------|-----|--------|--------|---------------------------|----------------------------------------------------------------------------------|
| <b>Overall Measurement Accur</b>                                   | асу             |     |        |        |                           | ·                                                                                |
| Energy Measurement Error                                           | E               | —   | 0.1    | _      | % F <sub>OUT</sub>        | Channel 0 swings 1:500 range,<br>MCP3905 only ( <b>Note 1</b> , <b>Note 4</b> )  |
|                                                                    |                 | _   | 0.1    | —      | % F <sub>OUT</sub>        | Channel 0 swings 1:1000 range,<br>MCP3906 only ( <b>Note 1</b> , <b>Note 4</b> ) |
| No-Load Threshold/<br>Minimum Load                                 | NLT             | _   | 0.0015 | —      | % F <sub>OUT</sub><br>Max | Disabled when F2, F1, F0 = 0, 1, 1<br>( <b>Note 5, Note 6</b> )                  |
| Phase Delay Between<br>Channels                                    |                 | _   | —      | 1/MCLK | S                         | HPF = 0 and 1, < 1 MCLK<br>( <b>Note 4, Note 6, Note 7</b> )                     |
| AC Power Supply<br>Rejection Ratio<br>(Output Frequency Variation) | AC PSRR         | _   | 0.01   |        | % F <sub>OUT</sub>        | F2, F1, F0 = 0, 1, 1 ( <b>Note 3</b> )                                           |
| DC Power Supply<br>Rejection Ratio<br>(Output Frequency Variation) | DC PSRR         |     | 0.01   | —      | % F <sub>OUT</sub>        | HPF = 1, Gain = 1 ( <b>Note 3</b> )                                              |
| System Gain Error                                                  |                 |     | 3      | 10     | % F <sub>OUT</sub>        | Note 2, Note 5                                                                   |
| ADC/PGA Specifications                                             |                 |     |        |        |                           |                                                                                  |
| Offset Error                                                       | V <sub>OS</sub> | —   | 2      | 5      | mV                        | Referred to Input                                                                |
| Gain Error Match                                                   |                 |     | 0.5    | —      | % F <sub>OUT</sub>        | Note 8                                                                           |
| Internal Voltage Reference                                         |                 |     |        |        |                           |                                                                                  |
| Voltage                                                            |                 |     | 2.4    | —      | V                         |                                                                                  |
| Tolerance                                                          |                 | _   | ±2     | —      | %                         |                                                                                  |
| Тетрсо                                                             |                 |     | 15     | _      | ppm/°C                    |                                                                                  |

Note 1: Measurement error = (Energy Measured By Device - True Energy)/True Energy \* 100%. Accuracy is measured with signal (±660 mV) on Channel 1. F<sub>OUT0</sub>, F<sub>OUT1</sub> pulse outputs. Valid from 45 Hz to 65 Hz. See Section 2.0 "Typical Performance Curves" for higher frequencies and increased dynamic range.

2: Does not include internal V<sub>REF</sub>. Gain = 1, CH0 = 470 mVDC, CH1 = 660 mVDC, difference between measured output frequency and expected transfer function.

3: Percent of HF<sub>OUT</sub> output frequency variation; Includes external V<sub>REF</sub> = 2.5V, CH1 = 100 mVRMS @ 50 Hz, CH2 = 100 mVRMS @ 50 Hz, AV<sub>DD</sub> = 5V + 1V<sub>pp</sub> @ 100 Hz. DC PSRR: 5V ±500 mV.

4: Error applies down to 60° lead (PF = 0.5 capacitive) and 60° lag (PF = 0.5 inductive).

5: Refer to Section 4.0 "Device Overview" for complete description.

**6:** Specified by characterization, not production tested.

7: 1 MCLK period at 3.58 MHz is equivalent to less than <0.005 degrees at 50 or 60 Hz.

8: Gain error match is measured from CH0 G = 1 to any other gain setting.

#### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at  $AV_{DD} = DV_{DD} = 4.5V - 5.5V$ , Internal  $V_{REF}$ , HPF turned on (AC mode),  $A_{GND}$ ,  $D_{GND} = 0V$ , MCLK = 3.58 MHz;  $T_A = -40^{\circ}$ C to +85°C.

| Parameter                                     | Sym               | Min | Тур. | Max    | Units | Comment                                     |
|-----------------------------------------------|-------------------|-----|------|--------|-------|---------------------------------------------|
| Reference Input                               |                   | •   |      |        |       | ł                                           |
| Input Range                                   |                   | 2.2 | _    | 2.6    | V     |                                             |
| Input Impedance                               |                   | 3.2 |      | —      | kΩ    |                                             |
| Input Capacitance                             |                   | —   | —    | 10     | pF    |                                             |
| Analog Inputs                                 |                   |     |      |        |       |                                             |
| Maximum Signal Level                          |                   |     | —    | ±1     | V     | CH0+,CH0-,CH1+,CH1- to A <sub>GND</sub>     |
| Differential Input Voltage<br>Range Channel 0 |                   | -   | _    | ±470/G | mV    | G = PGA Gain on Channel 0                   |
| Differential Input Voltage<br>Range Channel 1 |                   | —   | _    | ±660   | mV    |                                             |
| Input Impedance                               |                   | 390 |      | _      | kΩ    | Proportional to 1/MCLK frequency            |
| Bandwidth<br>(Notch Frequency)                |                   | —   | 14   | _      | kHz   | Proportional to MCLK frequency,<br>MCLK/256 |
| Oscillator Input                              |                   |     |      |        |       | ·                                           |
| Frequency Range                               | MCLK              | 1   | _    | 4      | MHz   |                                             |
| Power Specifications                          | •                 | •   |      |        |       |                                             |
| Operating Voltage                             |                   | 4.5 | _    | 5.5    | V     | AV <sub>DD</sub> , DV <sub>DD</sub>         |
| I <sub>DD,A</sub>                             | I <sub>DD,A</sub> | —   | 2.7  | 3.0    | mA    | AV <sub>DD</sub> pin only                   |
| I <sub>DD,D</sub>                             | I <sub>DD,D</sub> | —   | 1.2  | 2.0    | mA    | DV <sub>DD</sub> pin only                   |

Note 1: Measurement error = (Energy Measured By Device - True Energy)/True Energy \* 100%. Accuracy is measured with signal (±660 mV) on Channel 1. F<sub>OUT0</sub>, F<sub>OUT1</sub> pulse outputs. Valid from 45 Hz to 65 Hz. See Section 2.0 "Typical Performance Curves" for higher frequencies and increased dynamic range.

2: Does not include internal V<sub>REF</sub>. Gain = 1, CH0 = 470 mVDC, CH1 = 660 mVDC, difference between measured output frequency and expected transfer function.

- 3: Percent of HF<sub>OUT</sub> output frequency variation; Includes external V<sub>REF</sub> = 2.5V, CH1 = 100 mVRMS @ 50 Hz, CH2 = 100 mVRMS @ 50 Hz, AV<sub>DD</sub> = 5V + 1V<sub>pp</sub> @ 100 Hz. DC PSRR: 5V ±500 mV.
- 4: Error applies down to 60° lead (PF = 0.5 capacitive) and 60° lag (PF = 0.5 inductive).
- 5: Refer to Section 4.0 "Device Overview" for complete description.
- **6:** Specified by characterization, not production tested.
- 7: 1 MCLK period at 3.58 MHz is equivalent to less than <0.005 degrees at 50 or 60 Hz.
- 8: Gain error match is measured from CH0 G = 1 to any other gain setting.

### **TEMPERATURE CHARACTERISTICS**

| <b>Electrical Specifications:</b> Unless otherwise indicated, $V_{DD} = 4.5V - 5.5V$ , $A_{GND}$ , $D_{GND} = 0V$ . |                |     |   |      |    |      |  |
|---------------------------------------------------------------------------------------------------------------------|----------------|-----|---|------|----|------|--|
| Parameters Sym Min Typ Max Units Conditions                                                                         |                |     |   |      |    |      |  |
| Temperature Ranges                                                                                                  |                |     |   |      |    |      |  |
| Specified Temperature Range                                                                                         | T <sub>A</sub> | -40 | _ | +85  | °C |      |  |
| Operating Temperature Range                                                                                         | T <sub>A</sub> | -40 | — | +125 | °C | Note |  |
| Storage Temperature Range                                                                                           | Τ <sub>Α</sub> | -65 | _ | +150 | °C |      |  |

**Note:** The MCP3905/06 operate over this extended temperature range, but with reduced performance. In any case, the Junction Temperature  $(T_J)$  must not exceed the Absolute Maximum specification of +150°C.

### TIMING CHARACTERISTICS

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at  $AV_{DD} = DV_{DD} = 4.5V - 5.5V$ ,  $A_{GND}$ ,  $D_{GND} = 0V$ , MCLK = 3.58 MHz;  $T_A = -40^{\circ}$ C to +85°C.

| $A_{GND}$ , $D_{GND} = 0V$ , MCLK = 3.58 MHZ, $I_A = -40^{\circ}$ C to +85°C. |                  |      |                     |        |       |                                                  |  |
|-------------------------------------------------------------------------------|------------------|------|---------------------|--------|-------|--------------------------------------------------|--|
| Parameter                                                                     | Sym              | Min  | Тур                 | Max    | Units | Comment                                          |  |
| Frequency Output                                                              |                  |      |                     |        |       |                                                  |  |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Pulse Width<br>(Logic-Low)            | t <sub>FW</sub>  | -    | 275                 |        | ms    | 984376 MCLK periods (Note 1)                     |  |
| HF <sub>OUT</sub> Pulse Width                                                 | t <sub>HW</sub>  | —    | 90                  | _      | ms    | 322160 MCLK periods (Note 2)                     |  |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Pulse Period                          | t <sub>FP</sub>  | Refe | r to Equation       | on 4-1 | S     |                                                  |  |
| HF <sub>OUT</sub> Pulse Period                                                | t <sub>HP</sub>  | Refe | r to Equation       | on 4-2 | S     |                                                  |  |
| F <sub>OUT0</sub> to F <sub>OUT1</sub> Falling-Edge Time                      | t <sub>FS2</sub> | -    | 0.5 t <sub>FP</sub> | _      |       |                                                  |  |
| F <sub>OUT0</sub> to F <sub>OUT1</sub> Min Separation                         | t <sub>FS</sub>  | -    | 4/MCLK              | _      |       |                                                  |  |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Output High Voltage                   | V <sub>OH</sub>  | 4.5  | —                   | _      | V     | I <sub>OH</sub> = 10 mA, DV <sub>DD</sub> = 5.0V |  |
| F <sub>OUT0</sub> and F <sub>OUT1</sub> Output Low Voltage                    | V <sub>OL</sub>  | _    | _                   | 0.5    | V     | I <sub>OL</sub> = 10 mA, DV <sub>DD</sub> = 5.0V |  |
| HF <sub>OUT</sub> Output High Voltage                                         | V <sub>OH</sub>  | 4.0  | _                   | _      | V     | I <sub>OH</sub> = 5 mA, DV <sub>DD</sub> = 5.0V  |  |
| HF <sub>OUT</sub> Output Low Voltage                                          | V <sub>OL</sub>  | _    | _                   | 0.5    | V     | I <sub>OL</sub> = 5 mA, DV <sub>DD</sub> = 5.0V  |  |
| High-Level Input Voltage<br>(All Digital Input Pins)                          | V <sub>IH</sub>  | 2.4  | —                   |        | V     | $DV_DD = 5.0V$                                   |  |
| Low-Level Input Voltage<br>(All Digital Input Pins)                           | V <sub>IL</sub>  | _    | —                   | 0.85   | V     | DV <sub>DD</sub> = 5.0V                          |  |
| Input Leakage Current                                                         |                  | _    | _                   | ±3     | μA    | $V_{IN} = 0, V_{IN} = DV_{DD}$                   |  |
| Pin Capacitance                                                               |                  | —    | _                   | 10     | pF    | Note 3                                           |  |

Note 1: If output pulse period ( $t_{FP}$ ) falls below 984376\*2 MCLK periods, then  $t_{FW}$  = 1/2  $t_{FP}$ .

2: If output pulse period ( $t_{HP}$ ) falls below 322160\*2 MCLK periods, then  $t_{HW} = 1/2 t_{HP}$ .

3: Specified by characterization, not production tested.



FIGURE 1-1: Output Timings for Pulse Outputs and Negative Power Pin.

### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise specified,  $DV_{DD}$ ,  $AV_{DD} = 5V$ ;  $A_{GND}$ ,  $D_{GND} = 0V$ ;  $V_{REF} =$  Internal, HPF = 1 (AC mode), MCLK = 3.58 MHz.



FIGURE 2-1: Measurement Error, Gain = 8, PF = 1.



**FIGURE 2-2:** Measurement Error, Gain = 16, PF = 1.



**FIGURE 2-3:** Measurement Error, Gain = 32, PF = 1.



**FIGURE 2-4:** Measurement Error, Gain = 8, PF = 0.5.



**FIGURE 2-5:** Measurement Error, Gain = 16, PF = 0.5.



**FIGURE 2-6:** Measurement Error, Gain = 32, PF = 0.5.

**Note:** Unless otherwise specified,  $DV_{DD}$ ,  $AV_{DD} = 5V$ ;  $A_{GND}$ ,  $D_{GND} = 0V$ ;  $V_{REF} =$  Internal, HPF = 1 (AC mode), MCLK = 3.58 MHz.







FIGURE 2-8: Measurement Error, Gain = 2, PF = 1.



*FIGURE 2-9: Measurement Error, Gain* = 1, *PF* = + 0.5.



**FIGURE 2-10:** Measurement Error, Gain = 2, PF = + 0.5.









**FIGURE 2-12:** Channel 0 Offset Error (DC Mode, HPF off), G = 1.



**FIGURE 2-13:** Channel 0 Offset Error (DC Mode, HPF off), G = 8.



**FIGURE 2-14:** Channel 0 Offset Error (DC Mode, HPF Off), G = 16.



**FIGURE 2-15:** Measurement Error vs.  $V_{DD}$  (G = 16).



**FIGURE 2-16:** Measurement Error vs.  $V_{DD}$ , G = 16, External  $V_{REF}$ .

Note: Unless otherwise specified,  $DV_{DD}$ ,  $AV_{DD} = 5V$ ;  $A_{GND}$ ,  $D_{GND} = 0V$ ;  $V_{REF} =$  Internal, HPF = 1 (AC mode), MCLK = 3.58 MHz.



**FIGURE 2-17:** Measurement Error w/ External  $V_{REF}$  (G = 1).



**FIGURE 2-18:** Measurement Error w/ External  $V_{REF}$  (G = 8).



**FIGURE 2-19:** Measurement Error w/ External  $V_{REF}$  (G = 16).

#### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| <b>TABLE 3-1:</b> | PIN FUNCTION TABLE |
|-------------------|--------------------|
|-------------------|--------------------|

| Pin No. | Symbol            | Function                                                       |  |  |  |
|---------|-------------------|----------------------------------------------------------------|--|--|--|
| 1       | DV <sub>DD</sub>  | Digital Power Supply Pin                                       |  |  |  |
| 2       | HPF               | High-Pass Filters Control Logic Pin                            |  |  |  |
| 3       | AV <sub>DD</sub>  | Analog Power Supply Pin                                        |  |  |  |
| 4       | NC                | No Connect                                                     |  |  |  |
| 5       | CH0+              | Non-Inverting Analog Input Pin for Channel 0 (Current Channel) |  |  |  |
| 6       | CH0-              | Inverting Analog Input Pin for Channel 0 (Current Channel)     |  |  |  |
| 7       | CH1-              | Inverting Analog Input Pin for Channel 1 (Voltage Channel)     |  |  |  |
| 8       | CH1+              | Non-Inverting Analog Input Pin for Channel 1 (Voltage Channel) |  |  |  |
| 9       | MCLR              | Master Clear Logic Input Pin                                   |  |  |  |
| 10      | <b>REFIN/OUT</b>  | Voltage Reference Input/Output Pin                             |  |  |  |
| 11      | A <sub>GND</sub>  | Analog Ground Pin, Return Path for internal analog circuitry   |  |  |  |
| 12      | F2                | Frequency Control for HF <sub>OUT</sub> Logic Input Pin        |  |  |  |
| 13      | F1                | Frequency Control for FOUT0/1 Logic Input Pin                  |  |  |  |
| 14      | F0                | Frequency Control for F <sub>OUT0/1</sub> Logic Input Pin      |  |  |  |
| 15      | G1                | Gain Control Logic Input Pin                                   |  |  |  |
| 16      | G0                | Gain Control Logic Input Pin                                   |  |  |  |
| 17      | OSC1              | Oscillator Crystal Connection Pin or Clock Input Pin           |  |  |  |
| 18      | OSC2              | Oscillator Crystal Connection Pin or Clock Output Pin          |  |  |  |
| 19      | NC                | No Connect                                                     |  |  |  |
| 20      | NEG               | Negative Power Logic Output Pin                                |  |  |  |
| 21      | D <sub>GND</sub>  | Digital Ground Pin, Return Path for Internal Digital Circuitry |  |  |  |
| 22      | HF <sub>OUT</sub> | High-Frequency Logic Output Pin (Intended for Calibration)     |  |  |  |
| 23      | F <sub>OUT1</sub> | Differential Mechanical Counter Logic Output Pin               |  |  |  |
| 24      | F <sub>OUT0</sub> | Differential Mechanical Counter Logic Output Pin               |  |  |  |

#### 3.1 Digital $V_{DD}$ (DV<sub>DD</sub>)

 $\mathsf{DV}_\mathsf{DD}$  is the power supply pin for the digital circuitry within the MCP3905/06.

 $DV_{DD}$  requires appropriate bypass capacitors and should be maintained to 5V ±10% for specified operation. Please refer to **Section 5.0** "**Applications Information**".

#### 3.2 High-Pass Filter Input Logic Pin (HPF)

HPF controls the state of the high-pass filter in both input channels. A logic '1' enables both filters, removing any DC offset coming from the system or the device. A logic '0' disables both filters, allowing DC voltages to be measured.

#### 3.3 Analog $V_{DD}$ (AV<sub>DD</sub>)

 $\mathrm{AV}_{\mathrm{DD}}$  is the power supply pin for the analog circuitry within the MCP3905/06.

 $AV_{DD}$  requires appropriate bypass capacitors and should be maintained to 5V ±10% for specified operation. Please refer to **Section 5.0** "**Applications Information**".

#### 3.4 Current Channel (CH0-, CH0+)

CH0- and CH0+ are the fully differential analog voltage input channels for the current measurement, containing a PGA for small-signal input, such as shunt current-sensing. The linear and specified region of this channel is dependant on the PGA gain. This corresponds to a maximum differential voltage of  $\pm$ 470 mV/GAIN and maximum absolute voltage, with respect to A<sub>GND</sub>, of  $\pm$ 1V. Up to  $\pm$ 6V can be applied to these pins without the risk of permanent damage.

Refer to Section 1.0 "Electrical Characteristics".

#### 3.5 Voltage Channel (CH1-,CH1+)

CH1- and CH1+ are the fully differential analog voltage input channels for the voltage measurement. The linear and specified region of these channels have a maximum differential voltage of  $\pm 660$ mV and a maximum absolute voltage of  $\pm 1$ V, with respect to A<sub>GND</sub>. Up to  $\pm 6$ V can be applied to these pins without the risk of permanent damage.

Refer to Section 1.0 "Electrical Characteristics".

#### 3.6 Master Clear (MCLR)

MCLR controls the reset for both delta-sigma ADCs, all digital registers, the SINC filters for each channel and all accumulators post multiplier. A logic '0' resets all registers and holds both ADCs in a Reset condition. The charge stored in both ADCs is flushed and their output is maintained to 0x0000h. The only block consuming power on the digital power supply during Reset is the oscillator circuit.

#### 3.7 Reference (REFIN/OUT)

REFIN/OUT is the output for the internal 2.4V reference. This reference has a typical temperature coefficient of 15 ppm/°C and a tolerance of  $\pm 2\%$ . In addition, an external reference can also be used by applying voltage to this pin within the specified range. REFIN/OUT requires appropriate bypass capacitors to A<sub>GND</sub>, even when using the internal reference only. Refer to **Section 5.0 "Applications Information**".

#### 3.8 Analog Ground (A<sub>GND</sub>)

 $A_{GND}$  is the ground connection to the internal analog circuitry (ADCs, PGA, band gap reference, POR). To ensure accuracy and noise cancellation, this pin must be connected to the same ground as  $D_{GND}$ , preferably with a star connection. If an analog ground plane is available, it is recommended that this device be tied to this plane of the Printed Circuit Board (PCB). This plane should also reference all other analog circuitry in the system.

#### 3.9 Frequency Control Logic Pins (F2, F1, F0)

F2, F1 and F0 select the high-frequency output and low-frequency output pin ranges by changing the value of the constants  $F_C$  and  $H_{FC}$  used in the device transfer function.  $F_C$  and  $H_{FC}$  are the frequency constants that define the period of the output pulses for the device.

#### 3.10 Gain Control Logic Pins (G1, G0)

G1 and G0 select the PGA gain on Channel 0 from three different values: 1, 8 and 16.

#### 3.11 Oscillator (OSC1, OSC2)

OSC1 and OSC2 provide the master clock for the device. A resonant crystal or clock source with a similar sinusoidal waveform must be placed across these pins to ensure proper operation. The typical clock frequency specified is 3.579545 MHz. However, the clock frequency can be with the range of 1 MHz to 4 MHz without disturbing measurement error. Appropriate load capacitance should be connected to these pins for proper operation.

A full-swing, single-ended clock source may be connected to OSC1 with proper resistors in series to ensure no ringing of the clock source due to fast transient edges.

## 3.12 Negative Power Output Logic Pin (NEG)

NEG detects the phase difference between the two channels and will go to a logic '1' state when the phase difference is greater than 90° (i.e., when the measured active (real) power is negative). The output state is synchronous with the rising-edge of  $HF_{OUT}$  and maintains the logic '1' until the active (real) power becomes positive again and  $HF_{OUT}$  shows a pulse.

#### 3.13 Ground Connection (D<sub>GND</sub>)

 $D_{GND}$  is the ground connection to the internal digital circuitry (SINC filters, multiplier, HPF, LPF, Digital-to-Frequency (DTF) converter and oscillator). To ensure accuracy and noise cancellation,  $D_{GND}$  must be connected to the same ground as  $A_{GND}$ , preferably with a star connection. If a digital ground plane is available, it is recommended that this device be tied to this plane of the PCB. This plane should also reference all other digital circuitry in the system.

### 3.14 High-Frequency Output (HF<sub>OUT</sub>)

 ${\sf HF}_{\sf OUT}$  is the high-frequency output of the device and supplies the instantaneous real-power information. The output is a periodic pulse output, with its period proportional to the measured active (real) power, and to the  ${\sf HF}_{\sf C}$  constant defined by F0, F1 and F2 pin logic states. This output is the preferred output for calibration due to faster output frequencies, giving smaller calibration times. Since this output gives instantaneous active (real) power, the  $2\omega$  ripple on the output should be noted. However, the average period will show minimal drift.

### 3.15 Frequency Output (F<sub>OUT0</sub>, F<sub>OUT1</sub>)

 $F_{OUT0}$  and  $F_{OUT1}$  are the frequency outputs of the device that supply the average real-power information. The outputs are periodic pulse outputs, with its period proportional to the measured active (real) power, and to the  $F_c$  constant, defined by the F0 and F1 pin logic states. These pins include high-output drive capability for direct use of electromechanical counters and 2-phase stepper motors. Since this output supplies average active (real) power, any  $2\omega$  ripple on the output pulse period is minimal.

#### 4.0 **DEVICE OVERVIEW**

The MCP3905/06 is an energy-metering IC that supplies a frequency output proportional to active (real) power, and higher frequency output proportional to the instantaneous power for meter calibration. Both channels use 16-bit, second-order, delta-sigma ADCs that oversample the input at a frequency equal to MCLK/4, allowing for wide dynamic range input signals. A Programmable Gain Amplifier (PGA) increases the usable range on the current input channel (Channel 0). The calculation of the active (real) power, as well as the filtering associated with this calculation, is performed in the digital domain, ensuring better stability and drift performance. Figure 4-1 represents the simplified block diagram of the MCP3905/06, detailing its main signal-processing blocks.

Two digital high-pass filters cancel the system offset on both channels such that the real-power calculation does not include any circuit or system offset. After being high-pass filtered, the voltage and current signals are multiplied to give the instantaneous power signal. This signal does not contain the DC offset components, such that the averaging technique can be efficiently used to give the desired active (real) power output.

The instantaneous power signal contains the realpower information; it is the DC component of the instantaneous power. The averaging technique can be used with both sinusoidal and non-sinusoidal waveforms, as well as for all power factors. The instantaneous power is thus low-pass filtered in order to produce the instantaneous real-power signal.

A DTF converter accumulates the instantaneous active (real) power information to produce output pulses with a frequency proportional to the average active (real) power. The low-frequency pulses presented at the FOUT0 and FOUT1 outputs are designed to drive electromechanical counters and two-phase stepper motors displaying the real-power energy consumed. Each pulse corresponds to a fixed quantity of real energy, selected by the F2, F1 and F0 logic settings. The HF<sub>OUT</sub> output has a higher frequency setting and lower integration period such that it can represent the instantaneous active (real) power signal. Due to the shorter accumulation time, it enables the user to proceed to faster calibration under steady load conditions (refer to Section 4.7 "FOUT0/1 and HFOUT Output Frequencies").



Simplified MCP3905/06 Block Diagram with Frequency Contents.

#### 4.1 Analog Inputs

The MCP3905/06 analog inputs can be connected directly to the current and voltage transducers (such as shunts or current transformers). Each input pin is protected by specialized Electrostatic Discharge (ESD) structures that are certified to pass 5 kV HBM and 500V MM contact charge. These structures also allow up to  $\pm 6\text{V}$  continuous voltage to be present at their inputs without the risk of permanent damage.

Both channels have fully differential voltage inputs for better noise performance. The absolute voltage at each pin relative to  $A_{GND}$  should be maintained in the ±1V range during operation in order to ensure the measurement error performance. The common mode signals should be adapted to respect both the previous conditions and the differential input voltage range. For best performance, the common mode signals should be referenced to  $A_{GND}$ .

The current channel comprises a PGA on the front-end to allow for smaller signals to be measured without additional signal conditioning. The maximum differential voltage specified on Channel 0 is equal to  $\pm 470 \text{ mV/Gain}$  (see Table 4-1). The maximum peak voltage specified on Channel 1 is equal to  $\pm 660 \text{ mV}$ .

|  | TABLE 4-1: | MCP3905 GAIN SELECTIONS |
|--|------------|-------------------------|
|--|------------|-------------------------|

| G1 | G0 | CH0 Gain | Maximum<br>CH0 Voltage |
|----|----|----------|------------------------|
| 0  | 0  | 1        | ±470 mV                |
| 0  | 1  | 2        | ±235 mV                |
| 1  | 0  | 8        | ±60 mV                 |
| 1  | 1  | 16       | ±30 mV                 |

TABLE 4-2: MCP3906 GAIN SELECTIONS

| G1 | G0 | CH0 Gain | Maximum<br>CH0 Voltage |
|----|----|----------|------------------------|
| 0  | 0  | 1        | ±470 mV                |
| 0  | 1  | 32       | ±15 mV                 |
| 1  | 0  | 8        | ±60 mV                 |
| 1  | 1  | 16       | ±30 mV                 |

#### 4.2 16-Bit Delta-Sigma ADCs

The ADCs used in the MCP3905/06 for both current and voltage channel measurements are delta-sigma ADCs. They comprise a second-order, delta-sigma modulator using a multi-bit DAC and a third-order SINC filter. The delta-sigma architecture is very appropriate for the applications targeted by the MCP3905, because it is a waveform-oriented converter architecture that can offer both high linearity and low distortion performance throughout a wide input dynamic range. It also creates minimal requirements for the anti-aliasing filter design. The multi-bit architecture used in the ADC minimizes quantization noise at the output of the converters without disturbing the linearity. Both ADCs have a 16-bit resolution, allowing wide input dynamic range sensing. The oversampling ratio of both converters is 64. Both converters are continuously converting during normal operation. When the MCLR pin is low, both converters will be in Reset and output code 0x0000h. If the voltage at the inputs of the ADC is larger than the specified range, the linearity is no longer specified. However, the converters will continue to produce output codes until their saturation point is reached. The DC saturation point is around 700 mV for Channel 0 and 1V for Channel 1, using internal voltage reference.

The clocking signals for the ADCs are equally distributed between the two channels in order to minimize phase delays to less than 1 MCLK period (see **Section 3.2 "High-Pass Filter Input Logic Pin** (**HPF**)"). The SINC filters main notch is positioned at MCLK/256 (14 kHz with MCLK = 3.58 MHz), allowing the user to be able to measure wide harmonic content on either channel. The magnitude response of the SINC filter is shown in Figure 4-2.



FIGURE 4-2: SINC Filter Magnitude Response (MCLK = 3.58 MHz).

#### 4.3 Ultra-Low Drift V<sub>REF</sub>

The MCP3905/06 contains an internal voltage reference source specially designed to minimize drift over temperature. This internal  $V_{REF}$  supplies reference voltage to both current and voltage channel ADCs. The typical value of this voltage reference is 2.4V, ±100 mV. The internal reference has a very low typical temperature coefficient of ±15 ppm/°C, allowing the output frequencies to have minimal variation with respect to temperature since they are proportional to  $(1/V_{BEF})^2$ .

REFIN/OUT is the output pin for the voltage reference. Appropriate bypass capacitors must be connected to the REFIN/OUT pin for proper operation (see **Section 5.0 "Applications Information**"). The voltage reference source impedance is typically 4 k $\Omega$ , which enables this voltage reference to be overdriven by an external voltage reference source. If an external voltage reference source is connected to the REFIN/OUT pin, the external voltage will be used as the reference for both current and voltage channel ADCs. The voltage across the source resistor will then be the difference between the internal and external voltage. The allowed input range for the external voltage source goes from 2.2V to 2.6V for accurate measurement error. A  $V_{\text{REF}}$  value outside of this range will cause additional heating and power consumption due to the source resistor, which might affect measurement error.

#### 4.4 Power-On Reset (POR)

The MCP3905/06 contains an internal POR circuit that monitors analog supply voltage  $AV_{DD}$  during operation. This circuit ensures correct device startup at system power-up/power-down events. The POR circuit has built-in hysteresis and a timer to give a high degree of immunity to potential ripple and noise on the power supplies, allowing proper settling of the power supply during power-up. A 0.1  $\mu$ F decoupling capacitor should be mounted as close as possible to the AV<sub>DD</sub> pin, providing additional transient immunity (see Section 5.0 "Applications Information").

The threshold voltage is typically set at 4V, with a tolerance of about  $\pm 5\%$ . If the supply voltage falls below this threshold, the MCP3905/06 will be held in a Reset condition (equivalent to applying logic '0' on the MCLR pin). The typical hysteresis value is approximately 200 mV in order to prevent glitches on the power supply.

Once a power-up event has occurred, an internal timer prevents the part from outputting any pulse for approximately 1s (with MCLK = 3.58 MHz), thereby preventing potential metastability due to intermittent resets caused by an unsettled regulated power supply. Figure 4-3 illustrates the different conditions for a power-up and a power-down event in the typical conditions.



FIGURE 4-3: Power-on Reset Operation.

#### 4.5 High-Pass Filters and Multiplier

The active (real) power value is extracted from the DC instantaneous power. Therefore, any DC offset component present on Channel 0 and Channel 1 affects the DC component of the instantaneous power and will cause the real-power calculation to be erroneous. In order to remove DC offset components from the instantaneous power signal, a high-pass filter has been introduced on each channel. Since the highpass filtering introduces phase delay, identical highpass filters are implemented on both channels. The filters are clocked by the same digital signal, ensuring a phase difference between the two channels of less than one MCLK period. Under typical conditions (MCLK = 3.58 MHz), this phase difference is less than 0.005°, with a line frequency of 50 Hz. The cut-off frequency of the filter (4.45 Hz) has been chosen to induce minimal gain error at typical line frequencies. allowing sufficient settling time for the desired applications. The two high-pass filters can be disabled by applying a logic '0' to the HPF pin.



FIGURE 4-4: HPF Magnitude Response (MCLK = 3.58 MHz).

The multiplier output gives the product of the two highpass-filtered channels, corresponding to instantaneous active (real) power. Multiplying two sine wave signals by the same  $\omega$  frequency gives a DC component and a  $2\omega$  component. The instantaneous power signal contains the active (real) power of its DC component, while also containing  $2\omega$  components coming from the line frequency multiplication. These  $2\omega$  components come for the line frequency (and its harmonics) and must be removed in order to extract the real-power information. This is accomplished using the low-pass filter and DTF converter.

#### 4.6 Low-Pass Filter and DTF Converter

The MCP3905/06 low-pass filter is a first-order IIR filter that extracts the active (real) power information (DC component) from the instantaneous power signal. The magnitude response of this filter is detailed in Figure 4-5. Due to the fact that the instantaneous power signal has harmonic content (coming from the  $2\omega$  components of the inputs), and since the filter is not ideal, there will be some ripple at the output of the low-pass filter at the harmonics of the line frequency.

The cut-off frequency of the filter (8.9 Hz) has been chosen to have sufficient rejection for commonly-used line frequencies (50 Hz and 60 Hz). With a standard input clock (MCLK = 3.58 MHz) and a 50 Hz line frequency, the rejection of the  $2\omega$  component (100 Hz) will be more than 20 dB. This equates to a  $2\omega$  component containing 10 times less power than the main DC component (i.e., the average active (real) power).



FIGURE 4-5: LPF Magnitude Response (MCLK = 3.58 MHz).

The output of the low-pass filter is accumulated in the DTF converter. This accumulation is compared to a different digital threshold for  $F_{OUT0/1}$  and  $HF_{OUT}$ , representing a quantity of real energy measured by the part. Every time the digital threshold on  $F_{OUT0/1}$  or  $HF_{OUT}$  is crossed, the part will output a pulse (See Section 4.7 " $F_{OUT0/1}$  and  $HF_{OUT}$  Output Frequencies").

The equivalent quantity of real energy required to output a pulse is much larger for the  $F_{OUT0/1}$  outputs than the HF<sub>OUT</sub>. This is such that the integration period for the  $F_{OUT0/1}$  outputs is much larger. This larger integration period acts as another low-pass filter so that the output ripple due to the  $2\omega$  components is minimal. However, these components are not totally removed, since realized low-pass filters are never ideal. This will create a small jitter in the output frequency. Averaging the output pulses with a counter or a Microcontroller Unit (MCU) in the application will then remove the small sinusoidal content of the output frequency and filter out the remaining  $2\omega$  ripple.

 ${\rm HF}_{\rm OUT}$  is intended to be used for calibration purposes due to its instantaneous power content. The shorter integration period of  ${\rm HF}_{\rm OUT}$  demands that the  $2\omega$  component be given more attention. Since a sinusoidal signal average is zero, averaging the  ${\rm HF}_{\rm OUT}$  signal in steady-state conditions will give the proper real energy value.

#### 4.7 F<sub>OUT0/1</sub> and HF<sub>OUT</sub> Output Frequencies

The thresholds for the accumulated energy are different for  $F_{OUT0/1}$  and  $HF_{OUT}$  (i.e., they have different transfer functions). The  $F_{OUT0/1}$  allowed output frequencies are quite low in order to allow superior integration time (see **Section 4.6 "Low-Pass Filter and DTF Converter**"). The  $F_{OUT0/1}$  output frequency can be calculated with the following equation:

#### EQUATION 4-1: F<sub>OUT</sub> FREQUENCY OUTPUT EQUATION

Where:

 $V_0$  = the RMS differential voltage on Channel 0

 $F_{OUT}(Hz) = \frac{8.06 \times V_0 \times V_1 \times G \times F_C}{\left(V_{REF}\right)^2}$ 

 $V_1$  = the RMS differential voltage on Channel 1

G = the PGA gain on Channel 0 (current channel)

 $F_{C}$  = the frequency constant selected

V<sub>REF</sub> = the voltage reference

For a given DC input V, the DC and RMS values are equivalent. For a given AC input signal with peak-to-peak amplitude of V, the equivalent RMS value is V/sqrt(2), assuming purely sinusoidal signals. Note that since the active (real) power is the product of two RMS inputs, the output frequencies of an AC signal is half that of the DC equivalent signal, again assuming purely sinusoidal AC signals. The constant  $F_C$  depends on the  $F_{OUT0}$  and  $F_{OUT1}$  digital settings. Table 4-3 shows  $F_{OUT0/1}$  output frequencies for the different logic settings.

#### TABLE 4-3: OUTPUT FREQUENCY CONSTANT FC FOR FOUT0/1 (V<sub>RFF</sub> = 2.4V)

| F1 | F0 | F <sub>C</sub> (Hz)  | F <sub>C</sub> (Hz)<br>(MCLK = 3.58 MHz) | F <sub>OUT</sub> Frequency (Hz)<br>with Full-Scale<br>DC Inputs | F <sub>OUT</sub> Frequency (Hz)<br>with Full-Scale<br>AC Inputs |
|----|----|----------------------|------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|
| 0  | 0  | MCLK/2 <sup>21</sup> | 1.71                                     | 0.74                                                            | 0.37                                                            |
| 0  | 1  | MCLK/2 <sup>20</sup> | 3.41                                     | 1.48                                                            | 0.74                                                            |
| 1  | 0  | MCLK/2 <sup>19</sup> | 6.83                                     | 2.96                                                            | 1.48                                                            |
| 1  | 1  | MCLK/2 <sup>18</sup> | 13.66                                    | 5.93                                                            | 2.96                                                            |

The high-frequency output  $HF_{OUT}$  has lower integration times and, thus, higher frequencies. The output frequency value can be calculated with the following equation:

#### EQUATION 4-2: HF<sub>OUT</sub> FREQUENCY OUTPUT EQUATION

$$HF_{OUT}(Hz) = \frac{8.06 \times V_0 \times V_1 \times G \times HF_C}{(V_{REF})^2}$$

Where:

 $V_0$  = the RMS differential voltage on Channel 0

- $V_1$  = the RMS differential voltage on Channel 1
- G = the PGA gain on Channel 0 (current channel)
- $F_{C}$  = the frequency constant selected
- $V_{REF}$  = the voltage reference

The constant  ${\rm HF}_{\rm C}$  depends on the  ${\rm F}_{\rm OUT0}$  and  ${\rm F}_{\rm OUT1}$  digital settings with the Table 4-4.

The detailed timings of the output pulses are described in the Timing Characteristics table (see **Section 1.0** "**Electrical Characteristics**" and Figure 1-1).

### MINIMAL OUTPUT FREQUENCY FOR NO-LOAD THRESHOLD

The MCP3905/06 also includes, on each output frequency, a no-load threshold circuit that will eliminate any creep effects in the meter. The outputs will not show any pulse if the output frequency falls below the no-load threshold. The minimum output frequency on  $F_{OUT0/1}$  and  $HF_{OUT}$  is equal to 0.0015% of the maximum output frequency (respectively F<sub>C</sub> and HF<sub>C</sub>) for each of the F2, F1 and F0 selections (see Table 4-3 and Table 4-4); except when F2, F1, F0 = 011. In this last configuration, the no-load threshold feature is disabled. The selection of F<sub>C</sub> will determine the start-up current load. In order to respect the IEC standards requirements, the meter will have to be designed to allow start-up currents compatible with the standards by choosing the FC value matching these requirements. For additional applications information on no-load threshold, startup current and other meter design points, refer to AN994, "IEC Compliant Active Energy Meter Design Using The MCP3905/6", (DS00994).

| F2 | F1 | F0 | HF <sub>C</sub>       | HF <sub>C</sub> (Hz) | HF <sub>C</sub> (Hz)<br>(MCLK = 3.58 MHz) | HF <sub>OUT</sub> Frequency (Hz) with full-scale AC Inputs |  |
|----|----|----|-----------------------|----------------------|-------------------------------------------|------------------------------------------------------------|--|
| 0  | 0  | 0  | 64 x F <sub>C</sub>   | MCLK/2 <sup>15</sup> | 109.25                                    | 27.21                                                      |  |
| 0  | 0  | 1  | 32 x F <sub>C</sub>   | MCLK/2 <sup>15</sup> | 109.25                                    | 27.21                                                      |  |
| 0  | 1  | 0  | 16 x F <sub>C</sub>   | MCLK/2 <sup>15</sup> | 109.25                                    | 27.21                                                      |  |
| 0  | 1  | 1  | 2048 x F <sub>C</sub> | MCLK/27              | 27968.75                                  | 6070.12                                                    |  |
| 1  | 0  | 0  | 128 x F <sub>C</sub>  | MCLK/2 <sup>16</sup> | 219.51                                    | 47.42                                                      |  |
| 1  | 0  | 1  | 64 x F <sub>C</sub>   | MCLK/2 <sup>16</sup> | 219.51                                    | 47.42                                                      |  |
| 1  | 1  | 0  | 32 x F <sub>C</sub>   | MCLK/2 <sup>16</sup> | 219.51                                    | 47.42                                                      |  |
| 1  | 1  | 1  | 16 x F <sub>C</sub>   | MCLK/2 <sup>16</sup> | 219.51                                    | 47.42                                                      |  |

#### TABLE 4-4: OUTPUT FREQUENCY CONSTANT $HF_C$ FOR $HF_{OUT}$ ( $V_{REF} = 2.4V$ )

### 5.0 APPLICATIONS INFORMATION

### 5.1 Meter Design using the MCP3905/06

For all applications information, refer to AN994, "IEC Compliant Active Energy Meter Design Using The MCP3905/6" (DS00994). This application note includes all required energy meter design information, including the following:

- · Meter rating and current sense choices
- Shunt design
- PGA selection
- F2, F1, F0 selection
- Meter calibration
- · Anti-aliasing filter design
- Compensation for parasitic shunt inductance
- EMC design
- Power supply design
- · No-load threshold
- Start-up current
- Accuracy testing results from MCP3905-based meter
- EMC testing results from MCP3905-based meter

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information





| Legen | d: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                                     | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Note: | In the event the full Microchip part number cannot be marked on one line, it will<br>be carried over to the next line, thus limiting the number of available<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                              |  |  |

#### 24-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |                 | MILLIMETERS |      |      |  |
|--------------------------|-----------------|-------------|------|------|--|
| D                        | imension Limits | MIN         | NOM  | MAX  |  |
| Number of Pins           | N               | 24          |      |      |  |
| Pitch                    | e               | 0.65 BSC    |      |      |  |
| Overall Height           | A               | -           | -    | 2.00 |  |
| Molded Package Thickness | A2              | 1.65        | 1.75 | 1.85 |  |
| Standoff                 | A1              | 0.05        | -    | -    |  |
| Overall Width            | E               | 7.40        | 7.80 | 8.20 |  |
| Molded Package Width     | E1              | 5.00        | 5.30 | 5.60 |  |
| Overall Length           | D               | 7.90        | 8.20 | 8.50 |  |
| Foot Length              | L               | 0.55        | 0.75 | 0.95 |  |
| Footprint                | L1              | L1 1.25 REF |      |      |  |
| Lead Thickness           | С               | 0.09        | -    | 0.25 |  |
| Foot Angle               | φ               | 0°          | 4°   | 8°   |  |
| Lead Width               | b               | 0.22        | -    | 0.38 |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-132B

NOTES:

### APPENDIX A: REVISION HISTORY

#### **Revision A (July 2005)**

Original Release of this Document.

#### Revision B (August 2005)

Replace Figures 2-1 thru 2-6 in Section 2.0 "Typical Performance Curves"

#### **Revision C (October 2005)**

Added references to MCP3905/06 throughout document.

#### **Revision D (February 2007)**

This revision includes updates to the packaging diagrams.

NOTES:

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.           | <u>-X /XX</u>                                                                                                               | Exa | Examples:      |                                                         |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|----------------|---------------------------------------------------------|--|--|
|                    | perature Package                                                                                                            | a)  | MCP3905-I/SS:  | Industrial Temperature,<br>24LD SSOP.                   |  |  |
| Ra<br>Device:      | Ange<br>MCP3905: Energy-Metering IC                                                                                         | b)  | MCP3905T-I/SS: | Tape and Reel,<br>Industrial Temperature,<br>24LD SSOP. |  |  |
| Louise.            | MCP3905T: Energy-Metering IC (Tape and Reel)<br>MCP3906: Energy-Metering IC<br>MCP3906T: Energy-Metering IC (Tape and Reel) | a)  | MCP3906-I/SS:  | Industrial Temperature,<br>24LD SSOP.                   |  |  |
| Temperature Range: | $I = -40^{\circ}C \text{ to } +85^{\circ}C$                                                                                 | b)  | MCP3906T-I/SS: | Tape and Reel,<br>Industrial Temperature,<br>24LD SSOP. |  |  |
| Package:           | SS = Plastic Shrink Small Outline (209 mil Body),<br>24-lead                                                                |     |                |                                                         |  |  |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, Mindi, MiWi, MPASM, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC<sup>®</sup> MCUs and dsPIC DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.