

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# MCP3911

# 3.3V Two-Channel Analog Front End

# **Features**

- Two Synchronous Sampling 16/24-bit Resolution Delta-Sigma A/D Converters
- 94.5 dB SINAD, -106.5 dBc Total Harmonic Distortion (THD) (up to 35<sup>th</sup> harmonic), 111 dB SFDR for Each Channel
- 2.7V 3.6V AV<sub>DD</sub>, DV<sub>DD</sub>
- · Programmable Data Rate up to 125 ksps
  - 4 MHz Maximum Sampling Frequency
- · Oversampling Ratio up to 4096
- Ultra Low Power Shutdown Mode with <2 μA</li>
- · -122 dB Crosstalk between the Two Channels
- Low Drift 1.2V Internal Voltage Reference: 7 ppm/°C
- · Differential Voltage Reference Input Pins
- High Gain Programmable Gain Amplifier (PGA) on Each Channel (up to 32V/V)
- Phase Delay Compensation with 1 µs Time Resolution
- Separate Modulator Output Pins for Each Channel
- Separate Data Ready Pin for Easy Synchronization
- Individual 24-bit Digital Offset and Gain Error Correction for Each Channel
- High-Speed 20 MHz SPI Interface with Mode 0,0 and 1,1 Compatibility
- Continuous Read/Write Modes for Minimum Communication
- Low Power Consumption (8.9 mW at 3.3V, 5.6 mW at 3.3V in low-power mode, typical)
- Available in Small 20-lead QFN and SSOP Packages, Pin-to-pin Compatible with MCP3901
- Extended Temperature Range: -40°C to +125°C

# **Applications**

- · Energy Metering and Power Measurement
- Automotive
- · Portable Instrumentation
- Medical and Power Monitoring
- · Audio/Voice Recognition

# **Description**

The MCP3911 is a 2.7V to 3.6V dual channel Analog Front End (AFE) containing two synchronous sampling Delta-Sigma Analog-to-Digital Converters (ADC), two PGAs, phase delay compensation block, low-drift internal voltage reference, modulator output block, digital offset and gain errors calibration registers and high-speed 20 MHz SPI compatible serial interface.

The MCP3911 ADCs are fully configurable with features such as: 16/24-bit resolution, OSR from 32 to 4096, gain from 1x to 32x, independent shutdown and reset, dithering and auto-zeroing. The communication is largely simplified with the one-byte-long commands including various continuous read/write modes that can be accessed by the Direct Memory Access (DMA) of an MCU with a separate data ready pin that can be directly connected to an Interrupt Request (IRQ) input of an MCU.

The MCP3911 is capable of interfacing a large variety of voltage and current sensors including shunts, current transformers, Rogowski coils and Hall effect sensors.

# Package Type



# **Functional Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

# **ABSOLUTE MAXIMUM RATINGS †**

| V <sub>DD</sub>                                    | 0.3V to 4.0V                  |
|----------------------------------------------------|-------------------------------|
| Digital inputs and outputs w.r.t. A <sub>GND</sub> | 0.3V to 4.0V                  |
| Analog input w.r.t. A <sub>GND</sub>               | 2V to +2V                     |
| V <sub>REF</sub> input w.r.t. A <sub>GND</sub>     | 0.6V to V <sub>DD</sub> +0.6V |
| Storage temperature                                | 65°C to +150°C                |
| Ambient temp. with power applied                   | 65°C to +125°C                |
| Soldering temperature of leads (10 secon           | nds)+300°C                    |
| ESD on the analog inputs (HBM,MM)                  | 4.0 kV, 300V                  |
| ESD on all other pins (HBM,MM)                     | 4.0 kV, 300V                  |

**† Notice**: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operational listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# 1.1 Electrical Specifications

## TABLE 1-1: ANALOG SPECIFICATIONS TARGET TABLE

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at AV $_{DD}$  = DV $_{DD}$  = 2.7V to 3.6V, MCLK = 4 MHz; PRE<1:0> = 00; OSR = 256; GAIN = 1; VREFEXT = 0, CLKEXT = 1, AZ $_{TREQ}$  = 0, DITHER<1:0> = 11, BOOST<1:0> = 10; V $_{CM}$  = 0V; T $_{A}$  = -40°C to +125°C; V $_{IN}$  = 1.2V $_{PP}$  = 424 mV $_{RMS}$  at 50/60 Hz on both channels.

| Characteristic                                                        | Sym                                    | Min       | Тур | Max           | Units  | Conditions                                              |
|-----------------------------------------------------------------------|----------------------------------------|-----------|-----|---------------|--------|---------------------------------------------------------|
| ADC Performance                                                       |                                        |           |     |               |        |                                                         |
| Resolution (No Missing Codes)                                         |                                        | 24        |     | _             | bits   | OSR = 256 or greater                                    |
| Sampling Frequency                                                    | f <sub>S</sub> (DMCLK)                 |           | 1   | 4             | MHz    | For maximum condition, BOOST<1:0> = 11                  |
| Output Data Rate                                                      | f <sub>D</sub> (DRCLK)                 |           | 4   | 125           | ksps   | For maximum condition,<br>BOOST<1:0> = 11,<br>OSR = 32  |
| Analog Input<br>Absolute Voltage on<br>CH0+, CH0-, CH1+,<br>CH1- pins | CH0+/-                                 | -1        |     | +1            | V      | All analog input channels, measured to A <sub>GND</sub> |
| Analog Input<br>Leakage Current                                       | I <sub>IN</sub>                        | _         | ±1  | _             | nA     | RESET<1:0> = 11,<br>MCLK running continuously           |
| Differential Input<br>Voltage Range                                   | (CH <sub>n+</sub> - CH <sub>n-</sub> ) | -600/GAIN | -   | +600/<br>GAIN | mV     | $V_{REF}$ = 1.2V,<br>proportional to $V_{REF}$          |
| Offset Error                                                          | Vos                                    | -1        | 0.2 | +1            | mV     | Note 4                                                  |
| Offset Error Drift                                                    |                                        | _         | 0.5 | _             | μV/°C  |                                                         |
| Gain Error                                                            | GE                                     | -4        |     | +4            | %      | Note 4                                                  |
| Gain Error Drift                                                      |                                        | _         | 1   | _             | ppm/°C |                                                         |

- Note 1: This specification implies that the ADC output is valid over this entire differential range and that there is no distortion or instability across this input range. Dynamic Performance specified at -0.5 dB below the maximum signal range, V<sub>IN</sub> = 1.2V<sub>PP</sub> = 424 mV<sub>RMS</sub>, V<sub>REF</sub> = 1.2V at 50/60 Hz. See Section 4.0, Terminologies And Formulas for definition. This parameter is established by characterization and not 100% tested. See performance graphs for other than default settings provided here.
  - 2: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 00, RESET<1:0> = 00, VREFEXT = 0, CLKEXT = 0.
  - 3: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 11, VREFEXT = 1, CLKEXT = 1.
  - 4: Applies to all gains. Offset and gain errors depend on PGA gain setting, see Section 2.0, Typical Performance Curves for typical performance.
  - 5: Outside of this range, the ADC accuracy is not specified. An extended input range of ±2 V can be applied continuously to the part with no damage.
  - **6:** For proper operation and optimizing ADC accuracy, AMCLK should be limited to the maximum frequency defined in Table 5-2 as a function of the BOOST and PGA settings chosen. MCLK can take larger values as long as the prescaler settings (PRE<1:0>) limit AMCLK = MCLK/PRESCALE in the defined range in Table 5-2.

# TABLE 1-1: ANALOG SPECIFICATIONS TARGET TABLE (CONTINUED)

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at AV<sub>DD</sub> = DV<sub>DD</sub> = 2.7V to 3.6V, MCLK = 4 MHz; PRE<1:0> = 00; OSR = 256; GAIN = 1; VREFEXT = 0, CLKEXT = 1, AZ\_FREQ = 0, DITHER<1:0> = 11, BOOST<1:0> = 10;  $V_{CM} = 0V$ ;  $T_{A} = -40$ °C to +125°C;  $V_{IN} = 1.2V_{PP} = 424$  mV<sub>RMS</sub> at 50/60 Hz on both channels.

| Characteristic                                      | Sym             | Min | Тур    | Max  | Units | Conditions                                                                             |
|-----------------------------------------------------|-----------------|-----|--------|------|-------|----------------------------------------------------------------------------------------|
| Integral Non-Linearity                              | INL             |     | 5      |      | ppm   |                                                                                        |
| Differential Input<br>Impedance                     | Z <sub>IN</sub> | 232 | _      | _    | kΩ    | G = 1,<br>proportional to 1/AMCLK                                                      |
|                                                     |                 | 142 | _      | _    | kΩ    | G = 2,<br>proportional to 1/AMCLK                                                      |
|                                                     |                 | 72  |        | _    | kΩ    | G = 4,<br>proportional to 1/AMCLK                                                      |
|                                                     |                 | 38  | _      | _    | kΩ    | G = 8,<br>proportional to 1/AMCLK                                                      |
|                                                     |                 | 36  |        | _    | kΩ    | G = 16,<br>proportional to 1/AMCLK                                                     |
|                                                     |                 | 33  | _      | _    | kΩ    | G = 32,<br>proportional to 1/AMCLK                                                     |
| Signal-to-Noise<br>and Distortion Ratio<br>(Note 1) | SINAD           | 92  | 94.5   | _    | dB    |                                                                                        |
| Total Harmonic Distortion (Note 1)                  | THD             | _   | -106.5 | -103 | dBc   | Includes the first<br>35 harmonics                                                     |
| Signal-to-Noise Ratio (Note 1)                      | SNR             | 92  | 95     | _    | dB    |                                                                                        |
| Spurious Free<br>Dynamic Range (Note 1)             | SFDR            | _   | 111    | _    | dBFS  |                                                                                        |
| Crosstalk (50, 60 Hz)                               | CTALK           | _   | -122   | _    | dB    |                                                                                        |
| AC Power<br>Supply Rejection                        | AC PSRR         |     | -73    | _    | dB    | AV <sub>DD</sub> = DV <sub>DD</sub> = 3.3V+0.6V <sub>PP</sub><br>,50/60 Hz, 100/120 Hz |
| DC Power<br>Supply Rejection                        | DC PSRR         | _   | -73    | _    | dB    | $AV_{DD} = DV_{DD} = 2.7V \text{ to } 3.6V$                                            |
| DC Common Mode<br>Rejection                         | DC CMRR         |     | -105   | _    | dB    | V <sub>CM</sub> from -1V to +1V                                                        |

- Note 1: This specification implies that the ADC output is valid over this entire differential range and that there is no distortion or instability across this input range. Dynamic Performance specified at -0.5 dB below the maximum signal range, V<sub>IN</sub> = 1.2V<sub>PP</sub> = 424 mV<sub>RMS</sub>, V<sub>REF</sub> = 1.2V at 50/60 Hz. See Section 4.0, Terminologies And Formulas for definition. This parameter is established by characterization and not 100% tested. See performance graphs for other than default settings provided here.
  - 2: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 00, RESET<1:0> = 00, VREFEXT = 0, CLKEXT = 0.
  - 3: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 11, VREFEXT = 1, CLKEXT = 1.
  - 4: Applies to all gains. Offset and gain errors depend on PGA gain setting, see Section 2.0, Typical Performance Curves for typical performance.
  - 5: Outside of this range, the ADC accuracy is not specified. An extended input range of ±2 V can be applied continuously to the part with no damage.
  - 6: For proper operation and optimizing ADC accuracy, AMCLK should be limited to the maximum frequency defined in Table 5-2 as a function of the BOOST and PGA settings chosen. MCLK can take larger values as long as the prescaler settings (PRE<1:0>) limit AMCLK = MCLK/PRESCALE in the defined range in Table 5-2.

TABLE 1-1: ANALOG SPECIFICATIONS TARGET TABLE (CONTINUED)

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at AV $_{DD}$  = DV $_{DD}$  = 2.7V to 3.6V, MCLK = 4 MHz; PRE<1:0> = 00; OSR = 256; GAIN = 1; VREFEXT = 0, CLKEXT = 1, AZ $_{TREQ}$  = 0, DITHER<1:0> = 11, BOOST<1:0> = 10; V $_{CM}$  = 0V; T $_{A}$  = -40°C to +125°C; V $_{IN}$  = 1.2V $_{PP}$  = 424 mV $_{RMS}$  at 50/60 Hz on both channels.

| Characteristic                                                                | Sym                  | Min                      | Тур | Max                         | Units  | Conditions                                                      |
|-------------------------------------------------------------------------------|----------------------|--------------------------|-----|-----------------------------|--------|-----------------------------------------------------------------|
| Internal Voltage Reference                                                    | e                    |                          |     |                             |        |                                                                 |
| Tolerance                                                                     | $V_{REF}$            | 1.176                    | 1.2 | 1.224                       | V      | VREFEXT = 0,<br>T <sub>A</sub> = +25°C only                     |
| Temperature Coefficient                                                       | TCV <sub>REF</sub>   | _                        | 7   | _                           | ppm/°C | $T_A = -40$ °C to +125°C,<br>VREFEXT = 0                        |
| Output Impedance                                                              | ZOUTV <sub>REF</sub> | _                        | 2   |                             | kΩ     | VREFEXT = 0                                                     |
| Internal Voltage Reference Operating Current                                  | $AI_{DD}V_{REF}$     | _                        | 25  | _                           | μA     | VREFEXT = 0,<br>SHUTDOWN<1:0> = 11                              |
| Voltage Reference Input                                                       |                      |                          |     |                             |        |                                                                 |
| Input Capacitance                                                             |                      | _                        | _   | 10                          | pF     |                                                                 |
| Differential Input Voltage<br>Range (V <sub>REF</sub> + – V <sub>REF</sub> -) | V <sub>REF</sub>     | 1.1                      | _   | 1.3                         | V      | VREFEXT = 1                                                     |
| Absolute Voltage on REFIN+ pin                                                | V <sub>REF+</sub>    | V <sub>REF</sub> - + 1.1 | _   | V <sub>REF</sub> -<br>+ 1.3 | V      | VREFEXT = 1                                                     |
| Absolute Voltage on REFIN- pin                                                | V <sub>REF-</sub>    | -0.1                     | _   | +0.1                        | V      | REFIN- should be connected to A <sub>GND</sub> when VREFEXT = 0 |
| Master Clock Input                                                            |                      |                          |     |                             |        |                                                                 |
| Master Clock Input<br>Frequency Range                                         | f <sub>MCLK</sub>    |                          | _   | 20                          | MHz    | CLKEXT = 1, Note 6                                              |
| Crystal Oscillator<br>Operating Frequency<br>Range                            | f <sub>XTAL</sub>    | 1                        | _   | 20                          | MHz    | CLKEXT = 0, Note 6                                              |
| Analog Master Clock                                                           | AMCLK                | _                        | _   | 16                          | MHz    | Note 6                                                          |
| Power Supply                                                                  |                      |                          |     |                             |        |                                                                 |
| Operating Voltage, Analog                                                     | AV <sub>DD</sub>     | 2.7                      | _   | 3.6                         | V      |                                                                 |
| Operating Voltage, Digital                                                    | DV <sub>DD</sub>     | 2.7                      | _   | 3.6                         | V      |                                                                 |
| Operating Current,                                                            | I <sub>DD,A</sub>    | _                        | 1.5 | 2.3                         | mA     | BOOST<1:0> = 00                                                 |
| Analog (Note 2)                                                               |                      | _                        | 1.8 | 2.8                         | mA     | BOOST<1:0> = 01                                                 |
|                                                                               |                      | _                        | 2.5 | 3.5                         | mA     | BOOST<1:0> = 10                                                 |
|                                                                               |                      | _                        | 4.4 | 6.25                        | mA     | BOOST<1:0> = 11                                                 |

- Note 1: This specification implies that the ADC output is valid over this entire differential range and that there is no distortion or instability across this input range. Dynamic Performance specified at -0.5 dB below the maximum signal range, V<sub>IN</sub> = 1.2V<sub>PP</sub> = 424 mV<sub>RMS</sub>, V<sub>REF</sub> = 1.2V at 50/60 Hz. See Section 4.0, Terminologies And Formulas for definition. This parameter is established by characterization and not 100% tested. See performance graphs for other than default settings provided here.
  - 2: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 00, RESET<1:0> = 00, VREFEXT = 0, CLKEXT = 0.
  - 3: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 11, VREFEXT = 1, CLKEXT = 1
  - 4: Applies to all gains. Offset and gain errors depend on PGA gain setting, see Section 2.0, Typical Performance Curves for typical performance.
  - 5: Outside of this range, the ADC accuracy is not specified. An extended input range of ±2 V can be applied continuously to the part with no damage.
  - **6:** For proper operation and optimizing ADC accuracy, AMCLK should be limited to the maximum frequency defined in Table 5-2 as a function of the BOOST and PGA settings chosen. MCLK can take larger values as long as the prescaler settings (PRE<1:0>) limit AMCLK = MCLK/PRESCALE in the defined range in Table 5-2.

# TABLE 1-1: ANALOG SPECIFICATIONS TARGET TABLE (CONTINUED)

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at AV<sub>DD</sub> = DV<sub>DD</sub> = 2.7V to 3.6V, MCLK = 4 MHz; PRE<1:0> = 00; OSR = 256; GAIN = 1; VREFEXT = 0, CLKEXT = 1, AZ\_FREQ = 0, DITHER<1:0> = 11, BOOST<1:0> = 10;  $V_{CM} = 0V$ ;  $V_{CM} =$ 

| Characteristic             | Sym                | Min | Тур | Max | Units | Conditions                             |
|----------------------------|--------------------|-----|-----|-----|-------|----------------------------------------|
| Operating Current, Digital | I <sub>DD,D</sub>  | _   | 0.2 | 0.3 | mA    | MCLK = 4 MHz,<br>proportional to MCLK  |
|                            |                    | _   | 0.7 | _   | mA    | MCLK = 16 MHz,<br>proportional to MCLK |
| Shutdown Current, Analog   | I <sub>DDS,A</sub> | _   | _   | 1   | μA    | AV <sub>DD</sub> pin only (Note 3)     |
| Shutdown Current, Digital  | I <sub>DDS,D</sub> | _   | _   | 1   | μA    | DV <sub>DD</sub> pin only (Note 3)     |

- Note 1: This specification implies that the ADC output is valid over this entire differential range and that there is no distortion or instability across this input range. Dynamic Performance specified at -0.5 dB below the maximum signal range, V<sub>IN</sub> = 1.2V<sub>PP</sub> = 424 mV<sub>RMS</sub>, V<sub>REF</sub> = 1.2V at 50/60 Hz. See Section 4.0, Terminologies And Formulas for definition. This parameter is established by characterization and not 100% tested. See performance graphs for other than default settings provided here.
  - 2: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 00, RESET<1:0> = 00, VREFEXT = 0, CLKEXT = 0.
  - 3: For these operating currents, the following configuration bit settings apply: SHUTDOWN<1:0> = 11, VREFEXT = 1, CLKEXT = 1.
  - 4: Applies to all gains. Offset and gain errors depend on PGA gain setting, see Section 2.0, Typical Performance Curves for typical performance.
  - 5: Outside of this range, the ADC accuracy is not specified. An extended input range of ±2 V can be applied continuously to the part with no damage.
  - 6: For proper operation and optimizing ADC accuracy, AMCLK should be limited to the maximum frequency defined in Table 5-2 as a function of the BOOST and PGA settings chosen. MCLK can take larger values as long as the prescaler settings (PRE<1:0>) limit AMCLK = MCLK/PRESCALE in the defined range in Table 5-2.

## 1.2 Serial Interface Characteristics

### TABLE 1-2: SERIAL DC CHARACTERISTICS TABLE

Electrical Specifications: Unless otherwise indicated, all parameters apply at  $DV_{DD} = 2.7$  to 3.6V,  $T_A = -40$ °C to +125°C,  $C_{LOAD} = 30$  pF, applies to all digital I/O Characteristics Sym Min Typ Max Units **Test Conditions** 0.7 DV<sub>DD</sub>  $V_{\mathsf{IH}}$ High-level Input Voltage ٧ Schmitt Triggered V Schmitt Triggered Low-level Input Voltage  $0.3 DV_{DD}$  $V_{IL}$  $\overline{\text{CS}} = \text{DV}_{\text{DD}},$ Input Leakage Current  $I_{LI}$ μΑ ±1  $V_{IN} = D_{GND} \text{ to } DV_{DD}$  $I_{LO}$  $\overline{\text{CS}} = \text{DV}_{\text{DD}},$ Output leakage Current ±1 μΑ  $V_{OUT} = D_{GND}$  or  $DV_{DD}$ Note 2, DV<sub>DD</sub> = 3.3V only Hysteresis  $V_{HYS}$ 200 mV of Schmitt Trigger Inputs Low-level Output Voltage  $V_{OL}$ 0.4 ٧  $I_{OL}$  = +2.1 mA,  $DV_{DD}$  = 3.3V  $DV_{DD}$  -0.5 ٧  $I_{OH}$  = -2.1 mA,  $DV_{DD}$  = 3.3V High-level Output Voltage  $V_{OH}$ рF  $T_A = +25^{\circ}C$ , SCK = 1.0 MHz, Internal Capacitance  $C_{INT}$ 7  $DV_{DD} = 3.3V$  (Note 1) (all inputs and outputs)

- **Note 1:** This parameter is periodically sampled and not 100% tested.
  - 2: This parameter is established by characterization and not production tested.

TABLE 1-3: SERIAL AC CHARACTERISTICS TABLE

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at  $DV_{DD} = 2.7$  to 3.6V,  $T_A = -40^{\circ}\text{C}$  to +125 °C, GAIN = 1,  $C_{LOAD} = 30$  pF.

| Characteristics                                   | Characteristics Comp. Min. Turn. May Units Tool Conditions |     |         |               |       |                 |  |  |  |
|---------------------------------------------------|------------------------------------------------------------|-----|---------|---------------|-------|-----------------|--|--|--|
| Characteristics                                   | Sym                                                        | Min | Тур     | Max           | Units | Test Conditions |  |  |  |
| Serial Clock frequency                            | f <sub>SCK</sub>                                           | _   | _       | 20            | MHz   |                 |  |  |  |
| CS setup time                                     | t <sub>CSS</sub>                                           | 25  | _       | _             | ns    |                 |  |  |  |
| CS hold time                                      | t <sub>CSH</sub>                                           | 50  | _       | _             | ns    |                 |  |  |  |
| CS disable time                                   | t <sub>CSD</sub>                                           | 50  | _       |               | ns    |                 |  |  |  |
| Data setup time                                   | t <sub>SU</sub>                                            | 5   | _       |               | ns    |                 |  |  |  |
| Data hold time                                    | t <sub>HD</sub>                                            | 10  | _       |               | ns    |                 |  |  |  |
| Serial Clock high time                            | t <sub>HI</sub>                                            | 20  | _       | _             | ns    |                 |  |  |  |
| Serial Clock low time                             | $t_{LO}$                                                   | 20  | _       | _             | ns    |                 |  |  |  |
| Serial Clock delay time                           | t <sub>CLD</sub>                                           | 50  | _       | _             | ns    |                 |  |  |  |
| Serial Clock enable time                          | t <sub>CLE</sub>                                           | 50  | _       | _             | ns    |                 |  |  |  |
| Output valid from SCK low                         | t <sub>DO</sub>                                            | _   | _       | 25            | ns    |                 |  |  |  |
| Modulator output valid from AMCLK high            | t <sub>DOMDAT</sub>                                        | _   | _       | 1/(2 x AMCLK) | S     |                 |  |  |  |
| Output hold time                                  | t <sub>HO</sub>                                            | 0   | _       |               | ns    | (Note 1)        |  |  |  |
| Output disable time                               | t <sub>DIS</sub>                                           | _   | _       | 25            | ns    | (Note 1)        |  |  |  |
| Reset Pulse Width (RESET)                         | t <sub>MCLR</sub>                                          | 100 | _       | _             | ns    |                 |  |  |  |
| Data Transfer Time to DR (Data Ready)             | t <sub>DODR</sub>                                          |     | _       | 25            | ns    | (Note 2)        |  |  |  |
| Modulator Mode Entry to<br>Modulator Data Present | t <sub>MODSU</sub>                                         |     | _       | 100           | ns    |                 |  |  |  |
| Data Ready Pulse Low Time                         | t <sub>DRP</sub>                                           |     | 1/DMCLK | _             | μs    |                 |  |  |  |

Note 1: This parameter is periodically sampled and not 100% tested.

# TABLE 1-4: TEMPERATURE SPECIFICATIONS TABLE

**Electrical Specifications:** Unless otherwise indicated, all parameters apply at  $AV_{DD} = 2.7$  to 3.6V,  $DV_{DD} = 2.7$  to 3.6V.

| 3.0%.                        |                |     |      |      |       |            |  |  |  |
|------------------------------|----------------|-----|------|------|-------|------------|--|--|--|
| Parameters                   | Sym            | Min | Тур  | Max  | Units | Conditions |  |  |  |
| Temperature Ranges           |                |     |      |      |       |            |  |  |  |
| Operating Temperature Range  | T <sub>A</sub> | -40 | _    | +125 | °C    | Note 1     |  |  |  |
| Storage Temperature Range    | T <sub>A</sub> | -65 | _    | +150 | °C    |            |  |  |  |
| Thermal Package Resistances  |                |     |      |      |       |            |  |  |  |
| Thermal Resistance, 20L QFN  | $\theta_{JA}$  | _   | 43   | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 20L SSOP | $\theta_{JA}$  |     | 87.3 | _    | °C/W  |            |  |  |  |

Note 1: The internal junction temperature  $(T_J)$  must not exceed the absolute maximum specification of +150°C.

<sup>2:</sup> This parameter is established by characterization and not production tested.



FIGURE 1-1: Serial Output Timing Diagram.



FIGURE 1-2: Serial Input Timing Diagram.



FIGURE 1-3: Data Ready Pulse/Sampling Timing Diagram.



FIGURE 1-4: Timing Diagrams (Continued).

| M | Р3 | 9 | 1 |
|---|----|---|---|
|   |    | v |   |

NOTES:

# 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: Spectral Response.



FIGURE 2-2: Spectral Response.



FIGURE 2-3: THD Histogram.



FIGURE 2-4: Spectral Response.



FIGURE 2-5: Spectral Response.



FIGURE 2-6: SINAD Histogram.



**FIGURE 2-7:** Spurious Free Dynamic Range Histogram.



FIGURE 2-8: SNR Histogram.



FIGURE 2-9: Noise Histogram.



FIGURE 2-10: ENOB SINAD Histogram.



FIGURE 2-11: ENOB SNR Histogram.



FIGURE 2-12: THD vs. OSR.



FIGURE 2-13: SINAD vs. OSR.



FIGURE 2-14: SNR vs.OSR.



FIGURE 2-15: SFDR vs. OSR.



FIGURE 2-16: THD vs. MCLK.



FIGURE 2-17: SINAD vs. MCLK.



FIGURE 2-18: SNR vs. MCLK.

# MCP3911



FIGURE 2-19: SFDR vs. MCLK.



FIGURE 2-20: SINAD vs. GAIN.



FIGURE 2-21: SINAD vs. GAIN (Dithering Off).



FIGURE 2-22: SINAD vs. GAIN vs. AZ Speed Chart.



FIGURE 2-23: THD vs. Input Signal Amplitude.



FIGURE 2-24: SINAD vs. Input Signal Amplitude.



**FIGURE 2-25:** SNR vs. Input Signal Amplitude.





**FIGURE 2-26:** SFDR vs. Input Signal Amplitude.



**FIGURE 2-29:** SNR vs. Temperature.



FIGURE 2-27: THD vs. Temperature.



**FIGURE 2-30:** SFDR vs. Temperature.

# MCP3911



FIGURE 2-31: Channel 0 Offset vs. Temperature.



FIGURE 2-32: Channel 1 Offset vs. Temperature.



**FIGURE 2-33:** Channel-to-Channel Offset Match vs. Temperature.



FIGURE 2-34: Gain Error vs. Temperature.



**FIGURE 2-35:** Internal Voltage Reference vs. Temperature.



FIGURE 2-36: Internal Voltage Reference vs. Supply Voltage.



FIGURE 2-37: V<sub>REF</sub> Drift Data Histogram Chart.



FIGURE 2-38: Integral Non-Linearity (Dithering Maximum).



**FIGURE 2-39:** Integral Non-Linearity (Dithering Off).



**FIGURE 2-40:** Operating Current vs. MCLK,  $V_{DD} = 3.3V$ .



**FIGURE 2-41:** Operating Current vs. MCLK,  $V_{DD} = 2.7V$ .

| M | Р3 | 9 | 1 |
|---|----|---|---|
|   |    | v |   |

NOTES:

## 3.0 PIN DESCRIPTION

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin No.<br>SSOP | Pin No.<br>QFN | Symbol     | Function                                                                     |
|-----------------|----------------|------------|------------------------------------------------------------------------------|
| 1               | 18             | RESET      | Master Reset Logic Input Pin                                                 |
| 2               | 19             | $DV_DD$    | Digital Power Supply Pin                                                     |
| 3               | 20             | $AV_DD$    | Analog Power Supply Pin                                                      |
| 4               | 1              | CH0+       | Non-Inverting Analog Input Pin for Channel 0                                 |
| 5               | 2              | CH0-       | Inverting Analog Input Pin for Channel 0                                     |
| 6               | 3              | CH1-       | Inverting Analog Input Pin for Channel 1                                     |
| 7               | 4              | CH1+       | Non-Inverting Analog Input Pin for Channel 1                                 |
| 8               | 5              | $A_{GND}$  | Analog Ground Pin, Return Path for internal analog circuitry                 |
| 9               | 6              | REFIN+/OUT | Non-Inverting Voltage Reference Input and Internal Reference Output Pin      |
| 10              | 7              | REFIN-     | Inverting Voltage Reference Input Pin                                        |
| 11              | 8              | $D_GND$    | Digital Ground Pin, Return Path for internal digital circuitry               |
| 12              | 9              | MDAT1      | Modulator Data Output Pin for Channel 1                                      |
| 13              | 10             | MDAT0      | Modulator Data Output Pin for Channel 0                                      |
| 14              | 11             | DR         | Data Ready Signal Output Pin                                                 |
| 15              | 12             | OSC1/CLKI  | Oscillator Crystal Connection Pin or External Clock Input Pin                |
| 16              | 13             | OSC2       | Oscillator Crystal Connection Pin                                            |
| 17              | 14             | CS         | Serial Interface Chip Select Pin                                             |
| 18              | 15             | SCK        | Serial Interface Clock Input Pin                                             |
| 19              | 16             | SDO        | Serial Interface Data Input Pin                                              |
| 20              | 17             | SDI        | Serial Interface Data Input Pin                                              |
| _               | 21             | EP         | Exposed Thermal Pad. Must be connected to A <sub>GND</sub> or left floating. |

# 3.1 Master Reset (RESET)

This pin is active-low and places the entire chip in a Reset state when active.

When  $\overline{RESET} = D_{GND}$ , all registers are reset to their default value, no communication can take place and no clock is distributed inside the part except in the input structure, if MCLK is applied (if idle, no clock is distributed). This state is equivalent to a POR state.

Since the default state of the ADCs is on, the analog power consumption when  $\overline{RESET} = D_{GND}$  is equivalent to  $\overline{RESET} = V_{DD}$ . Only the digital power consumption is largely reduced because this current consumption is essentially dynamic and is reduced drastically when there is no clock running.

All the analog biases are enabled during a Reset so that the part is fully operational just after a RESET rising edge, if the MCLK is applied during the rising edge. If not applied, there is a small time after RESET when the conversion may not be accurate, corresponding to the startup of the charge pump of the input structure.

This input is Schmitt-triggered.

# 3.2 Digital $V_{DD}$ (DV<sub>DD</sub>)

 ${\rm DV_{DD}}$  is the power supply pin for the digital circuitry within the MCP3911. For specified operation, this pin requires appropriate bypass capacitors and should be maintained between 2.7V and 3.6V.

# 3.3 Analog $V_{DD}$ (AV<sub>DD</sub>)

AV<sub>DD</sub> is the power supply pin for the analog circuitry within the MCP3911. For specified operation, this pin requires appropriate bypass capacitors and should be maintained between 2.7V and 3.6V.

# 3.4 ADC Differential Analog inputs (CHn+/CHn-)

The two fully differential analog voltage inputs for the Delta-Sigma ADCs are:

- · CH0 and CH0+
- CH1 and CH1+

The linear and specified region of the channels are dependent on the PGA gain. This region corresponds to a differential voltage range of  $\pm 600$  mV/GAIN with  $V_{REF} = 1.2V$ .

The maximum differential voltage is proportional to the  $V_{REF}$  voltage. The maximum absolute voltage, with respect to  $A_{GND}$ , for each CHn+/- input pin is  $\pm 1V$  with no distortion, and  $\pm 2V$  with no breaking after continuous voltage. This maximum absolute voltage is not proportional to the  $V_{REF}$  voltage.

# 3.5 Analog Ground (A<sub>GND</sub>)

 $A_{GND}$  is the ground connection to internal analog circuitry (see the **Functional Block Diagram**). To ensure accuracy and noise cancellation, this pin must be connected to the same ground as  $D_{GND}$ , preferably with a star connection. If an analog ground plane is available, it is recommended that this pin is tied to this Printed Circuit Board (PCB) plane. This plane should also reference all other analog circuitry in the system.

# 3.6 Non-Inverting Reference Input, Internal Reference Output (REFIN+/OUT)

This pin is the non-inverting side of the differential voltage reference input for both ADCs or the internal voltage reference output.

When VREFEXT = 1, an external voltage reference source can be used and the internal voltage reference is disabled. When using an external differential voltage reference, it should be connected to its  $V_{REF+}$  pin. When using an external single-ended reference, it should be connected to this pin.

When VREFEXT = 0, the internal voltage reference is enabled and connected to this pin through a switch. If used as a voltage source, this voltage reference has a minimal drive capability and thus needs proper buffering and bypass capacitances. A 0.1  $\mu$ F ceramic capacitor is sufficient in most cases.

If the voltage reference is only used as an internal  $V_{REF}$ , adding bypass capacitance on REFIN+/OUT is not necessary for keeping ADC accuracy. If left floating, a minimal 0.1  $\mu F$  ceramic capacitance can be connected to avoid EMI/EMC susceptibility issues due to the antenna created by the REFIN+/OUT pin.

# 3.7 Inverting Reference Input (REFIN-)

This pin is the inverting side of the differential voltage reference input for both ADCs. When using an external differential voltage reference, it should be connected to its  $V_{REF-}$  pin. When using an external single-ended voltage reference or when VREFEXT = 0 (Default) and using the internal voltage reference, this pin should be directly connected to  $A_{GND}$ .

# 3.8 Digital Ground Connection (D<sub>GND</sub>)

 $D_{GND}$  is the ground connection to the internal digital circuitry (see <code>Functional Block Diagram</code>). To ensure optimal accuracy and noise cancellation,  $D_{GND}$  must be connected to the same ground as  $A_{GND}$ , preferably with a star connection. If a digital ground plane is available, it is recommended that this pin is tied to this PCB plane. This plane should also reference all other digital circuitry in the system.

# 3.9 Modulator Data Output Pin for Channel 1 and Channel 0 (MDAT1/MDAT0)

MDAT0 and MDAT1 are the output pins for the modulator serial bitstreams of ADC Channels 0 and 1, respectively. These pins are high impedance when their corresponding MODOUT bit is logic low. When the MODOUT<1:0> is enabled, the modulator bit stream of the corresponding channel is present on the pin and updated at the AMCLK frequency (see Section 5.4 "Modulator Output Block" for a complete description of the modulator outputs). These pins can be directly connected to an MCU or a DSP when a specific digital filtering is needed.

# 3.10 Data Ready Output (DR)

The data ready pin indicates that a new conversion result is ready to be read. The default state of this pin is high when  $\overline{DR}$ \_HIZ = 1 and is high-impedance when  $\overline{DR}$ \_HIZ = 0 (Default). After each conversion is finished, a logic-low pulse takes place on the data ready pin to indicate that the conversion result is ready as an interrupt. This pulse is synchronous with the master clock and has a defined and constant width.

The data ready pin is independent of the SPI interface and acts like an interrupt output. The data ready pin state is not latched and the pulse width (and period) are both determined by the MCLK frequency, over-sampling rate and internal clock pre-scale settings. The DR pulse width is equal to one DMCLK period, and the frequency of the pulses is equal to DRCLK (see Figure 1-3).

Note: This pin should not be left floating when  $\overline{DR}_{HIZ}$  bit is low; a 100 k $\Omega$  pull-up resistor connected to  $\overline{DV}_{DD}$  is recommended.

# 3.11 Oscillator and Master Clock Input Pins (OSC1/CLKI, OSC2)

OSC1/CLKI and OSC2 provide the master clock (MCLK) for the device. When CLKEXT = 0, a resonant crystal or clock source with a similar sinusoidal waveform must be placed across these pins to ensure proper operation. The typical clock frequency specified is 4 MHz. For proper operation and optimizing ADC accuracy, AMCLK should be limited to the maximum frequency defined in Table 5-3 as a function of the BOOST and PGA settings chosen. MCLK can take larger values as long as the prescaler settings (PRE<1:0>) limit AMCLK = MCLK/PRESCALE in the defined range in Table 5-3. For proper operation, appropriate load capacitance should be connected to these pins.

# 3.12 Chip Select (CS)

This pin is the SPI chip select that enables the serial communication. When this pin is high, no communication can take place. A chip select falling edge initiates the serial communication and a chip select rising edge terminates the communication. No communication can take place when  $\overline{\text{CS}}$  is low or when  $\overline{\text{RESET}}$  is low.

This input is Schmitt-triggered.

# 3.13 Serial Data Clock (SCK)

This is the serial clock pin for SPI communication.

Data is clocked into the device on the RISING edge, and out of the device on the FALLING edge of SCK.

The MCP3911 interface is compatible with both SPI 0,0 and 1,1 modes. SPI modes can be changed during a CS high time.

The maximum clock speed specified is 20 MHz.

This input is Schmitt-triggered.

# 3.14 Serial Data Output (SDO)

This is the SPI data output pin. Data is clocked out of the device on the FALLING edge of SCK.

This pin stays high-impedance during the first command byte. It also stays high-impedance during the whole communication for write commands and when  $\overline{\text{CS}}$  pin is high, or when  $\overline{\text{RESET}}$  pin is low. This pin is active only when a read command is processed. Each read is processed by packet of 8 bits.

# 3.15 Serial Data Input (SDI)

This is the SPI data input pin. Data is clocked into the device on the RISING edge of SCK.

When  $\overline{CS}$  is low, this pin is used to communicate with a series of 8-bit commands.

The interface is half-duplex (inputs and outputs do not happen at the same time).

Each communication starts with a chip select falling edge followed by an 8-bit command word entered through the SDI pin. Each command is either a Read or a Write command. Toggling SDI during a Read command has no effect.

This input is Schmitt-triggered.

| M     | Р3 | 9 | 1 | 1 |
|-------|----|---|---|---|
| I V I |    | v |   |   |

NOTES:

# 4.0 TERMINOLOGIES AND FORMULAS

This section defines the terms and formulas used throughout this data sheet. The following terms are defined:

- MCLK Master Clock
- AMCLK Analog Master Clock
- DMCLK Digital Master Clock
- DRCLK Data Rate Clock
- OSR Oversampling Ratio
- Offset Error
- Gain Error
- Integral Non-Linearity Error
- Signal-to-Noise Ratio (SNR)
- Signal-to-Noise Ratio and Distortion (SINAD)
- Total Harmonic Distortion (THD)
- Spurious-Free Dynamic Range (SFDR)
- MCP3911 Delta-Sigma Architecture
- Idle Tones
- Dithering
- Crosstalk
- PSRR
- CMRR
- ADC Reset Mode
- Hard Reset Mode (RESET = DGND)
- ADC Shutdown Mode
- Full Shutdown Mode

## 4.1 MCLK - Master Clock

This is the fastest clock present in the device. This is the frequency of the crystal placed at the OSC1/OSC2 inputs when CLKEXT = 0 or the frequency of the clock input at the OSC1/CLKI when CLKEXT = 1. See Figure 4-1.

# 4.2 AMCLK – Analog Master Clock

This is the clock frequency that is present on the analog portion of the device, after prescaling has occurred via the CONFIG PRE<1:0> register bits. The analog portion includes the PGAs and the two Delta-Sigma modulators.

$$AMCLK = \frac{MCLK}{PRESCALE}$$

TABLE 4-1: MCP3911 OVERSAMPLING RATIO SETTINGS

| Config |       | Analog Master Clock       |  |  |
|--------|-------|---------------------------|--|--|
| PRE    | <1:0> | Prescale                  |  |  |
| 0      | 0     | AMCLK = MCLK/ 1 (default) |  |  |
| 0      | 1     | AMCLK = MCLK/ 2           |  |  |
| 1      | 0     | AMCLK = MCLK/ 4           |  |  |
| 1      | 1     | AMCLK = MCLK/ 8           |  |  |



FIGURE 4-1: Clock Sub-circuitry.

# 4.3 DMCLK - Digital Master Clock

This is the clock frequency that is present on the digital portion of the device after prescaling and division by 4. This is also the sampling frequency, that is the rate at which the modulator outputs are refreshed. Each period of this clock corresponds to one sample and one modulator output. See Figure 4-1.

### **EQUATION 4-1:**

$$DMCLK = \frac{AMCLK}{4} = \frac{MCLK}{4 \times PRESCALE}$$

## 4.4 DRCLK - Data Rate Clock

This is the output data rate, i.e., the rate at which the ADCs output new data. Each new data is signaled by a data ready pulse on the  $\overline{\text{DR}}$  pin.

This data rate is depending on the OSR and the prescaler with the following formula:

### **EQUATION 4-2:**

$$DRCLK = \frac{DMCLK}{OSR} = \frac{AMCLK}{4 \times OSR} = \frac{MCLK}{4 \times OSR \times PRESCALE}$$

Since this is the output data rate and the decimation filter is a SINC (or notch) filter, there is a notch in the filter transfer function at each integer multiple of this rate.

The following table describes the various combinations of OSR and PRESCALE and their associated AMCLK, DMCLK and DRCLK rates.

TABLE 4-2: DEVICE DATA RATES IN FUNCTION OF MCLK, OSR, AND PRESCALE, MCLK = 4 MHz

| PRE<br><1:0> |   | OSR <2:0> |   |   | OSR  | AMCLK  | DMCLK   | DRCLK       | DRCLK<br>(ksps) | SINAD<br>(dB)<br>Note 1 | ENOB<br>from<br>SINAD<br>(bits)<br>Note 1 |
|--------------|---|-----------|---|---|------|--------|---------|-------------|-----------------|-------------------------|-------------------------------------------|
| 1            | 1 | 1         | 1 | 1 | 4096 | MCLK/8 | MCLK/32 | MCLK/131072 | 0.035           | 98                      | 16                                        |
| 1            | 1 | 1         | 1 | 1 | 2048 | MCLK/8 | MCLK/32 | MCLK/65536  | 0.061           | 98                      | 16                                        |
| 1            | 1 | 1         | 1 | 1 | 1024 | MCLK/8 | MCLK/32 | MCLK/32768  | 0.122           | 97                      | 15.8                                      |
| 1            | 1 | 1         | 1 | 1 | 512  | MCLK/8 | MCLK/32 | MCLK/16384  | 0.244           | 96                      | 15.6                                      |
| 1            | 1 | 0         | 1 | 1 | 256  | MCLK/8 | MCLK/32 | MCLK/8192   | 0.488           | 95                      | 15.5                                      |
| 1            | 1 | 0         | 1 | 0 | 128  | MCLK/8 | MCLK/32 | MCLK/4096   | 0.976           | 90                      | 14.7                                      |
| 1            | 1 | 0         | 0 | 1 | 64   | MCLK/8 | MCLK/32 | MCLK/2048   | 1.95            | 83                      | 13.5                                      |
| 1            | 1 | 0         | 0 | 0 | 32   | MCLK/8 | MCLK/32 | MCLK/1024   | 3.9             | 70                      | 11.3                                      |
| 1            | 0 | 1         | 1 | 1 | 4096 | MCLK/4 | MCLK/16 | MCLK/65536  | 0.061           | 98                      | 16                                        |
| 1            | 0 | 1         | 1 | 1 | 2048 | MCLK/4 | MCLK/16 | MCLK/32768  | 0.122           | 98                      | 16                                        |
| 1            | 0 | 1         | 1 | 1 | 1024 | MCLK/4 | MCLK/16 | MCLK/16384  | 0.244           | 97                      | 15.8                                      |
| 1            | 0 | 1         | 1 | 1 | 512  | MCLK/4 | MCLK/16 | MCLK/8192   | 0.488           | 96                      | 15.6                                      |
| 1            | 0 | 0         | 1 | 1 | 256  | MCLK/4 | MCLK/16 | MCLK/4096   | 0.976           | 95                      | 15.5                                      |
| 1            | 0 | 0         | 1 | 0 | 128  | MCLK/4 | MCLK/16 | MCLK/2048   | 1.95            | 90                      | 14.7                                      |
| 1            | 0 | 0         | 0 | 1 | 64   | MCLK/4 | MCLK/16 | MCLK/1024   | 3.9             | 83                      | 13.5                                      |
| 1            | 0 | 0         | 0 | 0 | 32   | MCLK/4 | MCLK/16 | MCLK/512    | 7.8125          | 70                      | 11.3                                      |
| 0            | 1 | 1         | 1 | 1 | 4096 | MCLK/2 | MCLK/8  | MCLK/32768  | 0.122           | 98                      | 16                                        |
| 0            | 1 | 1         | 1 | 1 | 2048 | MCLK/2 | MCLK/8  | MCLK/16384  | 0.244           | 98                      | 16                                        |
| 0            | 1 | 1         | 1 | 1 | 1024 | MCLK/2 | MCLK/8  | MCLK/8192   | 0.488           | 97                      | 15.8                                      |
| 0            | 1 | 1         | 1 | 1 | 512  | MCLK/2 | MCLK/8  | MCLK/4096   | 0.976           | 96                      | 15.6                                      |
| 0            | 1 | 0         | 1 | 1 | 256  | MCLK/2 | MCLK/8  | MCLK/2048   | 1.95            | 95                      | 15.5                                      |
| 0            | 1 | 0         | 1 | 0 | 128  | MCLK/2 | MCLK/8  | MCLK/1024   | 3.9             | 90                      | 14.7                                      |
| 0            | 1 | 0         | 0 | 1 | 64   | MCLK/2 | MCLK/8  | MCLK/512    | 7.8125          | 83                      | 13.5                                      |
| 0            | 1 | 0         | 0 | 0 | 32   | MCLK/2 | MCLK/8  | MCLK/256    | 15.625          | 70                      | 11.3                                      |
| 0            | 0 | 1         | 1 | 1 | 4096 | MCLK   | MCLK/4  | MCLK/16384  | 0.244           | 98                      | 16                                        |
| 0            | 0 | 1         | 1 | 0 | 2048 | MCLK   | MCLK/4  | MCLK/8192   | 0.488           | 98                      | 16                                        |
| 0            | 0 | 1         | 0 | 1 | 1024 | MCLK   | MCLK/4  | MCLK/4096   | 0.976           | 97                      | 15.8                                      |
| 0            | 0 | 1         | 0 | 0 | 512  | MCLK   | MCLK/4  | MCLK/2048   | 1.95            | 96                      | 15.6                                      |
| 0            | 0 | 0         | 1 | 1 | 256  | MCLK   | MCLK/4  | MCLK/1024   | 3.9             | 95                      | 15.5                                      |
| 0            | 0 | 0         | 1 | 0 | 128  | MCLK   | MCLK/4  | MCLK/512    | 7.8125          | 90                      | 14.7                                      |
| 0            | 0 | 0         | 0 | 1 | 64   | MCLK   | MCLK/4  | MCLK/256    | 15.625          | 83                      | 13.5                                      |
| 0            | 0 | 0         | 0 | 0 | 32   | MCLK   | MCLK/4  | MCLK/128    | 31.25           | 70                      | 11.3                                      |

**Note 1:** For OSR = 32 and 64, DITHER = None. For OSR = 128 and higher, DITHER = Maximum. The SINAD values are given from GAIN = 1.

# 4.5 OSR – Oversampling Ratio

This is the ratio of the sampling frequency to the output data rate. OSR = DMCLK/DRCLK. The default OSR is 256 or with MCLK = 4 MHz, PRESCALE = 1, AMCLK = 4 MHz,  $f_S$  = 1 MHz,  $f_D$  = 3.90625 ksps. The following bits in the CONFIG register are used to change the oversampling ratio (OSR).

TABLE 4-3: MCP3911 OVERSAMPLING RATIO SETTINGS

|   | Config  |   | Oversampling Ratio |  |  |
|---|---------|---|--------------------|--|--|
| ( | OSR<2:0 | > | OSR                |  |  |
| 0 | 0       | 0 | 32                 |  |  |
| 0 | 0       | 1 | 64                 |  |  |
| 0 | 1       | 0 | 128                |  |  |
| 0 | 1       | 1 | 256 (DEFAULT)      |  |  |
| 1 | 0       | 0 | 512                |  |  |
| 1 | 0       | 1 | 1024               |  |  |
| 1 | 1       | 0 | 2048               |  |  |
| 1 | 1       | 1 | 4096               |  |  |

## 4.6 Offset Error

This is the error induced by the ADC when the inputs are shorted together ( $V_{IN}$  = 0V). The specification incorporates both PGA and ADC offset contributions. This error varies with PGA and OSR settings. The offset is different on each channel and varies from chip to chip. The offset is specified in  $\mu$ V. The offset error can be digitally compensated independently on each channel through the OFFCAL registers with a 24-bit calibration word.

The offset on the MCP3911 has a low temperature coefficient (see **Section 2.0**, **Typical Performance Curves** for more information, see Figure 2-33).

### 4.7 Gain Error

This is the error induced by the ADC on the slope of the transfer function. It is the deviation expressed in percentage (%) compared to the ideal transfer function defined by Equation 5-3. The specification incorporates both PGA and ADC gain error contributions but not the  $V_{REF}$  contribution (it is measured with an external  $V_{REF}$ ).

This error varies with PGA and OSR settings. The gain error can be digitally compensated independently on each channel through the GAINCAL registers with a 24-bit calibration word.

The gain error on the MCP3911 has a low temperature coefficient. For more information, see Figure 2-34.

# 4.11 Total Harmonic Distortion (THD)

The total harmonic distortion is the ratio of the output

## 4.8 Integral Non-Linearity Error

Integral non-linearity error is the maximum deviation of an ADC transition point from the corresponding point of an ideal transfer function, with the offset and gain errors removed or with the end points equal to zero.

It is the maximum remaining error after the calibration of offset and gain errors for a DC input signal.

# 4.9 Signal-to-Noise Ratio (SNR)

For the MCP3911 ADCs, the signal-to-noise ratio is a ratio of the output fundamental signal power to the noise power (not including the harmonics of the signal), when the input is a sinewave at a predetermined frequency. It is measured in dB. Usually, only the maximum signal-to-noise ratio is specified. The SNR figure depends mainly on the OSR and DITHER settings of the device.

## **EQUATION 4-3: SIGNAL-TO-NOISE RATIO**

$$SNR(dB) = 10log\left(\frac{SignalPower}{NoisePower}\right)$$

# 4.10 Signal-to-Noise Ratio and Distortion (SINAD)

The most important figure of merit for the analog performance of the ADCs present on the MCP3911 is the Signal-to-Noise and Distortion (SINAD) specification.

Signal-to-noise and distortion ratio is similar to signal-to-noise ratio, with the exception that you must include the harmonics power in the noise power calculation. The SINAD specification depends mainly on the OSR and DITHER settings.

# **EQUATION 4-4: SINAD EQUATION**

$$SINAD(dB) = 10log\left(\frac{SignalPower}{Noise + HarmonicsPower}\right)$$

The calculated combination of SNR and THD per the following formula also yields SINAD:

# EQUATION 4-5: SINAD, THD, AND SNR RELATIONSHIP

$$SINAD(dB) = 10log \left[ 10^{\left(\frac{SNR}{10}\right)} + 10^{\left(\frac{-THD}{10}\right)} \right]$$

harmonics power to the fundamental signal power for a sinewave input and is defined by Equation 4-6.