# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# Міскоснір МСР6281/1R/2/3/4/5

# 450 µA, 5 MHz Rail-to-Rail Op Amp

### Features

- Gain Bandwidth Product: 5 MHz (typical)
- Supply Current: I<sub>Q</sub> = 450 μA (typical)
- Supply Voltage: 2.2V to 6.0V
- Rail-to-Rail Input/Output
- Extended Temperature Range: -40°C to +125°C
- · Available in Single, Dual, and Quad Packages
- Single with CS (**MCP6283**)
- Dual with  $\overline{CS}$  (**MCP6285**)

#### **Applications**

- Automotive
- · Portable Equipment
- Photodiode Amplifier
- Analog Filters
- Notebooks and PDAs
- Battery-Powered Systems

#### **Design Aids**

- SPICE Macro Models
- FilterLab<sup>®</sup> Software
- Mindi™ Circuit Designer & Simulator
- MAPS (Microchip Advanced Part Selector)
- · Analog Demonstration and Evaluation Boards
- Application Notes

#### Package Types

# Description

The Microchip Technology Inc. MCP6281/1R/2/3/4/5 family of operational amplifiers (op amps) provide wide bandwidth for the current. This family has a 5 MHz Gain Bandwidth Product (GBWP) and a 65° phase margin. This family also operates from a single supply voltage as low as 2.2V, while drawing 450  $\mu$ A (typical) quiescent current. Additionally, the MCP6281/1R/2/3/4/5 supports rail-to-rail input and output swing, with a common mode input voltage range of V<sub>DD</sub> + 300 mV to V<sub>SS</sub> – 300 mV. This family of operational amplifiers is designed with Microchip's advanced CMOS process.

The MCP6285 has a Chip Select  $(\overline{CS})$  input for dual op amps in an 8-pin package. This device is manufactured by cascading the two op amps (the output of op amp A connected to the non-inverting input of op amp B). The  $\overline{CS}$  input puts the device in Low-power mode.

The MCP6281/1R/2/3/4/5 family operates over the Extended Temperature Range of -40°C to +125°C. It also has a power supply range of 2.2V to 6.0V.



# 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| Current at Input Pins±2 mA                                                |
|---------------------------------------------------------------------------|
| •                                                                         |
| Analog Inputs (V_IN+, V_IN-) $\dagger \dagger$ V_SS – 1.0V to V_DD + 1.0V |
| All Other Inputs and Outputs $V_{SS}$ – 0.3V to $V_{DD}$ + 0.3V           |
| Difference Input Voltage $ V_{\text{DD}} - V_{\text{SS}} $                |
| Output Short Circuit CurrentContinuous                                    |
| Current at Output and Supply Pins±30 mA                                   |
| Storage Temperature65°C to +150°C                                         |
| Maximum Junction Temperature (T <sub>J</sub> )+150°C                      |
| ESD Protection On All Pins (HBM; MM) $\geq$ 4 kV; 400V                    |

**†** Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**††** See Section 4.1.2 "Input Voltage and Current Limits".

# DC ELECTRICAL SPECIFICATIONS

**Electrical Characteristics**: Unless otherwise in<u>dica</u>ted,  $T_A = +25$  C,  $V_{DD} = +2.2V$  to +5.5V,  $V_{SS} = GND$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_{CM} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $\overline{CS}$  is tied low. (refer to Figure 1-2 and Figure 1-3).

| Parameters                                     | Sym                               | Min                  | Тур                  | Max            | Units | Conditions                                                                      |
|------------------------------------------------|-----------------------------------|----------------------|----------------------|----------------|-------|---------------------------------------------------------------------------------|
| Input Offset                                   |                                   |                      |                      |                |       |                                                                                 |
| Input Offset Voltage                           | V <sub>OS</sub>                   | -3.0                 | _                    | +3.0           | mV    | V <sub>CM</sub> = V <sub>SS</sub> (Note 1)                                      |
| Input Offset Voltage<br>(Extended Temperature) | V <sub>OS</sub>                   | -5.0                 | _                    | +5.0           | mV    | T <sub>A</sub> = -40°C to +125°C,<br>V <sub>CM</sub> = V <sub>SS</sub> (Note 1) |
| Input Offset Temperature Drift                 | $\Delta V_{OS} / \Delta T_A$      |                      | ±1.7                 | _              | μV/°C | T <sub>A</sub> = -40°C to +125°C,<br>V <sub>CM</sub> = V <sub>SS</sub> (Note 1) |
| Power Supply Rejection Ratio                   | PSRR                              | 70                   | 90                   | —              | dB    | V <sub>CM</sub> = V <sub>SS</sub> (Note 1)                                      |
| Input Bias, Input Offset Current and Im        | pedance                           |                      |                      |                |       |                                                                                 |
| Input Bias Current                             | I <sub>B</sub>                    | _                    | ±1.0                 | —              | pА    | Note 2                                                                          |
| At Temperature                                 | Ι <sub>Β</sub>                    | —                    | 50                   | 200            | pА    | T <sub>A</sub> = +85°C (Note 2)                                                 |
| At Temperature                                 | Ι <sub>Β</sub>                    | —                    | 2                    | 5              | nA    | T <sub>A</sub> = +125°C (Note 2)                                                |
| Input Offset Current                           | I <sub>OS</sub>                   | _                    | ±1.0                 | _              | pА    | Note 3                                                                          |
| Common Mode Input Impedance                    | Z <sub>CM</sub>                   | —                    | 10 <sup>13</sup>   6 | —              | Ω  pF | Note 3                                                                          |
| Differential Input Impedance                   | Z <sub>DIFF</sub>                 | —                    | 10 <sup>13</sup>   3 | —              | Ω  pF | Note 3                                                                          |
| Common Mode (Note 4)                           |                                   |                      |                      |                |       |                                                                                 |
| Common Mode Input Range                        | V <sub>CMR</sub>                  | $V_{SS} - 0.3$       |                      | $V_{DD} + 0.3$ | V     |                                                                                 |
| Common Mode Rejection Ratio                    | CMRR                              | 70                   | 85                   | _              | dB    | $V_{CM}$ = -0.3V to 2.5V, $V_{DD}$ = 5V                                         |
| Common Mode Rejection Ratio                    | CMRR                              | 65                   | 80                   | _              | dB    | $V_{CM}$ = -0.3V to 5.3V, $V_{DD}$ = 5V                                         |
| Open-Loop Gain                                 |                                   |                      |                      |                |       |                                                                                 |
| DC Open-Loop Gain (Large Signal)               | A <sub>OL</sub>                   | 90                   | 110                  | —              | dB    | $V_{OUT} = 0.2V$ to $V_{DD} - 0.2V$ ,<br>$V_{CM} = V_{SS}$ (Note 1)             |
| Output                                         |                                   |                      |                      |                |       |                                                                                 |
| Maximum Output Voltage Swing                   | V <sub>OL</sub> , V <sub>OH</sub> | V <sub>SS</sub> + 15 |                      | $V_{DD} - 15$  | mV    | 0.5V input overdrive                                                            |
| Output Short Circuit Current                   | I <sub>SC</sub>                   | —                    | ±25                  | —              | mA    |                                                                                 |
| Power Supply                                   |                                   |                      |                      |                |       |                                                                                 |
| Supply Voltage                                 | V <sub>DD</sub>                   | 2.2                  |                      | 6.0            | V     | (Note 5)                                                                        |
| Quiescent Current per Amplifier                | Ι <sub>Q</sub>                    | 300                  | 450                  | 570            | μA    | I <sub>O</sub> = 0                                                              |

Note 1: The MCP6285's V<sub>CM</sub> for op amp B (pins V<sub>OUTA</sub>/V<sub>INB</sub>+ and V<sub>INB</sub>-) is V<sub>SS</sub> + 100 mV.

2: The current at the MCP6285's  $V_{INB}$ - pin is specified by I<sub>B</sub> only.

3: This specification does not apply to the MCP6285's  $V_{OUTA}/V_{INB}$ + pin.

**4:** The MCP6285's V<sub>INB</sub>- pin (op amp B) has a common mode range (V<sub>CMR</sub>) of V<sub>SS</sub> + 100 mV to V<sub>DD</sub> - 100 mV. The MCP6285's V<sub>OUTA</sub>/V<sub>INB</sub>+ pin (op amp B) has a voltage range specified by V<sub>OH</sub> and V<sub>OL</sub>.

5: All parts with date codes November 2007 and later have been screened to ensure operation at  $V_{DD}$  = 6.0V. However, the other minimum and maximum specifications are measured at 2.4V and/or 5.5V.

# AC ELECTRICAL SPECIFICATIONS

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $T_A = \pm 25^{\circ}C$ , $V_{DD} = \pm 2.2V$ to $\pm 5.5V$ , $V_{SS} = GND$ , $V_{OUT} \approx V_{DD}/2$ , $V_{CM} = V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 10 \text{ k}\Omega$ to $V_L$ , $C_L = 60 \text{ pF}$ and $\overline{CS}$ is tied low. (refer to Figure 1-2 and Figure 1-3). |                 |     |     |     |                   |                     |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|-------------------|---------------------|--|--|--|
| Parameters                                                                                                                                                                                                                                                                                                                                             | Sym             | Min | Тур | Max | Units             | Conditions          |  |  |  |
| AC Response                                                                                                                                                                                                                                                                                                                                            |                 |     |     |     |                   |                     |  |  |  |
| Gain Bandwidth Product                                                                                                                                                                                                                                                                                                                                 | GBWP            | _   | 5.0 | _   | MHz               |                     |  |  |  |
| Phase Margin at Unity-Gain                                                                                                                                                                                                                                                                                                                             | PM              | —   | 65  | —   | 0                 | G = +1 V/V          |  |  |  |
| Slew Rate                                                                                                                                                                                                                                                                                                                                              | SR              | —   | 2.5 | —   | V/µs              |                     |  |  |  |
| Noise                                                                                                                                                                                                                                                                                                                                                  |                 |     |     |     |                   |                     |  |  |  |
| Input Noise Voltage                                                                                                                                                                                                                                                                                                                                    | E <sub>ni</sub> | —   | 5.2 | -   | μV <sub>P-P</sub> | f = 0.1 Hz to 10 Hz |  |  |  |
| Input Noise Voltage Density                                                                                                                                                                                                                                                                                                                            | e <sub>ni</sub> | —   | 16  | —   | nV/√Hz            | f = 1 kHz           |  |  |  |
| Input Noise Current Density                                                                                                                                                                                                                                                                                                                            | i <sub>ni</sub> | _   | 3   | _   | fA/√Hz            | f = 1 kHz           |  |  |  |

# MCP6283/MCP6285 CHIP SELECT (CS) SPECIFICATIONS

**Electrical Characteristics:** Unless otherwise indicated,  $T_A = \pm 25^{\circ}C$ ,  $V_{DD} = \pm 2.2V$  to  $\pm 5.5V$ ,  $V_{SS} = GND$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_{CM} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$  and  $\overline{CS}$  is tied low. (refer to Figure 1-2 and Figure 1-3).

| Parameters                                        | Sym               | Min                 | Тур  | Max                 | Units | Conditions                                                                                                                                                                                                                                                                                       |  |  |
|---------------------------------------------------|-------------------|---------------------|------|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CS Low Specifications                             |                   |                     |      |                     |       |                                                                                                                                                                                                                                                                                                  |  |  |
| CS Logic Threshold, Low                           | V <sub>IL</sub>   | V <sub>SS</sub>     | —    | 0.2 V <sub>DD</sub> | V     |                                                                                                                                                                                                                                                                                                  |  |  |
| CS Input Current, Low                             | I <sub>CSL</sub>  | —                   | 0.01 | —                   | μA    | $\overline{\text{CS}} = \text{V}_{\text{SS}}$                                                                                                                                                                                                                                                    |  |  |
| CS High Specifications                            |                   |                     |      |                     |       |                                                                                                                                                                                                                                                                                                  |  |  |
| CS Logic Threshold, High                          | V <sub>IH</sub>   | 0.8 V <sub>DD</sub> | _    | V <sub>DD</sub>     | V     |                                                                                                                                                                                                                                                                                                  |  |  |
| CS Input Current, High                            | I <sub>CSH</sub>  | —                   | 0.7  | 2                   | μA    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                                                                                                                                                                                                                                                    |  |  |
| GND Current per Amplifier                         | I <sub>SS</sub>   | —                   | -0.7 | —                   | μA    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                                                                                                                                                                                                                                                    |  |  |
| Amplifier Output Leakage                          | —                 | —                   | 0.01 | —                   | μA    | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                                                                                                                                                                                                                                                    |  |  |
| Dynamic Specifications (Note 1)                   |                   |                     |      |                     |       |                                                                                                                                                                                                                                                                                                  |  |  |
| CS Low to Valid Amplifier<br>Output, Turn-on Time | t <sub>ON</sub>   | _                   | 4    | 10                  | μs    | $\label{eq:cs} \begin{split} \overline{CS} \; & \text{Low} \leq 0.2 \; \text{V}_{\text{DD}}, \; \text{G} = +1 \; \text{V/V}, \\ & \text{V}_{\text{IN}} = \text{V}_{\text{DD}}/2, \; \text{V}_{\text{OUT}} = 0.9 \; \text{V}_{\text{DD}}/2, \\ & \text{V}_{\text{DD}} = 5.0 \text{V} \end{split}$ |  |  |
| CS High to Amplifier Output High-Z                | t <sub>OFF</sub>  | —                   | 0.01 | —                   | μs    | $\label{eq:constraint} \begin{split} \overline{CS} \; & \text{High} \geq 0.8 \; \text{V}_{DD},  G = +1 \; \text{V/V}, \\ & \text{V}_{IN} = \text{V}_{DD}/2, \; \text{V}_{OUT} = 0.1 \; \text{V}_{DD}/2 \end{split}$                                                                              |  |  |
| Hysteresis                                        | V <sub>HYST</sub> | —                   | 0.6  | _                   | V     | $V_{DD} = 5V$                                                                                                                                                                                                                                                                                    |  |  |

Note 1: The input condition  $(V_{IN})$  specified applies to both op amp A and B of the MCP6285. The dynamic specification is tested at the output of op amp B  $(V_{OUTB})$ .



**FIGURE 1-1:** Timing Diagram for the Chip Select (CS) pin on the MCP6283 and MCP6285.

# **TEMPERATURE SPECIFICATIONS**

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $V_{DD}$ = +2.2V to +5.5V and $V_{SS}$ = GND. |                |     |     |      |       |            |  |  |  |
|--------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|-------|------------|--|--|--|
| Parameters                                                                                                   | Sym            | Min | Тур | Max  | Units | Conditions |  |  |  |
| Temperature Ranges                                                                                           |                |     |     |      |       |            |  |  |  |
| Operating Temperature Range                                                                                  | T <sub>A</sub> | -40 | _   | +125 | °C    | Note       |  |  |  |
| Storage Temperature Range                                                                                    | Τ <sub>Α</sub> | -65 | _   | +150 | °C    |            |  |  |  |
| Thermal Package Resistances                                                                                  |                |     |     |      |       |            |  |  |  |
| Thermal Resistance, 5L-SOT-23                                                                                | $\theta_{JA}$  | _   | 256 | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 6L-SOT-23                                                                                | $\theta_{JA}$  | _   | 230 | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 8L-PDIP                                                                                  | $\theta_{JA}$  | _   | 85  | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 8L-SOIC                                                                                  | $\theta_{JA}$  | _   | 163 | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 8L-MSOP                                                                                  | $\theta_{JA}$  | _   | 206 | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 14L-PDIP                                                                                 | $\theta_{JA}$  | _   | 70  | —    | °C/W  |            |  |  |  |
| Thermal Resistance, 14L-SOIC                                                                                 | $\theta_{JA}$  | _   | 120 | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 14L-TSSOP                                                                                | $\theta_{JA}$  | _   | 100 | —    | °C/W  |            |  |  |  |

Note: The Junction Temperature (T<sub>J</sub>) must not exceed the Absolute Maximum specification of +150°C.

# 1.1 Test Circuits

The test circuits used for the DC and AC tests are shown in Figure 1-2 and Figure 1-2. The bypass capacitors are laid out according to the rules discussed in **Section 4.6 "Supply Bypass"**.



FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions.



FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions.

# 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +2.2V$  to +6.0V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$ ,  $C_L = 60 \text{ pF}$  and  $\overline{CS}$  is tied low.



FIGURE 2-1:

Input Offset Voltage.



**FIGURE 2-2:** Input Bias Current at  $T_A = +85$  °C.



**FIGURE 2-3:** Input Offset Voltage vs. Common Mode Input Voltage at  $V_{DD} = 2.2V$ .



FIGURE 2-4:

Input Offset Voltage Drift.



**FIGURE 2-5:** Input Bias Current at  $T_A = +125 \ ^{\circ}C.$ 



**FIGURE 2-6:** Input Offset Voltage vs. Common Mode Input Voltage at  $V_{DD} = 5.5V$ .



FIGURE 2-7: Input Offset Voltage vs. Output Voltage.



FIGURE 2-8: CMRR, PSRR vs. Frequency.



**FIGURE 2-9:** Input Bias, Offset Currents vs. Common Mode Input Voltage at  $T_A = +85^{\circ}C$ .



FIGURE 2-10: Input Bias, Input Offset Currents vs. Ambient Temperature.



*FIGURE 2-11:* CMRR, PSRR vs. Ambient Temperature.



**FIGURE 2-12:** Input Bias, Offset Currents vs. Common Mode Input Voltage at  $T_A = +125$  °C.



FIGURE 2-13: Quiescent Current vs. Power Supply Voltage.



FIGURE 2-14: Open-Loop Gain, Phase vs. Frequency.



FIGURE 2-15: Maximum Output Voltage Swing vs. Frequency.



FIGURE 2-16: Output Voltage Headroom vs. Output Current Magnitude.



**FIGURE 2-17:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.



FIGURE 2-18:Slew Rate vs. AmbientTemperature.



FIGURE 2-19: Input Noise Voltage Density vs. Frequency.



FIGURE 2-20: Output Short Circuit Current vs. Power Supply Voltage.



**FIGURE 2-21:** Quiescent Current vs. Chip Select (CS) Voltage at  $V_{DD} = 2.2V$ (MCP6283 and MCP6285 only).



FIGURE 2-22: Input Noise Voltage Density vs. Common Mode Input Voltage at 1 kHz.



FIGURE 2-23: Channel-to-Channel Separation vs. Frequency (MCP6282 and MCP6284 only).



**FIGURE 2-24:** Quiescent Current vs. Chip Select (CS) Voltage at  $V_{DD} = 5.5V$ (MCP6283 and MCP6285 only).



FIGURE 2-25: Large-Pulse Response.





*FIGURE 2-26:* Small-Signal, Non-inverting Pulse Response.



**FIGURE 2-27:** Chip Select  $(\overline{CS})$  to Amplifier Output Response Time at  $V_{DD} = 2.2V$ (MCP6283 and MCP6285 only).



FIGURE 2-28: Large-Signal, Inverting Pulse Response.



FIGURE 2-29: Pulse Response.

Small-Signal, Inverting



**FIGURE 2-30:** Chip Select ( $\overline{CS}$ ) to Amplifier Output Response Time at  $V_{DD} = 5.5V$ (MCP6283 and MCP6285 only).



**FIGURE 2-31:** Measured Input Current vs. Input Voltage (below  $V_{SS}$ ).



FIGURE 2-32: The MCP6281/1R/2/3/4/5 Show No Phase Reversal.

# 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1 (single op amps) and Table 3-2 (dual and quad op amps).

| TABLE 3-1: | PIN FUN | CTION TAB | LE FOR SINGLE | OP AMPS | 5 |
|------------|---------|-----------|---------------|---------|---|
|            |         |           |               |         |   |

| MCP6                | 281      | MCP6281R | MCP6                | 283      |                   |                        |
|---------------------|----------|----------|---------------------|----------|-------------------|------------------------|
| PDIP, SOIC,<br>MSOP | SOT-23-5 | SOT-23-5 | PDIP, SOIC,<br>MSOP | SOT-23-6 | Symbol            | Description            |
| 6                   | 1        | 1        | 6                   | 1        | V <sub>OUT</sub>  | Analog Output          |
| 2                   | 4        | 4        | 2                   | 4        | V <sub>IN</sub> - | Inverting Input        |
| 3                   | 3        | 3        | 3                   | 3        | V <sub>IN</sub> + | Non-inverting Input    |
| 7                   | 5        | 2        | 7                   | 6        | V <sub>DD</sub>   | Positive Power Supply  |
| 4                   | 2        | 5        | 4                   | 2        | V <sub>SS</sub>   | Negative Power Supply  |
| —                   | _        | —        | 8                   | 5        | CS                | Chip Select            |
| 1,5,8               | _        | _        | 1,5                 | _        | NC                | No Internal Connection |

#### TABLE 3-2: PIN FUNCTION TABLE FOR DUAL AND QUAD OP AMPS

| MCP6282          | MCP6284           | MCP6285          | Symbol              | Description                    |
|------------------|-------------------|------------------|---------------------|--------------------------------|
| PDIP, SOIC, MSOP | PDIP, SOIC, TSSOP | PDIP, SOIC, MSOP | Symbol              | Description                    |
| 1                | 1                 | —                | V <sub>OUTA</sub>   | Analog Output (op amp A)       |
| 2                | 2                 | 2                | V <sub>INA</sub> -  | Inverting Input (op amp A)     |
| 3                | 3                 | 3                | V <sub>INA</sub> +  | Non-inverting Input (op amp A) |
| 8                | 4                 | 8                | V <sub>DD</sub>     | Positive Power Supply          |
| 5                | 5                 | —                | V <sub>INB</sub> +  | Non-inverting Input (op amp B) |
| 6                | 6                 | 6                | V <sub>INB</sub> –  | Inverting Input (op amp B)     |
| 7                | 7                 | 7                | V <sub>OUTB</sub>   | Analog Output (op amp B)       |
| —                | 8                 | —                | V <sub>OUTC</sub>   | Analog Output (op amp C)       |
| —                | 9                 | —                | V <sub>INC</sub> -  | Inverting Input (op amp C)     |
| —                | 10                | —                | V <sub>INC</sub> +  | Non-inverting Input (op amp C) |
| 4                | 11                | 4                | V <sub>SS</sub>     | Negative Power Supply          |
| —                | 12                | —                | V <sub>IND</sub> +  | Non-inverting Input (op amp D) |
| —                | 13                | —                | V <sub>IND</sub> -  | Inverting Input (op amp D)     |
| —                | 14                | —                | V <sub>OUTD</sub>   | Analog Output (op amp D)       |
| —                | —                 | 1                | V <sub>OUTA</sub> / | Analog Output (op amp A)/Non-  |
|                  |                   |                  | V <sub>INB</sub> +  | inverting Input (op amp B)     |
| —                | —                 | 5                | CS                  | Chip Select                    |

# 3.1 Analog Outputs

The output pins are low-impedance voltage sources.

#### 3.2 Analog Inputs

The non-inverting and inverting inputs are high-impedance CMOS inputs with low bias currents.

### 3.3 MCP6285's V<sub>OUTA</sub>/V<sub>INB</sub>+ Pin

For the MCP6285 only, the output of op amp A is connected directly to the non-inverting input of op amp B; this is the  $V_{OUTA}/V_{INB}$ + pin. This connection makes it possible to provide a Chip Select pin for duals in 8-pin packages.

# 3.4 Chip Select Digital Input (CS)

This is a CMOS, Schmitt-triggered input that places the part into a low-power mode of operation.

#### 3.5 Power Supply Pins

The positive power supply  $(V_{DD})$  is 2.2V to 6.0V higher than the negative power supply  $(V_{SS})$ . For normal operation, the other pins are between  $V_{SS}$  and  $V_{DD}$ .

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need bypass capacitors.

# 4.0 APPLICATION INFORMATION

The MCP6281/1R/2/3/4/5 family of op amps is manufactured using Microchip's state-of-the-art CMOS process. This family is specifically designed for lowcost, low-power and general purpose applications. The low supply voltage, low quiescent current and wide bandwidth makes the MCP6281/1R/2/3/4/5 ideal for battery-powered applications.

### 4.1 Rail-to-Rail Inputs

#### 4.1.1 PHASE REVERSAL

The MCP6281/1R/2/3/4/5 op amp is designed to prevent phase reversal when the input pins exceed the supply voltages. Figure 2-32 shows the input voltage exceeding the supply voltage without any phase reversal.

# 4.1.2 INPUT VOLTAGE AND CURRENT LIMITS

The ESD protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors, and to minimize input bias current ( $I_B$ ). The input ESD diodes clamp the inputs when they try to go more than one diode drop below  $V_{SS}$ . They also clamp any voltages that go too far above  $V_{DD}$ ; their breakdown voltage is high enough to allow normal operation, and low enough to bypass quick ESD events within the specified limits.



FIGURE 4-1: Simplified Analog Input ESD Structures.

In order to prevent damage and/or improper operation of these op amps, the circuit they are in must limit the currents and voltages at the V<sub>IN</sub>+ and V<sub>IN</sub>- pins (see **Absolute Maximum Ratings †** at the beginning of **Section 1.0 "Electrical Characteristics"**). Figure 4-2 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) from going too far below ground, and the resistors R<sub>1</sub> and R<sub>2</sub> limit the possible current drawn out of the input pins. Diodes D<sub>1</sub> and D<sub>2</sub> prevent the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) from going too far above

 $V_{DD}$ , and dump any currents onto  $V_{DD}$ . When implemented as shown, resistors  $R_1$  and  $R_2$  also limit the current through  $D_1$  and  $D_2$ .



FIGURE 4-2: Protecting the Analog Inputs.

It is also possible to connect the diodes to the left of resistors R<sub>1</sub> and R<sub>2</sub>. In this case, current through the diodes D<sub>1</sub> and D<sub>2</sub> needs to be limited by some other mechanism. The resistors then serve as in-rush current limiters; the DC current into the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) should be very small.

A significant amount of current can flow out of the inputs when the common mode voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ); see Figure 2-31. Applications that are high impedance may need to limit the usable voltage range.

#### 4.1.3 NORMAL OPERATION

The input stage of the MCP6281/1R/2/3/4/5 op amps use two differential CMOS input stages in parallel. One operates at low common mode input voltage (V<sub>CM</sub>), while the other operates at high V<sub>CM</sub>. With this topology, the device operates with V<sub>CM</sub> up to 0.3V above V<sub>DD</sub> and 0.3V below V<sub>SS</sub>.

There is a transition in input behavior as  $V_{CM}$  is changed. It occurs when  $V_{CM}$  is near  $V_{DD}-1.2V$  (see Figure 2-3 and Figure 2-6). For the best distortion performance with non-inverting gains, avoid these regions of operation.

#### 4.2 Rail-to-Rail Output

The output voltage range of the MCP6281/1R/2/3/4/5 op amp is V<sub>DD</sub> – 15 mV (min.) and V<sub>SS</sub> + 15 mV (max.) when R<sub>L</sub> = 10 k $\Omega$  is connected to V<sub>DD</sub>/2 and V<sub>DD</sub> = 5.5V. Refer to Figure 2-16 for more information.

#### 4.3 Capacitive Loads

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. A unity-gain buffer (G = +1) is the most sensitive to capacitive loads, though all gains show the same general behavior.

When driving large capacitive loads with these op amps (e.g., > 100 pF when G = +1), a small series resistor at the output (R<sub>ISO</sub> in Figure 4-3) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will generally be lower than the bandwidth with no capacitive load.



**FIGURE 4-3:** Output Resistor, R<sub>ISO</sub> stabilizes large capacitive loads.

Figure 4-4 gives recommended  $R_{ISO}$  values for different capacitive loads and gains. The x-axis is the normalized load capacitance ( $C_L/G_N$ ), where  $G_N$  is the circuit's noise gain. For non-inverting gains,  $G_N$  and the Signal Gain are equal. For inverting gains,  $G_N$  is 1+|Signal Gain| (e.g., -1 V/V gives  $G_N = +2 V/V$ ).



**FIGURE 4-4:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

After selecting  $R_{ISO}$  for your circuit, double-check the resulting frequency response peaking and step response overshoot. Modify  $R_{ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP6281/1R/2/3/4/5 SPICE macro model are helpful.

# 4.4 MCP628X Chip Select (CS)

The MCP6283 and MCP6285 are single and dual op amps with Chip Select (CS), respectively. When CS is pulled high, the supply current drops to 0.7  $\mu$ A (typical) and flows through the CS pin to V<sub>SS</sub>. When this happens, the amplifier output is put into a high-impedance state. By pulling CS low, the amplifier is enabled. The CS pin has an internal 5 MΩ (typical) pull-down resistor connected to V<sub>SS</sub>, so it will go low if the CS pin is left floating. Figure 1-1 shows the output voltage and supply current response to a CS pulse.

#### 4.5 Cascaded Dual Op Amps (MCP6285)

The MCP6285 is a dual op amp with Chip Select ( $\overline{CS}$ ). The Chip Select input is available on what would be the non-inverting input of a standard dual op amp (pin 5). This pin is available because the output of op amp A connects to the non-inverting input of op amp B, as shown in Figure 4-5. The Chip Select input, which can be connected to a microcontroller I/O line, puts the device in Low-power mode. Refer to **Section 4.4** "**MCP628X Chip Select (CS)**".



FIGURE 4-5: Cascaded Gain Amplifier.

The output of op amp A is loaded by the input impedance of op amp B, which is typically  $10^{13}\Omega || 6 \text{ pF}$ , as specified in the DC specification table (Refer to **Section 4.3 "Capacitive Loads**" for further details regarding capacitive loads).

The common mode input range of these op amps is specified in the data sheet as  $V_{SS} - 300 \text{ mV}$  and  $V_{DD} + 300 \text{ mV}$ . However, since the output of op amp A is limited to  $V_{OL}$  and  $V_{OH}$  (20 mV from the rails with a 10 k $\Omega$  load), the non-inverting input range of op amp B is limited to the common mode input range of  $V_{SS} + 20 \text{ mV}$  and  $V_{DD} - 20 \text{ mV}$ .

## 4.6 Supply Bypass

With this family of operational amplifiers, the power supply pin ( $V_{DD}$  for single-supply) should have a local bypass capacitor (i.e., 0.01 µF to 0.1 µF) within 2 mm for good, high-frequency performance. It also needs a bulk capacitor (i.e., 1 µF or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with nearby analog parts.

### 4.7 Unused Op Amps

An unused op amp in a quad package (MCP6284) should be configured as shown in Figure 4-6. These circuits prevent the output from toggling and causing crosstalk. Circuits A sets the op amp at its minimum noise gain. The resistor divider produces any desired reference voltage within the output voltage range of the op amp; the op amp buffers that reference voltage. Circuit B uses the minimum number of components and operates as a comparator, but it may draw more current.





#### 4.8 PCB Surface Leakage

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface-leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the MCP6281/1R/2/3/4/5 family's bias current at +25°C (1 pA, typical).

The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-7.



**FIGURE 4-7:** Example Guard Ring Layout for Inverting Gain.

- 1. For Inverting Gain and Transimpedance Amplifiers (convert current to voltage, such as photo detectors):
  - a. Connect the guard ring to the non-inverting input pin (V<sub>IN</sub>+). This biases the guard ring to the same reference voltage as the op amp (e.g.,  $V_{DD}/2$  or ground).
  - b. Connect the inverting pin (V<sub>IN</sub>-) to the input with a wire that does not touch the PCB surface.
- 2. Non-inverting Gain and Unity-Gain Buffer:
  - a. Connect the non-inverting pin (V\_{\rm IN}+) to the input with a wire that does not touch the PCB surface.
  - b. Connect the guard ring to the inverting input pin (V\_{IN}-). This biases the guard ring to the common mode input voltage.

#### 4.9 Application Circuits

#### 4.9.1 SALLEN-KEY HIGH-PASS FILTER

The MCP6281/1R/2/3/4/5 op amps can be used in active-filter applications. Figure 4-8 shows a second-order Sallen-Key high-pass filter with a gain of 1. The output bias voltage is set by the  $V_{DD}/2$  reference, which can be changed to any voltage within the output voltage range.



FIGURE 4-8: Sallen-Key High-Pass Filter.

This filter, and others, can be designed using Microchip's Design Aids; see Section 5.2 "FilterLab® Software" and Section 5.3 "Mindi™ Circuit Designer & Simulator".

#### 4.9.2 INVERTING MILLER INTEGRATOR

Analog integrators are used in filters, control loops and measurement circuits. Figure 4-9 shows the most common implementation, the inverting Miller integrator. The non-inverting input is at  $V_{DD}/2$  so that the op amp properly biases up. The switch (SW) is used to zero the output in some applications. Other applications use a feedback loop to keep the output within its linear range of operation.



FIGURE 4-9:

Miller Integrator.

#### 4.9.3 CASCADED OP AMP APPLICATIONS

The MCP6285 provides the flexibility of Low-power mode for dual op amps in an 8-pin package. The MCP6285 eliminates the added cost and space in battery-powered applications by using two single op amps with Chip Select lines or a 10-pin device with one Chip Select line for both op amps. Since the two op amps are internally cascaded, this device cannot be used in circuits that require active or passive elements between the two op amps. However, there are several applications where this op amp configuration with Chip Select line becomes suitable. The circuits below show possible applications for this device.

#### 4.9.3.1 Load Isolation

With the cascaded op amp configuration, op amp B can be used to isolate the load from op amp A. In applications where op amp A is driving capacitive or low resistance loads in the feedback loop (such as an integrator circuit or filter circuit), the op amp may not have sufficient source current to drive the load. In this case, op amp B can be used as a buffer.



FIGURE 4-10: Isolating the Load with a Buffer.

#### 4.9.3.2 Cascaded Gain

Figure 4-11 shows a cascaded gain circuit configuration with Chip Select. Op amps A and B are configured in a non-inverting amplifier configuration. In this configuration, it is important to note that the input offset voltage of op amp A is amplified by the gain of op amp A and B, as shown below:

$$V_{OUT} = V_{IN}G_AG_B + V_{OSA}G_AG_B + V_{OSB}G_B$$
  
Where:  
$$G_A = op amp A gain$$
$$G_B = op amp B gain$$
$$V_{OSA} = op amp A input offset voltage$$
$$V_{OSB} = op amp B input offset voltage$$

Therefore, it is recommended to set most of the gain with op amp A and use op amp B with relatively small gain (e.g., a unity-gain buffer).



FIGURE 4-11: Cascaded Gain Circuit Configuration.

#### 4.9.3.3 Difference Amplifier

Figure 4-12 shows op amp A configured as a difference amplifier with Chip Select. In this configuration, it is recommended to use well-matched resistors (e.g., 0.1%) to increase the Common Mode Rejection Ratio (CMRR). Op amp B can be used to provide additional gain and isolate the load from the difference amplifier.



FIGURE 4-12: Difference Amplifier Circuit.

#### 4.9.3.4 Buffered Non-inverting Integrator

Figure 4-13 shows a lossy non-inverting integrator that is buffered and has a Chip Select input. Op amp A is configured as a non-inverting integrator. In this configuration, matching the impedance at each input is recommended. R<sub>F</sub> is used to provide a feedback loop at frequencies <<  $1/(2\pi R_1 C_1)$  and makes this a lossy integrator (it has a finite gain at DC). Op amp B is used to isolate the load from the integrator.



FIGURE 4-13: Buffered Non-inverting Integrator with Chip Select.

4.9.3.5 Inverting Integrator with Active Compensation and Chip Select

Figure 4-14 uses an active compensator (op amp B) to compensate for the non-ideal op amp characteristics introduced at higher frequencies. This circuit uses op amp B as a unity-gain buffer to isolate the integration capacitor  $C_1$  from op amp A and drives the capacitor with low-impedance source. Since both op amps are matched very well, they provide a higher quality integrator.



FIGURE 4-14: Integrator Circuit with Active Compensation.

#### 4.9.3.6 Second-Order MFB Low-Pass Filter with an Extra Pole-Zero Pair

Figure 4-15 is a second-order multiple feedback lowpass filter with Chip Select. Use the FilterLab<sup>®</sup> software from Microchip to determine the R and C values for the op amp A's second-order filter. Op amp B can be used to add a pole-zero pair using  $C_3$ ,  $R_6$ , and  $R_7$ .



**FIGURE 4-15:** Second-Order Multiple Feedback Low-Pass Filter with an Extra Pole-Zero Pair.

4.9.3.7 Second-Order Sallen-Key Low-Pass Filter with an Extra Pole-Zero Pair

Figure 4-16 is a second-order Sallen-Key low-pass filter with Chip Select. Use the FilterLab<sup>®</sup> software from Microchip to determine the R and C values for the op amp A's second-order filter. Op amp B can be used to add a pole-zero pair using  $C_3$ ,  $R_5$  and  $R_6$ .



*FIGURE 4-16:* Second-Order Sallen-Key Low-Pass Filter with an Extra Pole-Zero Pair and Chip Select.

#### 4.9.3.8 Capacitorless Second-Order Low-Pass filter with Chip Select

The low-pass filter shown in Figure 4-17 does not require external capacitors and uses only three external resistors; the op amp's GBWP sets the corner frequency.  $R_1$  and  $R_2$  are used to set the circuit gain and  $R_3$  is used to set the Q. To avoid gain peaking in the frequency response, Q needs to be low (lower values need to be selected for  $R_3$ ). Note that the amplifier bandwidth varies greatly over temperature and process. However, this configuration provides a low-cost solution for applications with high bandwidth requirements.



FIGURE 4-17: Capacitorless Second-Order Low-Pass Filter with Chip Select.

# 5.0 DESIGN AIDS

Microchip provides the basic design tools needed for the MCP6281/1R/2/3/4/5 family of op amps.

## 5.1 SPICE Macro Model

The latest SPICE macro model for the MCP6281/1R/2/ 3/4/5 op amps is available on the Microchip web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation over the temperature range. See the model file for information on its capabilities.

Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

# 5.2 FilterLab<sup>®</sup> Software

Microchip's FilterLab<sup>®</sup> software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip web site at www.microchip.com/filterlab, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance.

# 5.3 Mindi™ Circuit Designer & Simulator

Microchip's Mindi<sup>™</sup> Circuit Designer & Simulator aids in the design of various circuits useful for active filter, amplifier and power-management applications. It is a free online circuit designer & simulator available from the Microchip web site at www.microchip.com/mindi. This interactive circuit designer & simulator enables designers to quickly generate circuit diagrams, simulate circuits. Circuits developed using the Mindi Circuit Designer & Simulator can be downloaded to a personal computer or workstation.

# 5.4 MAPS (Microchip Advanced Part Selector)

MAPS is a software tool that helps semiconductor professionals efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip web site at www.microchip.com/ maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for Data sheets, Purchase, and Sampling of Microchip parts.

#### 5.5 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analogtools.

Two of our boards that are especially useful are:

- **P/N SOIC8EV:** 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board
- **P/N SOIC14EV:** 14-Pin SOIC/TSSOP/DIP Evaluation Board

## 5.6 Application Notes

The following Microchip Application Notes are available on the Microchip web site at www.microchip. com/ appnotes and are recommended as supplemental reference resources.

**ADN003:** "Select the Right Operational Amplifier for your Filtering Circuits", DS21821

**AN722:** "Operational Amplifier Topologies and DC Specifications", DS00722

**AN723:** "Operational Amplifier AC Specifications and Applications", DS00723

AN884: "Driving Capacitive Loads With Op Amps", DS00884

**AN990:** "Analog Sensor Conditioning Circuits – An Overview", DS00990

These application notes and others are listed in the design guide:

"Signal Chain Design Guide", DS21825

# 6.0 PACKAGING INFORMATION

## 6.1 Package Marking Information

#### 5-Lead SOT-23 (MCP6281 and MCP6281R)



6-Lead SOT-23 (MCP6283)

| CHNN |  |  |
|------|--|--|
| EUNN |  |  |
|      |  |  |

**Note:** Applies to 5-Lead SOT-23.







8-Lead MSOP

XXNN



Example:





| l | _egend:      | XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|---|--------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Note: I<br>k | n the even<br>be carried<br>characters | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information.                                                                                                                                                                                                |

# Package Marking Information (Continued)



# 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







|                          | Units            | MILLIMETERS |          |      |  |
|--------------------------|------------------|-------------|----------|------|--|
|                          | Dimension Limits | MIN         | NOM      | MAX  |  |
| Number of Pins           | N                |             | 5        | •    |  |
| Lead Pitch               | e                |             | 0.95 BSC |      |  |
| Outside Lead Pitch       | e1               | 1.90 BSC    |          |      |  |
| Overall Height           | A                | 0.90        | -        | 1.45 |  |
| Molded Package Thickness | A2               | 0.89        | -        | 1.30 |  |
| Standoff                 | A1               | 0.00        | -        | 0.15 |  |
| Overall Width            | E                | 2.20        | -        | 3.20 |  |
| Molded Package Width     | E1               | 1.30        | -        | 1.80 |  |
| Overall Length           | D                | 2.70        | -        | 3.10 |  |
| Foot Length              | L                | 0.10        | -        | 0.60 |  |
| Footprint                | L1               | 0.35        | -        | 0.80 |  |
| Foot Angle               | φ                | 0°          | -        | 30°  |  |
| Lead Thickness           | С                | 0.08        | -        | 0.26 |  |
| Lead Width               | b                | 0.20        | _        | 0.51 |  |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-091B

I

A1

# 6-Lead Plastic Small Outline Transistor (CH) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units     | MILLIMETERS |          |      |  |
|--------------------------|-----------|-------------|----------|------|--|
| Dimensio                 | on Limits | MIN         | NOM      | MAX  |  |
| Number of Pins           | N         |             | 6        |      |  |
| Pitch                    | е         |             | 0.95 BSC |      |  |
| Outside Lead Pitch       | e1        | 1.90 BSC    |          |      |  |
| Overall Height           | A         | 0.90        | -        | 1.45 |  |
| Molded Package Thickness | A2        | 0.89        | -        | 1.30 |  |
| Standoff                 | A1        | 0.00        | -        | 0.15 |  |
| Overall Width            | E         | 2.20        | -        | 3.20 |  |
| Molded Package Width     | E1        | 1.30        | -        | 1.80 |  |
| Overall Length           | D         | 2.70        | -        | 3.10 |  |
| Foot Length              | L         | 0.10        | -        | 0.60 |  |
| Footprint                | L1        | 0.35        | -        | 0.80 |  |
| Foot Angle               | φ         | 0°          | -        | 30°  |  |
| Lead Thickness           | С         | 0.08        | -        | 0.26 |  |
| Lead Width               | b         | 0.20        | -        | 0.51 |  |

#### Notes:

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.

2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-028B

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |    | MILLIMETERS |      |      |
|--------------------------|----|-------------|------|------|
| Dimension Limits         |    | MIN         | NOM  | MAX  |
| Number of Pins           | N  | 8           |      |      |
| Pitch                    | е  | 0.65 BSC    |      |      |
| Overall Height           | A  | -           | -    | 1.10 |
| Molded Package Thickness | A2 | 0.75        | 0.85 | 0.95 |
| Standoff                 | A1 | 0.00        | -    | 0.15 |
| Overall Width            | E  | 4.90 BSC    |      |      |
| Molded Package Width     | E1 | 3.00 BSC    |      |      |
| Overall Length           | D  | 3.00 BSC    |      |      |
| Foot Length              | L  | 0.40        | 0.60 | 0.80 |
| Footprint                | L1 | 0.95 REF    |      |      |
| Foot Angle               | ¢  | 0°          | -    | 8°   |
| Lead Thickness           | с  | 0.08        | -    | 0.23 |
| Lead Width               | b  | 0.22        | -    | 0.40 |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-111B

## 8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |          | INCHES |      |  |  |
|----------------------------|----------|----------|--------|------|--|--|
| Dimensio                   | n Limits | MIN      | NOM    | MAX  |  |  |
| Number of Pins             | N        | 8        |        |      |  |  |
| Pitch                      | е        | .100 BSC |        |      |  |  |
| Top to Seating Plane       | Α        | -        | -      | .210 |  |  |
| Molded Package Thickness   | A2       | .115     | .130   | .195 |  |  |
| Base to Seating Plane      | A1       | .015     | -      | -    |  |  |
| Shoulder to Shoulder Width | E        | .290     | .310   | .325 |  |  |
| Molded Package Width       | E1       | .240     | .250   | .280 |  |  |
| Overall Length             | D        | .348     | .365   | .400 |  |  |
| Tip to Seating Plane       | L        | .115     | .130   | .150 |  |  |
| Lead Thickness             | С        | .008     | .010   | .015 |  |  |
| Upper Lead Width           | b1       | .040     | .060   | .070 |  |  |
| Lower Lead Width           | b        | .014     | .018   | .022 |  |  |
| Overall Row Spacing §      | eB       | -        | -      | .430 |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located with the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-018B

# 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |    | INCHES   |      |      |  |
|----------------------------|----|----------|------|------|--|
| Dimension Limits           |    | MIN      | NOM  | MAX  |  |
| Number of Pins             | N  | 14       |      |      |  |
| Pitch                      | е  | .100 BSC |      |      |  |
| Top to Seating Plane       | A  | -        | -    | .210 |  |
| Molded Package Thickness   | A2 | .115     | .130 | .195 |  |
| Base to Seating Plane      | A1 | .015     | -    | -    |  |
| Shoulder to Shoulder Width | E  | .290     | .310 | .325 |  |
| Molded Package Width       | E1 | .240     | .250 | .280 |  |
| Overall Length             | D  | .735     | .750 | .775 |  |
| Tip to Seating Plane       | L  | .115     | .130 | .150 |  |
| Lead Thickness             | с  | .008     | .010 | .015 |  |
| Upper Lead Width           | b1 | .045     | .060 | .070 |  |
| Lower Lead Width           | b  | .014     | .018 | .022 |  |
| Overall Row Spacing §      | eB | -        | _    | .430 |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located with the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-005B