# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### 450 nA, 9 kHz Op Amp

#### Features:

- · Low Quiescent Current: 450 nA (typical)
- Gain Bandwidth Product: 9 kHz (typical)
- Supply Voltage Range: 1.4V to 6.0V
- Rail-to-Rail Input and Output
- · Unity Gain Stable
- Slew Rate: 3V/ms (typical)
- Extended Temperature Range: -40°C to +125°C
- · No Phase Reversal
- · Small Packages

#### **Applications:**

- · Portable Equipment
- Battery Powered System
- Data Acquisition Equipment
- Sensor Conditioning
- · Battery Current Sensing
- · Analog Active Filters

#### **Design Aids:**

- SPICE Macro Models
- FilterLab<sup>®</sup> Software
- Microchip Advanced Part Selector (MAPS)
- Analog Demonstration and Evaluation Boards
- Application Notes

#### Package Types

#### **Description:**

The MCP6441/2/4 device is a single nanopower operational amplifier (op amp), which has low quiescent current (450 nA, typical) and rail-to-rail input and output operation. This op amp is unity gain stable and has a gain bandwidth product of 9 kHz (typical). These devices operate with a single supply voltage as low as 1.4V. These features make the family of op amps well suited for single-supply, battery-powered applications.

The MCP6441/2/4 op amp is designed with Microchip's advanced CMOS process and offered in single (MCP6441), dual (MCP6442), and quad (MCP6444) configurations. All devices are available in the extended temperature range, with a power supply range of 1.4V to 6.0V.

#### **Typical Application**





NOTES:

### 1.0 ELECTRICAL CHARACTERISTICS

#### 1.1 Absolute Maximum Ratings †

| V <sub>DD</sub> – V <sub>SS</sub>                               |
|-----------------------------------------------------------------|
| Current at Input Pins±2 mA                                      |
| Analog Inputs (V_{IN^+}, V_{IN^-}) $\uparrow \uparrow$          |
| All Other Inputs and Outputs $V_{SS}{-}0.3V$ to $V_{DD}{+}0.3V$ |
| Difference Input Voltage $ V_{DD} - V_{SS} $                    |
| Output Short-Circuit CurrentContinuous                          |
| Current at Output and Supply Pins±30 mA                         |
| Storage Temperature65°C to +150°C                               |
| Maximum Junction Temperature (T <sub>J</sub> )+150°C            |
| ESD Protection on All Pins (HBM; MM) $\geq$ 4 kV; 200V          |

**†** Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**††** See Section 4.1.2 "Input Voltage Limits".

### DC ELECTRICAL SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated,  $V_{DD} = +1.4V$  to +6.0V,  $V_{SS} = GND$ ,  $T_A = +25^{\circ}C$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$  and  $R_L = 1 \text{ M}\Omega$  to  $V_L$ . (Refer to Figure 1-1). Min Max Units Conditions **Parameters** Sym Typ Input Offset Input Offset Voltage V<sub>OS</sub> -4.5 +4.5 mV  $V_{CM} = V_{SS}$  $\mu V/^{\circ}C$  | T<sub>A</sub>= -40°C to +125°C, Input Offset Drift with Temperature ±2.5  $\Delta V_{OS} / \Delta T_A$ \_\_\_\_ \_\_\_\_  $V_{CM} = V_{SS}$  $V_{CM} = V_{SS}$ Power Supply Rejection Ratio PSRR 65 86 dB Input Bias Current and Impedance Input Bias Current 1<sub>B</sub> \_\_\_\_ ±1 \_\_\_\_ pА 20 pА  $T_A = +85^{\circ}C$ 400 pА  $T_{A} = +125^{\circ}C$ Input Offset Current ±1 los \_\_\_ \_\_\_\_ pА 10<sup>13</sup>||6 Common Mode Input Impedance Z<sub>CM</sub> Ω||pF \_\_\_\_ 10<sup>13</sup>||6 **Differential Input Impedance** ZDIFF Ω∥pF **Common Mode** Common Mode Input Voltage Range ٧ V<sub>SS</sub>-0.3 V<sub>DD</sub>+0.3 V<sub>CMR</sub> **Common Mode Rejection Ratio** CMRR 76 dB  $V_{CM} = -0.3V$  to 6.3V, 60

|                                     |                                  |                     |     |                     |    | $V_{DD} = 6.0V$                                                        |
|-------------------------------------|----------------------------------|---------------------|-----|---------------------|----|------------------------------------------------------------------------|
| Open-Loop Gain                      |                                  |                     |     |                     |    |                                                                        |
| DC Open-Loop Gain<br>(Large Signal) | A <sub>OL</sub>                  | 90                  | 110 | —                   | dB | $V_{OUT} = 0.1V$ to $V_{DD}$ -0.1V $R_L = 10 \text{ k}\Omega$ to $V_L$ |
| Output                              |                                  |                     |     |                     |    | ·                                                                      |
| Maximum Output Voltage Swing        | V <sub>OL,</sub> V <sub>OH</sub> | V <sub>SS</sub> +20 | —   | V <sub>DD</sub> -20 | mV | $V_{DD} = 6.0V, R_L = 10 k\Omega$<br>0.5V input overdrive              |
| Output Short-Circuit Current        | I <sub>SC</sub>                  | —                   | ±3  | —                   | mA | $V_{DD} = 1.4V$                                                        |
|                                     |                                  | _                   | ±22 | _                   | mA | $V_{DD} = 6.0V$                                                        |
| Power Supply                        |                                  |                     |     |                     |    |                                                                        |
| Supply Voltage                      | V <sub>DD</sub>                  | 1.4                 | —   | 6.0                 | V  |                                                                        |
| Quiescent Current per Amplifier     | I <sub>O</sub>                   | 250                 | 450 | 650                 | nA | I <sub>O</sub> = 0, V <sub>DD</sub> = 5.0V                             |

### AC ELECTRICAL SPECIFICATIONS

| Parameters                  | Sym             | Min | Тур | Max | Units  | Conditions          |
|-----------------------------|-----------------|-----|-----|-----|--------|---------------------|
| AC Response                 |                 |     |     |     |        |                     |
| Gain Bandwidth Product      | GBWP            |     | 9   |     | kHz    |                     |
| Phase Margin                | PM              |     | 65  |     | 0      | G = +1 V/V          |
| Slew Rate                   | SR              |     | 3   | _   | V/ms   |                     |
| Noise                       | • • •           |     | •   |     |        |                     |
| Input Noise Voltage         | E <sub>ni</sub> |     | 5   |     | μVp-р  | f = 0.1 Hz to 10 Hz |
| Input Noise Voltage Density | e <sub>ni</sub> |     | 190 | _   | nV/√Hz | f = 1 kHz           |
| Input Noise Current Density | i <sub>ni</sub> |     | 0.6 | _   | fA/√Hz | f = 1 kHz           |

#### **TEMPERATURE SPECIFICATIONS**

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $V_{DD} = +1.4V$ to +6.0V and $V_{SS} = GND$ . |                |     |       |      |       |            |  |  |  |
|---------------------------------------------------------------------------------------------------------------|----------------|-----|-------|------|-------|------------|--|--|--|
| Parameters                                                                                                    | Sym            | Min | Тур   | Мах  | Units | Conditions |  |  |  |
| Temperature Ranges                                                                                            |                |     |       |      |       |            |  |  |  |
| Operating Temperature Range                                                                                   | T <sub>A</sub> | -40 | —     | +125 | °C    | Note 1     |  |  |  |
| Storage Temperature Range                                                                                     | T <sub>A</sub> | -65 | —     | +150 | °C    |            |  |  |  |
| Thermal Package Resistances                                                                                   |                |     |       |      |       |            |  |  |  |
| Thermal Resistance, 5L-SC70                                                                                   | $\theta_{JA}$  | —   | 331   |      | °C/W  |            |  |  |  |
| Thermal Resistance, 5L-SOT-23                                                                                 | $\theta_{JA}$  | —   | 220.7 | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 8L-MSOP                                                                                   | $\theta_{JA}$  | —   | 211   | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 8L-SOIC                                                                                   | $\theta_{JA}$  | —   | 149.5 |      | °C/W  |            |  |  |  |
| Thermal Resistance, 8L-2x3 TDFN                                                                               | $\theta_{JA}$  | —   | 52.5  | —    | °C/W  |            |  |  |  |
| Thermal Resistance, 14L-SOIC                                                                                  | $\theta_{JA}$  | —   | 95.3  | —    | °C/W  |            |  |  |  |
| Thermal Resistance, 14L-TSSOP                                                                                 | $\theta_{JA}$  | —   | 100   | —    | °C/W  |            |  |  |  |

**Note 1:** The internal junction temperature  $(T_J)$  must not exceed the absolute maximum specification of +150°C.

#### 1.2 Test Circuits

The circuit used for most DC and AC tests is shown in Figure 1-1. This circuit can independently set V<sub>CM</sub> and V<sub>OUT</sub> (see Equation 1-1). Note that V<sub>CM</sub> is not the circuit's Common Mode voltage ((V<sub>P</sub> + V<sub>M</sub>)/2), and that V<sub>OST</sub> includes V<sub>OS</sub> plus the effects (on the input offset error, V<sub>OST</sub>) of the temperature, CMRR, PSRR and A<sub>OL</sub>.

#### **EQUATION 1-1:**

| $G_{DM} = R_F / R_G$                                    |                 |
|---------------------------------------------------------|-----------------|
| $V_{CM} = (V_P + V_{DD}/2)/2$                           |                 |
| $V_{OST} = V_{IN-} - V_{IN+}$                           |                 |
| $V_{OUT} = (V_{DD}/2) + (V_P - V_M) + V_{OST}(1 + G_D)$ | <sub>0M</sub> ) |
| Where:                                                  |                 |
| G <sub>DM</sub> = Differential Mode Gain                | (V/V)           |
| V <sub>CM</sub> = Op Amp's Common Mode<br>Input Voltage | (V)             |
| V <sub>OST</sub> = Op Amp's Total Input Offset Voltage  | (mV)            |





#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +6.0V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$  and  $C_L = 60 \text{ pF}$ .



FIGURE 2-1:

Input Offset Voltage.



FIGURE 2-2:

Input Offset Voltage Drift.



Common Mode Input Voltage with  $V_{DD} = 6.0V$ .







FIGURE 2-5: Input Offset Voltage vs. Output Voltage.



FIGURE 2-6: Input Offset Voltage vs. Power Supply Voltage.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +6.0V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$  and  $C_L = 60 \text{ pF}$ .











FIGURE 2-8: Input Noise Voltage Density vs. Common Mode Input Voltage.



Frequency.



*FIGURE 2-10: CMRR, PSRR vs. Ambient Temperature.* 



**FIGURE 2-11:** Input Bias, Offset Current vs. Ambient Temperature.



FIGURE 2-12: Input Bias Current vs. Common Mode Input Voltage.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +6.0V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$  and  $C_L = 60 \text{ pF}$ .







FIGURE 2-14: Quiescent Current vs. Power Supply Voltage.



FIGURE 2-15: Open-Loop Gain, Phase vs. Frequency.



**FIGURE 2-16:** DC Open-Loop Gain vs. Power Supply Voltage.



**FIGURE 2-17:** DC Open-Loop Gain vs. Output Voltage Headroom.



**FIGURE 2-18:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +6.0V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$  and  $C_L = 60 \text{ pF}$ .



**FIGURE 2-19:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.



FIGURE 2-20: Output Short Circuit Current vs. Power Supply Voltage.



Frequency.



**FIGURE 2-22:** Output Voltage Headroom vs. Output Current.



**FIGURE 2-23:** Output Voltage Headroom vs. Ambient Temperature.



*FIGURE 2-24:* Slew Rate vs. Ambient Temperature.

Note: Unless otherwise indicated, T<sub>A</sub> = +25°C, V<sub>DD</sub> = +1.4V to +6.0V, V<sub>SS</sub> = GND, V<sub>CM</sub> = V<sub>DD</sub>/2, V<sub>OUT</sub>  $\approx$  V<sub>DD</sub>/2,  $V_L = V_{DD}/2$ ,  $R_L = 1 \text{ M}\Omega$  to  $V_L$  and  $C_L = 60 \text{ pF}$ .



FIGURE 2-25: Pulse Response.



Response.



FIGURE 2-27: Large Signal Non-Inverting Pulse Response.



**FIGURE 2-28:** Large Signal Inverting Pulse Response.



FIGURE 2-29: The MCP6441/2/4 Device Shows No Phase Reversal.



**FIGURE 2-30:** Closed Loop Output Impedance vs. Frequency.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +1.4V$  to +6.0V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/2$ ,  $V_{OUT} \approx V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 1 M\Omega$  to  $V_L$  and  $C_L = 60 \text{ pF}$ .



FIGURE 2-31:Measured Input Current vs.Input Voltage (below  $V_{SS}$ ).



**FIGURE 2-32:** Channel-to-Channel Separation vs. Frequency (MCP6442/4 only).

#### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

| MCP6441             | MCP           | 6442     | MCP6444        |                                       |                                                                   |
|---------------------|---------------|----------|----------------|---------------------------------------|-------------------------------------------------------------------|
| SC70-5,<br>SOT-23-5 | SOIC,<br>MSOP | 2x3 TDFN | SOIC,<br>TSSOP | Symbol                                | Description                                                       |
| 1                   | 1             | 1        | 1              | V <sub>OUT,</sub> V <sub>OUTA</sub>   | Analog Output (op amp A)                                          |
| 4                   | 2             | 2        | 2              | V <sub>IN</sub> -, V <sub>INA</sub> - | Inverting Input (op amp A)                                        |
| 3                   | 3             | 3        | 3              | V <sub>IN</sub> +, V <sub>INA</sub> + | Non-inverting Input (op amp A)                                    |
| 5                   | 8             | 8        | 4              | V <sub>DD</sub>                       | Positive Power Supply                                             |
| —                   | 5             | 5        | 5              | V <sub>INB</sub> +                    | Non-inverting Input (op amp B)                                    |
| —                   | 6             | 6        | 6              | V <sub>INB</sub> -                    | Inverting Input (op amp B)                                        |
| —                   | 7             | 7        | 7              | V <sub>OUTB</sub>                     | Analog Output (op amp B)                                          |
| —                   | —             |          | 8              | V <sub>OUTC</sub>                     | Analog Output (op amp C)                                          |
| —                   | —             | _        | 9              | V <sub>INC</sub> -                    | Inverting Input (op amp C)                                        |
| —                   | —             | _        | 10             | V <sub>INC</sub> +                    | Non-inverting Input (op amp C)                                    |
| 2                   | 4             | 4        | 11             | V <sub>SS</sub>                       | Negative Power Supply                                             |
| —                   | —             |          | 12             | V <sub>IND</sub> +                    | Non-inverting Input (op amp D)                                    |
| —                   | —             | —        | 13             | V <sub>IND</sub> -                    | Inverting Input (op amp D)                                        |
|                     | —             | _        | 14             | V <sub>OUTD</sub>                     | Analog Output (op amp D)                                          |
| _                   | —             | 9        | _              | EP                                    | Exposed Thermal Pad (EP);<br>must be connected to V <sub>SS</sub> |

TABLE 3-1: PIN FUNCTION TABLE

### 3.1 Analog Output (V<sub>OUT</sub>)

The output pin is a low-impedance voltage source.

#### 3.2 Power Supply Pins (V<sub>DD</sub>, V<sub>SS</sub>)

The positive power supply ( $V_{DD}$ ) is 1.4V to 6.0V higher than the negative power supply ( $V_{SS}$ ). For normal operation, the other pins are at voltages between  $V_{SS}$  and  $V_{DD}$ .

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need bypass capacitors.

#### 3.3 Analog Inputs (V<sub>IN</sub>+, V<sub>IN</sub>-)

The non-inverting and inverting inputs are high-impedance CMOS inputs with low bias currents.

#### 3.4 Exposed Thermal Pad (EP)

There is an internal connection between the Exposed Thermal Pad (EP) and the  $V_{SS}$  pin; they must be connected to the same potential on the Printed Circuit Board (PCB).

This pad can be connected to a PCB ground plane to provide a larger heat sink. This improves the package thermal resistance ( $\theta_{JA}$ ).

Notes:

#### 4.0 APPLICATION INFORMATION

The MCP6441/2/4 op amp is manufactured using Microchip's state-of-the-art CMOS process, specifically designed for low power applications.

#### 4.1 Rail-to-Rail Input

#### 4.1.1 PHASE REVERSAL

The MCP6441/2/4 op amp is designed to prevent phase reversal, when the input pins exceed the supply voltages. Figure 2-29 shows the input voltage exceeding the supply voltage with no phase reversal.

#### 4.1.2 INPUT VOLTAGE LIMITS

In order to prevent damage and/or improper operation of the amplifier, the circuit must limit the voltages at the input pins (see Section 1.1, Absolute Maximum Ratings †).

The Electrostatic Discharge (ESD) protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors against many, but not all, over-voltage conditions, and to minimize the input bias current  $(I_B)$ .



FIGURE 4-1: Simplified Analog Input ESD Structures.

The input ESD diodes clamp the inputs when they try to go more than one diode drop below  $V_{SS}$ . They also clamp any voltages that go well above  $V_{DD}$ ; their breakdown voltage is high enough to allow normal operation, but not low enough to protect against slow over-voltage (beyond  $V_{DD}$ ) events. Very fast ESD events that meet the spec are limited so that damage does not occur.

In some applications, it may be necessary to prevent excessive voltages from reaching the op amp inputs; Figure 4-2 shows one approach to protecting these inputs.



FIGURE 4-2: Protecting the Analog Inputs.

A significant amount of current can flow out of the inputs when the Common Mode voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ); see Figure 2-31.

#### 4.1.3 INPUT CURRENT LIMITS

In order to prevent damage and/or improper operation of the amplifier, the circuit must limit the currents into the input pins (see Section 1.1 "Absolute Maximum Ratings †").

Figure 4-3 shows one approach to protecting these inputs. The resistors  $R_1$  and  $R_2$  limit the possible currents in or out of the input pins (and the ESD diodes,  $D_1$  and  $D_2$ ). The diode currents will go through either  $V_{DD}$  or  $V_{SS}$ .



FIGURE 4-3: Protecting the Analog Inputs.

#### 4.1.4 NORMAL OPERATION

The input stage of the MCP6441/2/4 op amp uses two differential input stages in parallel. One operates at a low Common Mode input voltage (V<sub>CM</sub>), while the other operates at a high V<sub>CM</sub>. With this topology, the device operates with a V<sub>CM</sub> up to 300 mV above V<sub>DD</sub> and 300 mV below V<sub>SS</sub>. The input offset voltage is measured at V<sub>CM</sub> = V<sub>SS</sub> - 0.3V and V<sub>DD</sub> + 0.3V, to ensure proper operation.

The transition between the input stages occurs when  $V_{CM}$  is near  $V_{DD} - 0.6V$  (see Figures 2-3 and 2-4). For the best distortion performance and gain linearity, with non-inverting gains, avoid this region of operation.

#### 4.2 Rail-to-Rail Output

The output voltage range of the MCP6441/2/4 op amp is V<sub>SS</sub> + 20 mV (minimum) and V<sub>DD</sub> - 20 mV (maximum) when R<sub>L</sub> = 10 k $\Omega$  is connected to V<sub>DD</sub>/2 and V<sub>DD</sub> = 6.0V. Refer to Figures 2-22 and 2-23 for more information.

#### 4.3 Capacitive Loads

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases, and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. While a unity-gain buffer (G = +1 V/V) is the most sensitive to the capacitive loads, all gains show the same general behavior.

When driving large capacitive loads with the MCP6441/2/4 op amp (e.g., > 100 pF when G = +1 V/V), a small series resistor at the output ( $R_{ISO}$  in Figure 4-4) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitance load.



**FIGURE 4-4:** Output Resistor, R<sub>ISO</sub> Stabilizes Large Capacitive Loads.

Figure 4-5 gives the recommended  $R_{ISO}$  values for the different capacitive loads and gains. The x-axis is the normalized load capacitance ( $C_L/G_N$ ), where  $G_N$  is the circuit's noise gain. For non-inverting gains,  $G_N$  and the Signal Gain are equal. For inverting gains,  $G_N$  is 1+|Signal Gain| (e.g., -1 V/V gives  $G_N = +2$  V/V).



**FIGURE 4-5:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

After selecting  $R_{ISO}$  for your circuit, double-check the resulting frequency response peaking and step response overshoot. Modify  $R_{ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP6441/2/4 SPICE macro model are very helpful.

#### 4.4 Supply Bypass

The MCP6441/2/4 op amp's power supply pin (V<sub>DD</sub> for single-supply) should have a local bypass capacitor (i.e., 0.01  $\mu$ F to 0.1  $\mu$ F) within 2 mm for good high frequency performance. It can use a bulk capacitor (i.e., 1  $\mu$ F or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

#### 4.5 PCB Surface Leakage

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the MCP6441/2/4 op amp's bias current at +25°C (±1 pA, typical).

The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-6.



**FIGURE 4-6:** Example Guard Ring Layout for Inverting Gain.

- 1. Non-inverting Gain and Unity-Gain Buffer:
  - a) Connect the non-inverting pin (V\_{IN}+) to the input with a wire that does not touch the PCB surface.
  - b) Connect the guard ring to the inverting input pin (V\_{IN}-). This biases the guard ring to the Common Mode input voltage.
- 2. Inverting Gain and Transimpedance Gain Amplifiers (convert current to voltage, such as photo detectors):
  - a) Connect the guard ring to the non-inverting input pin (V<sub>IN</sub>+). This biases the guard ring to the same reference voltage as the op amp (e.g., V<sub>DD</sub>/2 or ground).
  - b) Connect the inverting pin (V<sub>IN</sub>-) to the input with a wire that does not touch the PCB surface.

#### 4.6 Application Circuits

#### 4.6.1 BATTERY CURRENT SENSING

The MCP6441/2/4 op amp's Common Mode Input Range, which goes 0.3V beyond both supply rails, supports their use in high-side and low-side battery current sensing applications. The low quiescent current (450 nA, typical) helps prolong battery life, and the rail-to-rail output supports detection of low currents.

Figure 4-7 shows a high side battery current sensor circuit. The 10 $\Omega$  resistor is sized to minimize power losses. The battery current (I<sub>DD</sub>) through the 10 $\Omega$  resistor causes its top terminal to be more negative than the bottom terminal. This keeps the Common Mode input voltage of the op amp below V<sub>DD</sub>, which is within its allowed range. The output of the op amp will also be below V<sub>DD</sub>, within its Maximum Output Voltage Swing specification.



FIGURE 4-7: Battery Current Sensing.

#### 4.6.2 PRECISION HALF-WAVE RECTIFIER

The precision half-wave rectifier, which is also known as a super diode, is a configuration obtained with an operational amplifier in order to have a circuit behaving like an ideal diode and rectifier. It effectively cancels the forward voltage drop of the diode in such a way that very low level signals can still be rectified, with minimal error. This can be useful for high-precision signal processing. The MCP6441/2/4 op amp has high input impedance, low input bias current and rail-to-rail input/output, which makes this device suitable for precision rectifier applications.

Figure 4-8 shows a precision half-wave rectifier and its transfer characteristic. The rectifier's input impedance is determined by the input resistor  $R_1$ . To avoid the loading effect, it must be driven from a low-impedance source.

When  $V_{IN}$  is greater than zero,  $D_1$  is OFF,  $D_2$  is ON, and  $V_{OUT}$  is zero. When  $V_{IN}$  is less than zero,  $D_1$  is ON,  $D_2$  is OFF, and  $V_{OUT}$  is the  $V_{IN}$  with an amplification of  $-R_2/R_1$ .

The rectifier circuit shown in Figure 4-8 has the benefit that the op amp never goes in saturation, so the only thing affecting its frequency response is the amplification and the gain bandwidth product.



Rectifier.

#### 4.6.3 INSTRUMENTATION AMPLIFIER

The MCP6441/2/4 op amp is well suited for conditioning sensor signals in battery-powered applications. Figure 4-9 shows a two op amp instrumentation amplifier, using the MCP6441/2/4 device, that works well for applications requiring rejection of Common Mode noise at higher gains. The reference voltage (V<sub>REF</sub>) is supplied by a low-impedance source. In single supply applications,  $V_{REF}$  is typically  $V_{DD}/2$ .



FIGURE 4-9: Two Op Amp Instrumentation Amplifier.

#### 5.0 DESIGN AIDS

Microchip provides the basic design tools needed for the MCP6441/2/4 op amp.

#### 5.1 SPICE Macro Model

The latest SPICE macro model for the MCP6441/2/4 op amp is available on the Microchip web site at www.microchip.com. The model was written and tested in the official OrCAD (Cadence<sup>®</sup>) owned PSpice<sup>®</sup>. For the other simulators, translation may be required.

The model covers a wide aspect of the op amp's electrical specifications. Not only does the model cover voltage, current and resistance of the op amp, but it also covers the temperature and the noise effects on the behavior of the op amp. The model has not been verified outside of the specification range listed in the op amp data sheet. The model behaviors under these conditions cannot ensure it will match the actual op amp performance.

Moreover, the model is intended to be an initial design tool. Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

#### 5.2 FilterLab<sup>®</sup> Software

Microchip's FilterLab software is an innovative software tool that simplifies analog active filter design using op amps. Available at no cost from the Microchip web site at www.microchip.com/filterlab, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate the actual filter performance.

#### 5.3 Microchip Advanced Part Selector (MAPS)

MAPS is a software tool that helps semiconductor professionals efficiently identify the Microchip devices that fit a particular design requirement. Available at no website the Microchip cost from at www.microchip.com/ maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool, you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for Data Sheets, Purchase and Sampling of Microchip parts.

#### 5.4 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analogtools.

Some boards that are especially useful are:

- MCP6XXX Amplifier Evaluation Board 1
- MCP6XXX Amplifier Evaluation Board 2
- MCP6XXX Amplifier Evaluation Board 3
- MCP6XXX Amplifier Evaluation Board 4
- Active Filter Demo Board Kit
- 5/6-Pin SOT-23 Evaluation Board, P/N VSUPEV2

#### 5.5 Application Notes

The following Microchip Analog Design Note and Application Notes are available on the Microchip web site at www.microchip.com/appnotes, and are recommended as supplemental reference resources.

- ADN003 "Select the Right Operational Amplifier for your Filtering Circuits", DS21821
- AN722 "Operational Amplifier Topologies and DC Specifications", DS00722
- AN723 "Operational Amplifier AC Specifications and Applications", DS00723
- AN884 "Driving Capacitive Loads With Op Amps", DS00884
- AN990 "Analog Sensor Conditioning Circuits An Overview", DS00990
- AN1177 "Op Amp Precision Design: DC Errors", DS01177
- AN1228 "Op Amp Precision Design: Random Noise", DS01228
- AN1297 "Microchip's Op Amp SPICE Macro Models", DS01297
- AN1332: "Current Sensing Circuit Concepts and Fundamentals" DS01332

These application notes and others are listed in the design guide:

• "Signal Chain Design Guide", DS21825

NOTES:

#### 6.0 **PACKAGING INFORMATION**

#### 6.1 Package Marking Information





| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (@3)<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | will be ca                               | ent the full Microchip part number cannot be marked on one line, it<br>irried over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                           |

5-Lead SOT-23 (MCP6441)



#### 5-Lead Plastic Small Outline Transistor (LT) [SC70]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









|                          | Units        |          | MILLIMETERS | 6    |  |  |
|--------------------------|--------------|----------|-------------|------|--|--|
| Dimer                    | nsion Limits | MIN      | NOM         | MAX  |  |  |
| Number of Pins           | Ν            | 5        |             |      |  |  |
| Pitch                    | е            | 0.65 BSC |             |      |  |  |
| Overall Height           | Α            | 0.80     | -           | 1.10 |  |  |
| Molded Package Thickness | A2           | 0.80     | -           | 1.00 |  |  |
| Standoff                 | A1           | 0.00     | -           | 0.10 |  |  |
| Overall Width            | E            | 1.80     | 2.10        | 2.40 |  |  |
| Molded Package Width     | E1           | 1.15     | 1.25        | 1.35 |  |  |
| Overall Length           | D            | 1.80     | 2.00        | 2.25 |  |  |
| Foot Length              | L            | 0.10     | 0.20        | 0.46 |  |  |
| Lead Thickness           | с            | 0.08     | -           | 0.26 |  |  |
| Lead Width               | b            | 0.15     | -           | 0.40 |  |  |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-061B

### 5-Lead Plastic Small Outline Transistor (LT) [SC70]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                       | Units            | Ν        | S    |      |  |
|-----------------------|------------------|----------|------|------|--|
| Dimension             | Dimension Limits |          | NOM  | MAX  |  |
| Contact Pitch         | E                | 0.65 BSC |      |      |  |
| Contact Pad Spacing   | С                |          | 2.20 |      |  |
| Contact Pad Width     | Х                |          |      | 0.45 |  |
| Contact Pad Length    | Y                |          |      | 0.95 |  |
| Distance Between Pads | G                | 1.25     |      |      |  |
| Distance Between Pads | Gx               | 0.20     |      |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2061A

#### 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | Units            |      | MILLIMETERS | 3    |
|--------------------------|------------------|------|-------------|------|
|                          | Dimension Limits | MIN  | NOM         | MAX  |
| Number of Pins           | N                |      | 5           |      |
| Lead Pitch               | e                |      | 0.95 BSC    |      |
| Outside Lead Pitch       | e1               |      | 1.90 BSC    |      |
| Overall Height           | A                | 0.90 | -           | 1.45 |
| Molded Package Thickness | A2               | 0.89 | -           | 1.30 |
| Standoff                 | A1               | 0.00 | -           | 0.15 |
| Overall Width            | E                | 2.20 | -           | 3.20 |
| Molded Package Width     | E1               | 1.30 | -           | 1.80 |
| Overall Length           | D                | 2.70 | -           | 3.10 |
| Foot Length              | L                | 0.10 | -           | 0.60 |
| Footprint                | L1               | 0.35 | -           | 0.80 |
| Foot Angle               | φ                | 0°   | -           | 30°  |
| Lead Thickness           | С                | 0.08 | -           | 0.26 |
| Lead Width               | b                | 0.20 | -           | 0.51 |

#### Notes:

A

A1

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-091B

#### 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | Ν                | <b>ILLIMETER</b> | S    |      |
|-------------------------|------------------|------------------|------|------|
| Dimension               | Dimension Limits |                  | NOM  | MAX  |
| Contact Pitch           | E                | 0.95 BSC         |      |      |
| Contact Pad Spacing     | С                |                  | 2.80 |      |
| Contact Pad Width (X5)  | Х                |                  |      | 0.60 |
| Contact Pad Length (X5) | Y                |                  |      | 1.10 |
| Distance Between Pads   | G                | 1.70             |      |      |
| Distance Between Pads   | GX               | 0.35             |      |      |
| Overall Width           | Z                |                  |      | 3.90 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2091A

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-111C Sheet 1 of 2